



[Sample &](http://www.ti.com.cn/product/cn/CSD95379Q3M?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



**[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m)**

ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014

# **CSD95379Q3M** 同步降压 **NexFET™** 功率级

**Technical** [Documents](http://www.ti.com.cn/product/cn/CSD95379Q3M?dcmp=dsproject&hqs=td&#doctype2)

- <span id="page-0-2"></span>
- 12A 电流时 1.8W 的超低功率损耗  **•** • 平板电脑
- 
- 高频运行(高达 2MHz)
- <span id="page-0-1"></span>• 高密度 – 3.3mm <sup>×</sup> 3.3mm 小外形尺寸无引线封装 **3** 说明
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- <span id="page-0-0"></span>**1** 特性 **2** 应用范围
	- 12A 电流下的系统效率达 92.5% • NVDC 笔记本电脑/超极本 PC

Tools & **[Software](http://www.ti.com.cn/product/cn/CSD95379Q3M?dcmp=dsproject&hqs=sw&#desKit)** 

- 
- 最大额定持续电流为 20A,峰值电流为 45A 网络互联、电信和计算系统中的负载点同步降压

Support & [Community](http://www.ti.com.cn/product/cn/CSD95379Q3M?dcmp=dsproject&hqs=support&#community)

으리

(SON) 尺寸 CSD95379Q3M NexFET™ 功率级的设计经过高度优 超低电感封装 化,适用于高功率、高密度同步降压转换器。 这个产 系统已优化的印刷电路板 (PCB) 封装 日本の 品集成了驱动器集成电路 (IC) 和 NexFET 技术来完善 低静态 (LQ) 和超低静态 (ULQ) 电流模式 カイイル 功率级开关功能。此驱动器 IC 具有一个内置可选二极 • 与 3.3V 和 5V 脉宽调制 (PWM) 信号兼容 管仿真功能,此功能可启用断续传导模式 (DCM) 运行 支持强制连续传导模式 (FCCM) 的二极管仿真模式 来提升轻负载效率。 此外,驱动器 IC 支持 ULQ 模 式,此模式支持针对 Windows® • 三态 PWM 输入 8 的联网待机功能。 集成型自举二极管 借助于三态 PWM 输入,静态电流可减少至 130μA, 击穿保护 并支持立即响应。 当 SKIP# 保持在三态时,电流可减 符合 RoHS 标准 - 无铅引脚镀层 20μs → 少至 8μA (恢复切换通常需要 20μs)。这个组合在小 • 无卤素 型 3.3mm x 3.3mm 外形尺寸封装中提供高电流、高效 和高速开关功能。 此外,PCB 封装已经过优化,可帮 助减少设计时间并简化总体系统设计的完成。

器件信息**(1)**

| 器件           | 介质      | 数量   | 封装                        | 出货   |
|--------------|---------|------|---------------------------|------|
| CSD95379Q3M  | 13 英寸卷带 | 2500 | SON 3.3mm x<br>3.3mm 塑料封装 | 卷带封装 |
| CSD95379Q3MT | 7 英寸卷带  | 250  |                           |      |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。









**1** 特性.......................................................................... [1](#page-0-0) 7.2 Feature Description................................................... [8](#page-7-0) **2** 应用范围................................................................... [1](#page-0-0) **8 Application and Implementation** ........................ [11](#page-10-0) **3** 说明.......................................................................... [1](#page-0-1) 8.1 Application Information............................................ [11](#page-10-1) **4** 修订历史记录 ........................................................... [2](#page-1-0) **9 Layout** ................................................................... [14](#page-13-0) 9.1 Layout Guidelines ................................................... [14](#page-13-1) **5 Pin Configuration and Functions**......................... [3](#page-2-0) 9.2 Layout Example ...................................................... [14](#page-13-2) **6 Specifications**......................................................... [4](#page-3-0) **10** 器件和文档支持 ..................................................... [15](#page-14-0) 6.1 Absolute Maximum Ratings ...................................... [4](#page-3-1) 10.1 商标....................................................................... [15](#page-14-1) 6.2 Handling Ratings....................................................... [4](#page-3-2) 10.2 静电放电警告......................................................... [15](#page-14-2) 6.3 Recommended Operating Conditions....................... [4](#page-3-3) 10.3 术语表 ................................................................... [15](#page-14-3) 6.4 Thermal Information.................................................. [4](#page-3-4) 6.5 Electrical Characteristics........................................... [5](#page-4-0) **11** 机械、封装和可订购信息....................................... [16](#page-15-0) 6.6 Typical Characteristics .............................................. [6](#page-5-0) 11.1 机械制图................................................................ [16](#page-15-1) 11.2 建议印刷电路板 (PCB) 焊盘图案........................... [17](#page-16-0) **7 Detailed Description** .............................................. [8](#page-7-1) 11.3 建议模板开口......................................................... [17](#page-16-1) 7.1 Functional Block Diagram ......................................... [8](#page-7-2)

**EXAS** 

**STRUMENTS** 

# 目录



# <span id="page-1-0"></span>**4** 修订历史记录

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





#### **[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m) [www.ti.com.cn](http://www.ti.com.cn)** ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014

# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



#### **[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m)**

ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

EXAS **STRUMENTS** 

# <span id="page-3-0"></span>**6 Specifications**

## <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings(1)**

 $T_A = 25^{\circ}$ C (unless otherwise noted)



(1) Stresses above those listed in *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### <span id="page-3-2"></span>**6.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

 $T_A$  = 25 $\textdegree$  (unless otherwise noted)

<span id="page-3-6"></span><span id="page-3-5"></span>

(1) Operating at high V<sub>IN</sub> can create excessive AC voltage overshoots on the switch node (V<sub>SW</sub>) during MOSFET switching transients. For reliable operation, the switch node (V<sub>SW</sub>) to ground voltage must remain at or below the *Absolute Maximum Ratings*.

(2) Measurement made with six 10  $\mu$ F (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins.<br>(3) System conditions as defined in Note 1. Peak Output Current is applied for t<sub>o</sub> = 10 ms

System conditions as defined in Note 1. Peak Output Current is applied for  $t_p = 10$  ms, duty cycle ≤1%

### <span id="page-3-4"></span>**6.4 Thermal Information**

 $T_A = 25^{\circ}$ C (unless otherwise noted)



(1) R<sub>eJC(top)</sub> is determined with the device mounted on a 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>), 2 oz (.071 mm thick) Cu pad on a 1.5 inches x 1.5 inches, 0.06 inch (1.52 mm) thick FR4 board.

(2)  $R<sub>0,B</sub>$  value based on hottest board temperature within 1 mm of the package.



#### <span id="page-4-0"></span>**6.5 Electrical Characteristics**

 $T_A = 25^{\circ}C$ ,  $V_{DD} = POR$  to 5.5 V (unless otherwise noted)



(1) Measurement made with six 10 μF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins.<br>(2) Specified by design

<span id="page-5-3"></span>

#### **[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m)**

ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

# <span id="page-5-0"></span>**6.6 Typical Characteristics**

 $T<sub>J</sub> = 125$ °C, unless stated otherwise. The Typical CSD95379Q3M System Characteristic curves are based on measurements made on a PCB design with dimensions of 4 inches (W)  $\times$  3.5 inches (L)  $\times$  0.062 inch (T) and 6 copper layers of 1 oz. copper thickness. See the *Application and [Implementation](#page-10-0)* section for detailed explanation.

<span id="page-5-2"></span><span id="page-5-1"></span>





### **Typical Characteristics (continued)**

 $T_J$  = 125°C, unless stated otherwise. The Typical CSD95379Q3M System Characteristic curves are based on measurements made on a PCB design with dimensions of 4 inches (W)  $\times$  3.5 inches (L)  $\times$  0.062 inch (T) and 6 copper layers of 1 oz. copper thickness. See the *Application and [Implementation](#page-10-0)* section for detailed explanation.

<span id="page-6-0"></span>

**[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m)**

ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

**NSTRUMENTS** 

**EXAS** 

# <span id="page-7-1"></span>**7 Detailed Description**

# **7.1 Functional Block Diagram**

<span id="page-7-2"></span>

# <span id="page-7-0"></span>**7.2 Feature Description**

### **7.2.1 Functional Description**

### *7.2.1.1 Powering CSD95379Q3M and Gate Drivers*

An external V<sub>DD</sub> voltage is required to supply the integrated gate driver IC and provide the necessary gate drive power for the MOSFETS. TI recommends a 1 µF 10 V X5R or higher ceramic capacitor to bypass V<sub>DD</sub> pin to  $P_{\mathsf{GND}}$ . A bootstrap circuit to provide gate drive power for the control FET is also included. The bootstrap supply to drive the control FET is generated by connecting a 100 nF 16 V X5R ceramic capacitor between BOOT and BOOT\_R pins. An optional R<sub>BOOT</sub> resistor can be used to slow down the turn on speed of the control FET and reduce voltage spikes on the  $V_{SW}$  node. A typical 1 to 4.7  $\Omega$  value is a compromise between switching loss and  $V_{SW}$  spike amplitude.



#### **Feature Description (continued)**

#### **7.2.2 Undervoltage Lockout (UVLO) Protection**

The UVLO comparator evaluates the VDD voltage level. As  $V_{VDD}$  rises, both the control FET and sync FET gates hold actively low at all times until V<sub>VDD</sub> reaches the higher UVLO threshold (V<sub>UVLO\_H</sub>). Then, the driver becomes operational and responds to PWM and SKIP# commands. If VDD falls below the lower UVLO threshold  $(V_{UVLO\_L} = V_{UVLO\_H}$  – Hysteresis), the device disables the driver and drives the outputs of the control FET and sync FET gates actively low. [Figure](#page-8-0) 10 shows this function.







#### <span id="page-8-0"></span>**7.2.3 PWM Pin**

The PWM pin incorporates an input tri-state function. The device forces the gate driver outputs to low when PWM is driven into the tri-state window and the driver enters a low power state with zero exit latency. The pin incorporates a weak pullup to maintain the voltage within the tri-state window during low-power modes. Operation into and out of tri-state mode follows the timing diagram outlined in [Figure](#page-8-1) 11.

When VDD reaches the UVLO\_H level, a tri-state voltage range (window) is set for the PWM input voltage. The window is defined as the PWM voltage range between PWM logic high  $(V_H)$  and logic low  $(V_H)$  thresholds. The device sets high-level input voltage and low-level input voltage threshold levels to accommodate both 3.3 V (typical) and 5 V (typical) PWM drive signals.

When the PWM exits tri-state, the driver enters CCM for a period of 4 us, regardless of the state of the SKIP# pin. Normal operation requires this time period in order for the auto-zero comparator to resume.

<span id="page-8-1"></span>





### **Feature Description (continued)**

#### **7.2.4 SKIP# Pin**

The SKIP# pin incorporates the input tri-state buffer as PWM. The function is somewhat different. When SKIP# is low, the zero crossing (ZX) detection comparator is enabled, and DCM mode operation occurs if the load current is less than the critical current. When SKIP# is high, the ZX comparator disables, and the converter enters FCCM mode. When both SKIP# and PWM are tri-stated, normal operation forces the gate driver outputs low and the driver enters a low-power state. In the low-power state, the UVLO comparator remains off to reduce quiescent current. When SKIP# is pulled low, the driver wakes up and is able to accept PWM pulses in less than 50 µs.

[Table](#page-9-0) 1 shows the logic functions of UVLO, PWM, SKIP#, the control FET gate, and the sync FET gate.

<span id="page-9-0"></span>



(1) Until zero crossing protection occurs.

### **7.2.5 Zero Crossing (ZX) Operation**

The zero crossing comparator is adaptive for improved accuracy. As the output current decreases from a heavy load condition, the inductor current also reduces and eventually arrives at a valley, where it touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The SW pin detects the zero-current condition. When this zero inductor current condition occurs, the ZX comparator turns off the rectifying MOSFET.



## <span id="page-10-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-10-1"></span>**8.1 Application Information**

The Power Stage CSD95379Q3M is a highly optimized design for synchronous buck applications using NexFET devices with a 5 V gate drive. The control FET and sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a rating method is used that is tailored towards a more systems centric environment. The high-performance gate driver IC integrated in the package helps minimize the parasitics and results in extremely fast switching of the power MOSFETs. System level performance curves such as Power Loss, Safe Operating Area, and normalized graphs allow engineers to predict the product performance in the actual application.

#### **8.1.1 Power Loss Curves**

MOSFET-centric parameters such as  $R_{DS(ON)}$  and  $Q_{dd}$  are primarily needed by engineers to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, TI has provided measured power loss performance curves. [Figure](#page-5-1) 1 plots the power loss of the CSD95379Q3M as a function of load current. This curve is measured by configuring and running the CSD95379Q3M as it would be in the final application (see [Figure](#page-10-2) 12). The measured power loss is the CSD95379Q3M device power loss which consists of both input conversion loss and gate drive loss. [Equation](#page-10-3) 1 is used to generate the power loss curve.

Power Loss = 
$$
(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW_AVG} \times I_{OUT})
$$
 (1)

<span id="page-10-3"></span>The power loss curve in [Figure](#page-5-1) 1 is measured at the maximum recommended junction temperature of  $T_J$  = 125°C under isothermal test conditions.





#### <span id="page-10-2"></span>**8.1.2 Safe Operating Curves (SOA)**

The SOA curves in the CSD95379Q3M data sheet give engineers guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. [Figure](#page-5-2) 3 and Figure 4 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4 inches (W)  $\times$  3.5 inches (L)  $\times$  0.062 inch (T) and 6 copper layers of 1 oz. copper thickness.



## **Application Information (continued)**

#### **8.1.3 Normalized Curves**

The normalized curves in the CSD95379Q3M data sheet give engineers guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries adjust for a given set of systems conditions. The primary y-axis is the normalized change in power loss and the secondary y-axis is the change in system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve.

#### **8.1.4 Calculating Power Loss and SOA**

The user can estimate product loss and SOA boundaries by arithmetic means (see the *Design [Example](#page-11-0)*). Though the Power Loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure outlines the steps engineers should take to predict product performance for any set of system conditions.

#### <span id="page-11-0"></span>*8.1.4.1 Design Example*

Operating Conditions: Output Current ( $I_{OUT}$ ) = 10 A, Input Voltage (V<sub>IN</sub>) = 8 V, Output Voltage (V<sub>OUT</sub>) = 1.5 V, Switching Frequency ( $f_{SW}$ ) = 1500 kHz, Output Inductor ( $L_{OUT}$ ) = 0.2 µH

#### *8.1.4.2 Calculating Power Loss*

- Typical Power Loss at 10 A = 1.8 W ([Figure](#page-5-1) 1)
- Normalized Power Loss for switching frequency  $\approx$  1.09 ([Figure](#page-5-3) 5)
- Normalized Power Loss for input voltage  $\approx$  1.05 ([Figure](#page-5-3) 6)
- Normalized Power Loss for output voltage  $\approx 0.92$  ([Figure](#page-6-0) 7)
- Normalized Power Loss for output inductor  $\approx$  1.1 ([Figure](#page-6-0) 8)
- **Final calculated Power Loss = 1.8 W × 1.09 × 1.05 × 0.92 × 1.1 ≈ 2.1 W**

### *8.1.4.3 Calculating SOA Adjustments*

- SOA adjustment for switching frequency ≈ 1.1°C ([Figure](#page-5-3) 5)
- SOA adjustment for input voltage  $\approx 0.6C$  ([Figure](#page-5-3) 6)
- SOA adjustment for output voltage  $\approx$  –0.9°C [\(Figure](#page-6-0) 7)
- SOA adjustment for output inductor  $≈ 1.3°C$  ([Figure](#page-6-0) 8)
- **Final calculated SOA adjustment = 1.1 + 0.6 + (–0.9) + 1.3 ≈ 2.1°C**



**Figure 13. Power Stage CSD95379Q3M SOA**

<span id="page-11-1"></span>In the *Design [Example](#page-11-0)*, the estimated power loss of the CSD95379Q3M would increase to 2.1 W. In addition, the maximum allowable board or ambient temperature, or both, would have to decrease by 2.1°C. [Figure](#page-11-1) 13 graphically shows how the SOA curve would be adjusted accordingly.



### **Application Information (continued)**

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board or ambient temperature.
- 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.

In the design example, the SOA temperature adjustment yields a reduction in allowable board or ambient temperature of 2.1°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board or ambient temperature.

**[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m)** ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



## <span id="page-13-0"></span>**9 Layout**

#### <span id="page-13-1"></span>**9.1 Layout Guidelines**

There are two key system-level parameters that can be addressed with a proper PCB design: electrical and thermal performance. Properly optimizing the PCB layout yields maximum performance in both areas. A brief description on how to address each parameter follows.

#### **9.1.1 Electrical Performance**

The CSD95379Q3M has the ability to switch at voltage rates greater than 10 kV/µs. Take special care with the PCB layout design and placement of the input capacitors, inductor, and output capacitors.

- The placement of the input capacitors relative to  $V_{IN}$  and  $P_{GND}$  pins of CSD95379Q3M device should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the  $V_{IN}$  and  $P_{GND}$  pins (see [Figure](#page-13-3) 14). The example in [Figure](#page-13-3) 14 uses 1  $\times$  1 nF 0402 25 V and 3  $\times$  10 µF 1206 25 V ceramic capacitors (TDK part number C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Stage C8, C9, C10 and C11 should follow in order.
- The bootstrap capacitor C7 0.1 µF 0603 16 V ceramic capacitor should be closely connected between BOOT and BOOT\_R pins.
- The switching node of the output inductor should be placed relatively close to the Power Stage CSD95379Q3M V<sub>SW</sub> pins. Minimizing the V<sub>SW</sub> node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. (2)

#### **9.1.2 Thermal Performance**

The CSD95379Q3M has the ability to use the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that wicks down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in [Figure](#page-13-3) 14 uses vias with a 10 mil drill hole and a 16 mil capture pad.
- Tent the opposite side of the via with solder-mask.

The number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.

<span id="page-13-2"></span>

### **9.2 Layout Example**

**Figure 14. Recommended PCB Layout (Top Down View)**

<span id="page-13-3"></span>(2) Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri – Rolla



# <span id="page-14-0"></span>**10** 器件和文档支持

# <span id="page-14-1"></span>**10.1** 商标

NexFET is a trademark of Texas Instruments. Windows is a registered trademark of Microsoft Corporation. All other trademarks are the property of their respective owners.

# <span id="page-14-2"></span>**10.2** 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

# <span id="page-14-3"></span>**10.3** 术语表

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI* 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

#### **[CSD95379Q3M](http://www.ti.com.cn/product/cn/csd95379q3m?qgpn=csd95379q3m)**

ZHCSCX3C –APRIL 2014–REVISED NOVEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



# <span id="page-15-0"></span>**11** 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

# <span id="page-15-1"></span>**11.1** 机械制图





#### <span id="page-16-0"></span>**11.2** 建议印刷电路板 **(PCB)** 焊盘图案



1. 尺寸单位为 mm(英寸)。

## <span id="page-16-1"></span>**11.3** 建议模板开口



1. 尺寸单位为 mm(英寸)。



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Apr-2024



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Apr-2024



\*All dimensions are nominal



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司