







DAC5311, DAC6311, DAC7311 ZHCSSI1D - AUGUST 2008 - REVISED AUGUST 2023

DACx311 采用 SC70 封装的 2V 至 5.5V、80µA、8 位、10 位和 12 位 低功耗、单通道数模转换器

## 1 特性

Ŧ

**TEXAS** 

INSTRUMENTS

- 相对精度:
  - 0.25 LSB INL (DAC5311:8位)
  - 0.5 LSB INL (DAC6311:10 位)
  - 1 LSB INL ( DAC7311 : 12 位 )
- 微功耗运行: 2.0 V 时为 80 µ A
- 断电:5V时为0.5µA,2.0V时为0.1µA
- 宽电源: 2.0V 至 5.5V
- 上电复位至零标度 ٠
- 直接二进制数据格式
- 具有施密特触发输入的低功耗串口: 高达 50MHz •
- 片上输出缓冲放大器,轨到轨运行
- SYNC 中断设施
- 工作温度范围为 40°C 至 +125°C •
- 采用微型 6 引脚 SC70 封装的引脚兼容系列

### 2 应用

- 便携式电池供电仪器
- 4mA 至 20mA 环路供电应用
- 过程控制和工业自动化
- 可编程电压源和电流源







### 3 说明

8 位 DAC5311、10 位 DAC6311 和 12 位 DAC7311 (DACx311) 是低功耗、单通道、电压输出数模转换器 (DAC)。DACx311 在正常工作状态下具有低功耗 (5V 时为 0.55mW, 断电模式下可降至 2.5 µW), 使其成 为便携式电池供电应用的理想选择。

这些器件采用单调性设计,提供出色的线性度,并且大 大降低了有害的码字间瞬态电压,同时在引脚兼容系列 中提供简单的升级路径。所有器件均使用一个以高达 50MHz 的时钟速率运行的多功能 3 线制串行接口,并 与标准 SPI、QSPI、Microwire 和数字信号处理器 (DSP) 接口兼容。

所有器件均使用外部电源作为基准电压来设置输出范 围。该器件包含一个上电复位 (POR) 电路, 可在 0V 时为 DAC 输出上电,并保持为 OV,直到对器件进行 有效写入。DACx311 包含一个由串口访问的断电特 性,这将器件处于断电模式时在电压为 2.0V 时的功耗 减少至 0.1 µ A。

这些器件与 DAC8311 和 DAC8411 引脚兼容,可从 8 位、10 位和 12 位分辨率轻松升级到 14 位和 16 位。 所有器件均采用小型 6 引脚 SC70 (SOT) 封装。此封 装可使本系列中的 DAC 在 -40℃ 至 +125℃ 的工作 温度范围内具有灵活性、实现引脚兼容和功能兼容并且 可直接插入使用。

器件信息(1)

| 器件型号 <sup>(2)</sup> | 分辨率  | 封装尺寸 <sup>(3)</sup>        |  |  |  |  |
|---------------------|------|----------------------------|--|--|--|--|
| DAC7311             | 12 位 |                            |  |  |  |  |
| DAC6311             | 10 位 | DCK(SC70,6)<br>2mm × 1.5mm |  |  |  |  |
| DAC5311             | 8位   |                            |  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 (1)

请参阅器件比较表。 (2)

(3) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。





## **Table of Contents**

| 1 | 特性                                                      | 1 |
|---|---------------------------------------------------------|---|
| 2 | 应用                                                      | 1 |
| 3 | 说明                                                      | 1 |
| 4 | Revision History                                        | 2 |
| 5 | Device Comparison                                       | 3 |
| 6 | Pin Configuration and Functions                         | 3 |
| 7 | Specifications                                          | 4 |
|   | 7.1 Absolute Maximum Ratings                            | 4 |
|   | 7.2 ESD Ratings                                         | 4 |
|   | 7.3 Recommended Operating Conditions                    | 4 |
|   | 7.4 Thermal Information                                 | 4 |
|   | 7.5 Electrical Characteristics                          | 5 |
|   | 7.6 Timing Requirements                                 | 7 |
|   | 7.7 Timing Diagrams                                     | 7 |
|   | 7.8 Typical Characteristics: AV <sub>DD</sub> = 5 V     | 8 |
|   | 7.9 Typical Characteristics: AV <sub>DD</sub> = 3.6 V1  | 5 |
|   | 7.10 Typical Characteristics: AV <sub>DD</sub> = 2.7 V1 | 6 |
| 8 | Detailed Description2                                   | 2 |
|   |                                                         |   |

| 8.1 Overview                            | 22              |
|-----------------------------------------|-----------------|
| 8.2 Functional Block Diagram            | 22              |
| 8.3 Feature Description.                | 22              |
| 8.4 Device Functional Modes             | 24              |
| 8.5 Programming                         | 25              |
| 9 Application and Implementation        | <mark>27</mark> |
| 9.1 Application Information             | 27              |
| 9.2 Typical Applications                |                 |
| 9.3 Power Supply Recommendations        | 31              |
| 9.4 Layout                              |                 |
| 10 Device and Documentation Support     | 33              |
| 10.1 接收文档更新通知                           |                 |
| 10.2 支持资源                               |                 |
| 10.3 Trademarks                         |                 |
| 10.4 静电放电警告                             |                 |
| 10.5 术语表                                | 33              |
| 11 Mechanical, Packaging, and Orderable |                 |
| Information                             | 33              |
|                                         |                 |

## **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision C (July 2015) to Revision D (August 2023)                                                                                   | Page           |
|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| • 更新了整个文档中的表格、图和交叉参考的编号格式                                                                                                                         | 1              |
| • 将英文器件信息表中的"body size"更改为"package size",并添加了内容以显示不同器件之间的                                                                                         | 匀差异1           |
| • Changed power dissipation max value for normal mode at $AV_{DD}$ = 3.6 V to 5.5 V from 0.88 mW to 0                                             | ).99 mW in     |
| Electrical Characteristics                                                                                                                        | 5              |
| <ul> <li>Changed I<sub>DD</sub> max value for normal mode at AV<sub>DD</sub> = 3.6 V to 5.5 V from 160 μA to 180 μA in <i>Electric</i></li> </ul> | cal            |
| Characteristics                                                                                                                                   | 5              |
| Changes from Revision B (May 2013) to Revision C (July 2015)                                                                                      | Page           |
| • 添加了 ESD 等级 表和特性说明、器件功能模式、应用和实施、电源相关建议、布局、器件和文档或                                                                                                 | 寿以及机           |
| <i>械、封装和可订购信息</i> 部分                                                                                                                              | 1              |
| Added Device Comparison section and moved existing tables to this new section                                                                     |                |
| • Moved Operating Temperature parameter from Electrical Characteristics table to Recommended O                                                    | perating       |
| Conditions table                                                                                                                                  | 4              |
| Deleted Parameter Definitions section; definitions moved to new Glossary section                                                                  | 33             |
| Changes from Revision A (August 2011) to Revision B (May 2013)                                                                                    | Page           |
| <ul> <li>将整个数据表中的所有 1.8V 更改为 2.0V</li> </ul>                                                                                                      | 1              |
| Deleted the 1.8-V Typical Characteristics section                                                                                                 | 8              |
| Changed X-axis for Figure 7-36, Power-Supply Current vs Power-Supply Voltage                                                                      | <mark>8</mark> |
| Changed X-axis for Figure 7-37, Power-Down Current vs Power-Supply Voltage                                                                        | 8              |
| Changes from Revision * (August, 2008) to Revision A (August, 2011)                                                                               | Page           |
| Changed specifications and test conditions for input low voltage parameter                                                                        | 5              |



## **5** Device Comparison

| 表 5-1. Related Devices      |         |         |         |         |         |
|-----------------------------|---------|---------|---------|---------|---------|
| RELATED DEVICES             | 16-BIT  | 14-BIT  | 12-BIT  | 10-BIT  | 8-BIT   |
| Pin and Function Compatible | DAC8411 | DAC8311 | DAC7311 | DAC6311 | DAC5311 |

# 表 5-2. Relative Accuracy and Differential Nonlinearity

| DEVICE  | MAXIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>NONLINEARITY<br>(LSB) |  |  |
|---------|------------------------------------------|--------------------------------------------------|--|--|
| DAC5311 | ±0.25                                    | ±0.25                                            |  |  |
| DAC6311 | ±0.5                                     | ±0.5                                             |  |  |
| DAC7311 | ±1                                       | ±1                                               |  |  |

## **6** Pin Configuration and Functions



#### 图 6-1. DCK Package, 6-Pin SC70 (Top View)

#### 表 6-1. Pin Functions

| PIN                                |     | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------------------------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                               | NO. |        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| AV <sub>DD</sub> /V <sub>REF</sub> | 4   | Input  | Power supply input, 2.0 V to 5.5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| D <sub>IN</sub>                    | 3   | Input  | Serial Data Input. Data are clocked into the 16-bit input shift register on the falling edge of the serial clock input.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GND                                | 5   | _      | Ground reference point for all circuitry on the part.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| SCLK                               | 2   | Input  | Serial clock input. Data are transferred at rates up to 50 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| SYNC                               | 1   | Input  | Level-triggered control input (active low). This pin is the frame synchronization signal for the input data. When SYNC goes low, the input shift register is enabled and data are transferred in on the falling edges of the following clocks. The DAC is updated following 16th clock cycle, unless SYNC is taken high before this edge, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DACx311. See the SYNC Interrupt section for more details. |  |
| V <sub>OUT</sub>                   | 6   | Output | Analog output voltage from DAC. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |



## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                      |                              | MIN   | MAX                     | UNIT |
|------------------|----------------------|------------------------------|-------|-------------------------|------|
|                  |                      | AV <sub>DD</sub> to GND      | - 0.3 | +6                      | V    |
|                  | Voltage              | Digital input voltage to GND | - 0.3 | +AV <sub>DD</sub> + 0.3 | V    |
|                  |                      | V <sub>OUT</sub> to GND      | - 0.3 | +AV <sub>DD</sub> + 0.3 | V    |
| TJ               | Junction temperature |                              |       | 150                     | °C   |
| T <sub>stg</sub> | Storage temperature  |                              | - 65  | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                                               |               |                                                                                | VALUE | UNIT   |  |
|-----------------------------------------------|---------------|--------------------------------------------------------------------------------|-------|--------|--|
| V <sub>(ESD)</sub> Electrostatic<br>discharge | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | 1000 V |  |
|                                               | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v      |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                       | MIN  | NOM MAX | UNIT |
|------------------|-----------------------|------|---------|------|
| T <sub>A</sub>   | Operating temperature | - 40 | 125     | °C   |
| AV <sub>DD</sub> | Supply voltage        | 2    | 5.5     | V    |

### 7.4 Thermal Information

|                        |                                              | DACx311    |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DCK (SC70) | UNIT |
|                        |                                              | 6 PINS     |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 216.4      | °C/W |
| R <sub>0 JC(top)</sub> | Junction-to-case (top) thermal resistance    | 52.1       | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 65.9       | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 1.3        | °C/W |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 65.2       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the application report, *Semiconductor and IC Package Thermal Metrics* application note.



### 7.5 Electrical Characteristics

| at AV <sub>DD</sub> = 2.0 V to 5.5 V. R | $= 2 k\Omega$ to GND. C | = 200 pF to GND, and T | $h_{1} = -40^{\circ}$ C to +125°C ( | (unless otherwise noted) |
|-----------------------------------------|-------------------------|------------------------|-------------------------------------|--------------------------|
|                                         |                         |                        |                                     |                          |

| PAF                          | RAMETER                   | TEST CONDITIONS                                                                   | MIN | TYP   | MAX              | UNIT                  |
|------------------------------|---------------------------|-----------------------------------------------------------------------------------|-----|-------|------------------|-----------------------|
| STATIC PERFORI               | MANCE <sup>(1)</sup>      |                                                                                   |     |       |                  |                       |
| DAC5311                      |                           |                                                                                   | 8   |       |                  | Bits                  |
| DAC6311                      | Resolution                |                                                                                   | 10  |       |                  | Bits                  |
| DAC7311                      |                           |                                                                                   | 12  |       |                  | Bits                  |
| DAC5311                      |                           | Measured by the line passing through codes 3 and 252                              |     | ±0.01 | ±0.25            | LSB                   |
| DAC6311                      | Relative accuracy         | Measured by the line passing through codes 12 and 1012                            |     | ±0.06 | ±0.5             | LSB                   |
| DAC7311                      |                           | Measured by the line passing through codes 30 and 4050                            |     | ±0.3  | ±1               | LSB                   |
| DAC5311                      |                           |                                                                                   |     | ±0.01 | ±0.25            | LSB                   |
| DAC6311                      | Differential nonlinearity |                                                                                   |     | ±0.03 | ±0.5             | LSB                   |
| DAC7311                      |                           |                                                                                   |     | ±0.2  | ±1               | LSB                   |
| Offset error                 |                           | Measured by the line passing through two $\operatorname{codes}^{(2)}$             |     | ±0.05 | ±4               | mV                    |
| Offset error drift           |                           |                                                                                   |     | 3     |                  | μ V/°C                |
| Zero code error              |                           | All zeros loaded to the DAC register                                              |     | 0.2   |                  | mV                    |
| Full-scale error             |                           | All ones loaded to DAC register                                                   |     | 0.04  | 0.2              | % of<br>FSR           |
| Gain error                   |                           |                                                                                   |     | 0.05  | ±0.15            | % of<br>FSR           |
| Gain temperature coefficient |                           | AV <sub>DD</sub> = 5 V                                                            |     | ±0.5  |                  | ppm of                |
|                              |                           | AV <sub>DD</sub> = 2.0 V                                                          |     | ±1.5  |                  | FSR/°C                |
| OUTPUT CHARA                 | CTERISTICS                |                                                                                   |     |       |                  |                       |
| Output voltage ran           | ige                       |                                                                                   | 0   |       | AV <sub>DD</sub> | V                     |
| Output voltage set           | tling time <sup>(3)</sup> | $R_L$ = 2 kΩ, $C_L$ = 200 pF, $AV_{DD}$ = 5 V, 1/4 scale to 3/4 scale             |     | 6     | 10               | μ <b>S</b>            |
|                              |                           | R <sub>L</sub> = 2 MΩ, C <sub>L</sub> = 470 pF                                    |     | 12    |                  | μ <b>s</b>            |
| Slew rate                    |                           |                                                                                   |     | 0.7   |                  | <b>V</b> / μ <b>s</b> |
|                              | - h 11th .                | $R_L = \infty$                                                                    |     | 470   |                  | pF                    |
| Capacitive load sta          | adility                   | $R_L = 2 k\Omega$                                                                 |     | 1000  |                  | pF                    |
| Code change glitc            | h impulse                 | 1 LSB change around major carry                                                   |     | 0.5   |                  | nV-s                  |
| Digital feedthrough          | ı                         |                                                                                   |     | 0.5   |                  | nV-s                  |
| Power-on glitch im           | pulse                     | $R_{L} = 2 \text{ k}\Omega, C_{L} = 200 \text{ pF}, \text{AV}_{DD} = 5 \text{ V}$ |     | 17    |                  | mV                    |
| DC output impeda             | nce                       |                                                                                   |     | 0.5   |                  | Ω                     |
| Chart aireuit aurrar         | -t                        | AV <sub>DD</sub> = 5 V                                                            |     | 50    |                  | mA                    |
| Short circuit currer         | п                         | AV <sub>DD</sub> = 3 V                                                            |     | 20    |                  | mA                    |
| Power-up time                |                           | Coming out of power-down mode                                                     |     | 50    |                  | μ <b>s</b>            |
| AC PERFORMAN                 | CE                        |                                                                                   |     |       |                  |                       |
| SNR                          |                           |                                                                                   |     | 81    |                  | dB                    |
| THD                          |                           | $T_A = 25^{\circ}C, BW = 20 \text{ kHz}, 12-\text{bit level},$                    |     | - 65  |                  | dB                    |
| SFDR                         |                           | removed for SNR calculation $removed$                                             |     | 65    |                  | dB                    |
| SINAD                        |                           |                                                                                   |     | 65    |                  | dB                    |



### 7.5 Electrical Characteristics (continued)

| $[a_1 A_1]_1 = 2.0 \ v_1 = 2.$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| PAR                              | AMETER                 | TEST                                                                          | CONDITIONS                           | MIN                    | TYP  | MAX                  | UNIT            |
|----------------------------------|------------------------|-------------------------------------------------------------------------------|--------------------------------------|------------------------|------|----------------------|-----------------|
|                                  | lensity <sup>(4)</sup> | T <sub>A</sub> = 25°C, at zero-<br>f <sub>OUT</sub> = 1 kHz, AV <sub>DD</sub> | scale input,<br>= 5 V                |                        | 17   |                      | nV/ $\sqrt{Hz}$ |
|                                  | iensity v              | $T_A = 25^{\circ}C$ , at mid-c<br>$f_{OUT} = 1 \text{ kHz}$ , $AV_{DD}$       | ode input,<br>= 5 V                  |                        | 110  |                      | nV/ $\sqrt{Hz}$ |
| DAC output noise <sup>(5</sup>   | )                      | T <sub>A</sub> = +25°C, at mid-<br>0.1 Hz to 10 Hz, AV                        | code input,<br>/ <sub>DD</sub> = 5 V |                        | 3    |                      | $\muV_{PP}$     |
| LOGIC INPUTS <sup>(3)</sup>      |                        |                                                                               |                                      |                        |      |                      |                 |
| Input current                    |                        |                                                                               |                                      |                        |      | ±1                   | μA              |
| V L Input low volt               | 200                    | AV <sub>DD</sub> = 2.7 V to 5.5                                               | ν                                    |                        |      | $0.3 \times AV_{DD}$ | V               |
|                                  | age                    | AV <sub>DD</sub> = 2.0 V to 2.7                                               | ٧                                    |                        |      | $0.1 \times AV_{DD}$ | V               |
|                                  | Itago                  | AV <sub>DD</sub> = 2.7 V to 5.5                                               | ν                                    | 0.7 × AV <sub>DD</sub> |      |                      | V               |
| v <sub>IN</sub> H, input nigh vo | nage                   | AV <sub>DD</sub> = 2.0 V to 2.7                                               | V                                    | 0.9 × AV <sub>DD</sub> |      |                      | V               |
| Pin capacitance                  |                        |                                                                               |                                      |                        | 1.5  | 3                    | pF              |
| POWER REQUIRE                    | MENTS                  |                                                                               |                                      |                        |      |                      |                 |
| AV <sub>DD</sub>                 |                        |                                                                               |                                      | 2.0                    |      | 5.5                  | V               |
|                                  |                        | $V_{\rm IN}H = AV_{\rm DD}$ and                                               | AV <sub>DD</sub> = 3.6 V to 5.5 V    |                        | 110  | 180                  | μA              |
|                                  | Normal mode            | $V_{IN}L = GND, at$                                                           | AV <sub>DD</sub> = 2.7 V to 3.6 V    |                        | 95   | 150                  | μA              |
|                                  |                        | midscale code <sup>(0)</sup>                                                  | AV <sub>DD</sub> = 2.0 V to 2.7 V    |                        | 80   | 140                  | μA              |
| DD                               |                        | $V_{\rm IN}H = AV_{\rm DD}$ and                                               | AV <sub>DD</sub> = 3.6 V to 5.5 V    |                        | 0.5  | 3.5                  | μA              |
|                                  | All power-down mode    | $V_{IN}L = GND, at$                                                           | AV <sub>DD</sub> = 2.7 V to 3.6 V    |                        | 0.4  | 3                    | μA              |
|                                  |                        | midscale code <sup>(6)</sup>                                                  | $AV_{DD}$ = 2.0 V to 2.7 V           |                        | 0.1  | 2                    | μA              |
|                                  |                        | $V_{\rm IN}H = AV_{\rm DD}$ and                                               | AV <sub>DD</sub> = 3.6 V to 5.5 V    |                        | 0.55 | 0.99                 | mW              |
| Power dissipation                | Normal mode            | $V_{IN}L = GND, at$                                                           | AV <sub>DD</sub> = 2.7 V to 3.6 V    |                        | 0.25 | 0.54                 | mW              |
|                                  |                        | midscale code <sup>(6)</sup>                                                  | $AV_{DD}$ = 2.0 V to 2.7 V           |                        | 0.14 | 0.38                 | mW              |
|                                  |                        | $V_{IN}H = AV_{DD}$ and                                                       | AV <sub>DD</sub> = 3.6 V to 5.5 V    |                        | 2.50 | 19.2                 | μW              |
|                                  | All power-down mode    | $V_{IN}L = GND, at$                                                           | AV <sub>DD</sub> = 2.7 V to 3.6 V    |                        | 1.08 | 10.8                 | μW              |
|                                  |                        | midscale code <sup>(6)</sup>                                                  | AV <sub>DD</sub> = 2.0 V to 2.7 V    |                        | 0.72 | 8.1                  | μW              |

(1) Linearity calculated using a reduced code range of 3 to 252 for 8-bit, 12 to 1012 for 10bit, and 30 to 4050 for 12-bit, output unloaded.

(2) Straight line passing through codes 3 and 252 for 8-bit, 12 and 1012 for 10-bit, and 30 and 4050 for 12-bit, output unloaded.

(3) Specified by design and characterization, not production tested.

(4) For more details, see 7-23.

(5) For more details, see 7-24.

(6) For more details, see 图 7-16 and 图 7-58.



## 7.6 Timing Requirements

at  $-40^{\circ}$ C to 125°C, and AV<sub>DD</sub> = 2 V to 5.5 V (unless otherwise noted)<sup>(1)</sup>

|                |                                               |                                   | MIN M | NOM MAX | UNIT |
|----------------|-----------------------------------------------|-----------------------------------|-------|---------|------|
| £              | Carial clash fraguency                        | AV <sub>DD</sub> = 2.0 V to 3.6 V |       | 20      |      |
| (SCLK)         | Senar clock frequency                         | AV <sub>DD</sub> = 3.6 V to 5.5 V |       | 50      |      |
| +              | SCI K avala tima                              | AV <sub>DD</sub> = 2.0 V to 3.6 V | 50    |         | 5    |
| ι <sub>1</sub> |                                               | AV <sub>DD</sub> = 3.6 V to 5.5 V | 20    |         | ns   |
| 4              | COLK high time                                | AV <sub>DD</sub> = 2.0 V to 3.6 V | 25    |         | 5    |
| <sup>1</sup> 2 | SCER nigh une                                 | AV <sub>DD</sub> = 3.6 V to 5.5 V | 10    |         | ns   |
| +              | SCI K low time                                | AV <sub>DD</sub> = 2.0 V to 3.6 V | 25    |         | 20   |
| 13             | SCER low little                               | AV <sub>DD</sub> = 3.6 V to 5.5 V | 10    |         | ns   |
| +              | EVNC to SCI K riging odge eatur time          | AV <sub>DD</sub> = 2.0 V to 3.6 V | 0     |         | 5    |
| <sup>1</sup> 4 | Stric to SCLK fising edge setup time          | AV <sub>DD</sub> = 3.6 V to 5.5 V | 0     |         | 115  |
| 4              | Data actus tima                               | AV <sub>DD</sub> = 2.0 V to 3.6 V | 5     |         | 50   |
| L5             | Data setup time                               | AV <sub>DD</sub> = 3.6 V to 5.5 V | 5     |         | ns   |
| +              | Data hold time                                | AV <sub>DD</sub> = 2.0 V to 3.6 V | 4.5   |         | 5    |
| <sup>1</sup> 6 |                                               | AV <sub>DD</sub> = 3.6 V to 5.5 V | 4.5   |         | 115  |
| +              | SCLK folling adda to SVNC riging adda         | AV <sub>DD</sub> = 2.0 V to 3.6 V | 0     |         | 20   |
| 17             | SCLK lailing eage to STNC hising eage         | AV <sub>DD</sub> = 3.6 V to 5.5 V | 0     |         | 115  |
| +              | Minimum SVNC high time                        | AV <sub>DD</sub> = 2.0 V to 3.6 V | 50    |         | 20   |
| L8             | Minimum Structurgh ume                        | AV <sub>DD</sub> = 3.6 V to 5.5 V | 20    |         | 115  |
| +              | 16th SCLK falling adda to SVNC falling adda   | AV <sub>DD</sub> = 2.0 V to 3.6 V | 100   |         | 20   |
| <b>1</b> 9     | Tour SCER failing eage to 3 five failing eage | AV <sub>DD</sub> = 3.6 V to 5.5 V | 100   |         | 115  |
| +              | SYNC rising edge to 16th SCLK falling edge    | AV <sub>DD</sub> = 2.0 V to 3.6 V | 15    |         | 20   |
| <sup>10</sup>  | (for successful SYNC interrupt)               | AV <sub>DD</sub> = 3.6 V to 5.5 V | 15    |         | 115  |

(1) All input signals are specified with  $t_R = t_F = 3$  ns (10% to 90% of AV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2.

## 7.7 Timing Diagrams



图 7-1. Serial Write Operation



### 7.8 Typical Characteristics: $AV_{DD} = 5 V$

at T<sub>A</sub> = 25°C, AV<sub>DD</sub> = 5 V, and DAC loaded with midscale code (unless otherwise noted)



Copyright © 2023 Texas Instruments Incorporated







## 7.8 Typical Characteristics: $AV_{DD} = 5 V$ (continued)

at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 5$  V, and DAC loaded with midscale code (unless otherwise noted)













## 7.8 Typical Characteristics: $AV_{DD} = 5 V$ (continued)









## 7.9 Typical Characteristics: AV<sub>DD</sub> = 3.6 V

at  $T_A = 25^{\circ}$ C, AV<sub>DD</sub> = 3.6 V, and DAC loaded with midscale code (unless otherwise noted)





## 7.10 Typical Characteristics: AV<sub>DD</sub> = 2.7 V

at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 2.7$  V, and DAC loaded with midscale code (unless otherwise noted)



Copyright © 2023 Texas Instruments Incorporated























## 8 Detailed Description

#### 8.1 Overview

The 8-bit DAC5311, 10-bit DAC6311, and 12-bit DAC7311 devices (DACx311) are low-power, single-channel, voltage output DACs. These devices are monotonic by design, provide excellent linearity, and minimize undesired code-to-code transient voltages while offering an easy upgrade path within a pin-compatible family. All devices use a versatile, three-wire serial interface that operates at clock rates of up to 50 MHz and is compatible with standard SPI, QSPI, Microwire, and digital signal processor (DSP) interfaces.

#### 8.2 Functional Block Diagram



STNC SOLK

#### 8.3 Feature Description

#### 8.3.1 DAC Section

The DACx311 are fabricated using Texas Instruments' proprietary HPA07 process technology. The architecture consists of a string DAC followed by an output buffer amplifier. Because there is no reference input pin, the power supply  $(AV_{DD})$  acts as the reference.  $\boxed{8}$  8-1 shows a block diagram of the DAC architecture.



图 8-1. DACx311 Architecture

The input coding to the DACx311 is straight binary, so the ideal output voltage is given by:

$$V_{OUT} = AV_{DD} \times \frac{D}{2^n}$$

(1)

#### where

- n = resolution in bits; either 8 (DAC5311), 10 (DAC6311), or 12 (DAC7311).
- D = decimal equivalent of the binary code that is loaded to the DAC register. D ranges from 0 to 255 for 8-bit DAC5311, 0 to 1023 for the 10-bit DAC6311, and 0 to 4095 for the 12-bit DAC7311.



#### 8.3.2 Resistor String



#### 8.3.3 Output Amplifier

The output buffer amplifier is capable of generating rail-to-rail voltages on the output, which gives an output range of 0 V to  $AV_{DD}$ . The output amplifier is capable of driving a load of 2 k $\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the *Typical Characteristics* section for the given voltage input. The slew rate is 0.7 V/  $\mu$  s with a half-scale settling time of typically 6  $\mu$  s with the output unloaded.

#### 8.3.4 Power-On Reset

The DACx311 contain a power-on reset circuit that controls the output voltage during power up. On power up, the DAC register is filled with zeros and the output voltage is 0 V. The DAC register remains that way until a valid write sequence is made to the DAC. This design is useful in applications where knowing the state of the DAC output while powering up is important.

The occurring power-on glitch impulse is only a few millivolts (typically, 17 mV; see **8** 7-34).



#### 8.4 Device Functional Modes

#### 8.4.1 Power-Down Modes

The DACx311 contain four separate modes of operation. These modes are programmable by setting two bits (PD1 and PD0) in the control register.  $\frac{1}{2}$  8-1 shows how the state of the bits corresponds to the mode of operation of the device.

| PD1              | PD0    | OPERATING MODE             |  |  |  |  |  |  |  |  |  |  |
|------------------|--------|----------------------------|--|--|--|--|--|--|--|--|--|--|
| NORMA            | L MODE |                            |  |  |  |  |  |  |  |  |  |  |
| 0                | 0      | Normal Operation           |  |  |  |  |  |  |  |  |  |  |
| POWER-DOWN MODES |        |                            |  |  |  |  |  |  |  |  |  |  |
| 0                | 1      | Output 1 k $\Omega$ to GND |  |  |  |  |  |  |  |  |  |  |
| 1                | 0      | Output 100 kΩ to GND       |  |  |  |  |  |  |  |  |  |  |
| 1                | 1      | High-Z                     |  |  |  |  |  |  |  |  |  |  |

#### 表 8-1. Modes of Operation for the DACx311

When both bits are set to 0, the device works normally with a standard power consumption of typically 80  $\mu$  A at 2 V. However, for the three power-down modes, the typical supply current falls to 0.5  $\mu$  A at 5 V, 0.4  $\mu$  A at 3 V, and 0.1  $\mu$  A at 2 V. Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. The advantage of this architecture is that the output impedance of the part is known while the part is in power-down mode. There are three different options: the output is connected internally to GND either through a 1-k $\Omega$  resistor or a 100-k $\Omega$  resistor, or is left open-circuited (High-Z). 🛛 8-3 illustrates the output stage.



#### 图 8-3. Output Stage During Power-Down

All linear circuitry is shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time to exit power-down is typically 50  $\mu$  s for AV<sub>DD</sub> = 5 V and AV<sub>DD</sub> = 3 V.



#### 8.5 Programming

#### 8.5.1 Serial Interface

The DACx311 has a 3-wire serial interface (SYNC, SCLK, and DIN) compatible with SPI, QSPI, and Microwire interface standards, as well as most DSPs. For an example of a typical write sequence, see 图 7-1.

#### 8.5.1.1 Input Shift Register

The input shift register is 16 bits wide, as shown in  $\frac{1}{8}$  8-2. The first two bits (PD0 and PD1) are reserved control bits that set the desired mode of operation (normal mode or any one of three power-down modes) as indicated in  $\frac{1}{8}$  8-1.

The remaining data bits are either 12 (DAC7311), 10 (DAC6311), or 8 (DAC5311) data bits, followed by *don't care* bits, as shown in  $\frac{1}{8}$  8-2,  $\frac{1}{8}$  8-3, and  $\frac{1}{8}$  8-4, respectively.

| 表 8-2. DAC5311 8· | Bit Data Input Register |
|-------------------|-------------------------|
|-------------------|-------------------------|

| DB15 | DB14 |    |    |    |    |    |    |    | DB6 | DB5 |   |   |   |   | DB0 |
|------|------|----|----|----|----|----|----|----|-----|-----|---|---|---|---|-----|
| PD1  | PD0  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  | Х   | Х | Х | Х | Х | Х   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| 表 8-3. D/ | AC6311 | 10-Bit D | ata In | put F | Registe | r |  |
|-----------|--------|----------|--------|-------|---------|---|--|
|           |        |          |        |       |         |   |  |

| DB15 | DB14 |    |    |    |    |    |    |    |    |    | DB4 | DB3 |   |   | DB0 |
|------|------|----|----|----|----|----|----|----|----|----|-----|-----|---|---|-----|
| PD1  | PD0  | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  | Х   | Х | Х | Х   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 8-4. DAC7311 12-Bit Data Input Register

| DB15 | DB14 |     |     |    |    |    |    |    |    |    |    |    | DB2 | DB1 | DB0 |
|------|------|-----|-----|----|----|----|----|----|----|----|----|----|-----|-----|-----|
| PD1  | PD0  | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  | Х   | X   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

The write sequence begins by bringing the <u>SYNC</u> line low. Data from the DIN line are clocked into the 16-bit shift register on each falling edge of SCLK. The serial clock frequency can be as high as 50 MHz, making

the DACx311 compatible with high-speed DSPs. On the 16th falling edge of the serial clock, the last data bit is clocked in and the programmed function is executed.

At this point, the <u>SYNC</u> line can be kept low or brought high. In either case, <u>SYNC</u> must be brought high for a minimum of 20 ns before the next write sequence so that a falling edge of <u>SYNC</u> can initiate the next write sequence.

#### 8.5.1.2 SYNC Interrupt

In a normal write sequence, the  $\overline{SYNC}$  line is kept low for at least 16 falling edges of SCLK and the DAC is updated on the 16th falling edge. However, bringing  $\overline{SYNC}$  high before the 16th falling edge acts as an interrupt to the write sequence. The shift register is reset and the write sequence is seen as invalid. Neither an update of the DAC register contents nor a change in the operating mode occurs, as shown in 🛛 8-4.





图 8-4. DACx311 SYNC Interrupt Facility



## 9 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### **9.1 Application Information**

#### 9.1.1 Microprocessor Interfacing

#### 9.1.1.1 DACx311 to 8051 Interface

Image of the serial interface between the DACx311 and a typical 8051-type microcontroller. The setup for the interface is as follows: TXD of the 8051 drives SCLK of the DACx311, while RXD drives the serial data line of the device. The SYNC signal is derived from a bit programmable pin on the port. In this case, port line P3.3 is used. When data are to be transmitted to the DACx311, P3.3 is taken low. The 8051 transmits data only in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 remains low after the first eight bits are transmitted, and a second write cycle is initiated to transmit the second byte of data. P3.3 is taken high following the completion of this cycle. The 8051 outputs the serial data in a format that has the LSB first. The DACx311 requires data with the MSB as the first bit received. Therefore, the 8051 transmit routine must take this requirement into account, and *mirror* the data as needed.



NOTE: (1) Additional pins omitted for clarity.

#### 图 9-1. DACx311 to 80C51/80I51 Interfaces

#### 9.1.1.2 DACx311 to Microwire Interface

图 9-2 shows an interface between the DACx311 and any Microwire-compatible device. Serial data (SO) are shifted out on the falling edge of the serial clock (SK) and are clocked into the DACx311 on the rising edge of the SK signal.



NOTE: (1) Additional pins omitted for clarity.

#### 图 9-2. DACx311 to Microwire Interface



#### 9.1.1.3 DACx311 to 68HC11 Interface



NOTE: (1) Additional pins omitted for clarity.

#### 图 9-3. DACx311 to 68HC11 Interface

Configure the 68HC11 so that the CPOL bit is 0 and the CPHA bit is 1. This configuration causes data appearing on the MOSI output to be valid on the falling edge of SCK. When data are being transmitted to the DAC, the <u>SYNC</u> line is taken low (PC7). Serial data from the 68HC11 are transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data are transmitted MSB first. To load data to the DACx311, PC7 is held low after the first eight bits are transferred, and a second serial write operation is performed to the DAC; PC7 is taken high at the end of this procedure.

#### 9.2 Typical Applications

#### 9.2.1 Loop Powered Transmitter

The described loop powered transmitter can accurately source currents from 4 mA to 20 mA.



图 9-4. Loop Powered Transmitter Schematic

#### 9.2.1.1 Design Requirements

The transmitter has only two external input pins; a supply connection and a ground (or return) connection. The transmitter communicates back to the host, typically a PLC analog input module, by precisely controlling the magnitude of the return current. To conform to the 4-mA to 20-mA communication standards, the complete transmitter must consume less than 4 mA of current.

The complete design of this circuit is outlined in TIPD158, *Low Cost Loop-Powered 4-20mA Transmitter EMC/EMI Tested Reference Design*. The design is expected to be low-cost and deliver immunity to the IEC61000-4 suite of tests with minimum impact on the accuracy of the system. Reference design TIPD158 includes the design goals, simulated results, and measured performance.



#### 9.2.1.2 Detailed Design Procedure

Amplifier U1 uses negative feedback to make sure that the potentials at the inverting (V – ) and noninverting (V+) input terminals are equal. In this configuration, V – is directly tied to the local GND; therefore, the potential at the noninverting input terminal is driven to local ground. Thus, the voltage difference across  $R_2$  is the DAC output voltage (VOUT), and the voltage difference across  $R_5$  is the regulator voltage (VREG). These voltage differences cause currents to flow through  $R_2$  and  $R_5$ , as illustrated in  $\mathbb{E}$  9-5.



#### 图 9-5. Voltage to Current Conversion

The currents from  $R_2$  and  $R_5$  sum into  $i_1$  (defined in 方程式 2), and  $i_1$  flows through  $R_3$ .

$$i_1 = \frac{V_{DAC}}{R_2} + \frac{V_{REG}}{R_5}$$
(2)

Amplifier U2 drives the base of Q1, the NPN bipolar junction transistor (BJT), to allow current to flow through  $R_4$  so that the voltage drops across  $R_3$  and  $R_4$  remain equal. This design keeps the inverting and noninverting terminals at the same potential. A small part of the current through  $R_4$  is sourced by the quiescent current of all of the components used in the transmitter design (regulator, amplifier, and DAC). The voltage drops across  $R_3$  and  $R_4$  are equal; therefore, different-sized resistors cause different current flow through each resistor. Use these different-sized resistors to apply gain to the current flow through  $R_4$  by controlling the ratio of resistor  $R_3$  to  $R_4$ , as shown in  $\pi R_4$  3:

$$V_{+} = i_{1} \cdot R_{3}$$

$$V_{-} = i_{2} \cdot R_{4} \Longrightarrow i_{2} = \frac{i_{1} \cdot R_{3}}{R_{4}}$$

$$V_{+} = V_{-}$$
(3)

The current gain in the circuit helps allow a majority of the output current to come directly from the loop through Q1 instead of from the voltage-to-current converter. This current gain, in addition to the low-power components, keeps the current consumption of the voltage-to-current converter low. Currents  $i_1$  and  $i_2$  sum to form output current  $i_{out}$ , as shown in 5 $Rext{l} x$  4:

$$i_{out} = i_1 + i_2 = \frac{V_{DAC}}{R_2} + \frac{V_{REG}}{R_5} + \frac{R_3}{R_4} \cdot \left(\frac{V_{DAC}}{R_2} + \frac{V_{REG}}{R_5}\right) = \left(\frac{V_{DAC}}{R_2} + \frac{V_{REG}}{R_5}\right) \cdot \left(1 + \frac{R_3}{R_4}\right)$$
(4)

The complete transfer function, arranged as a function of input code, is shown in 5 # $<math>\pm$ 5. The remaining sections divide this circuit into blocks for simplified discussion.

Copyright © 2023 Texas Instruments Incorporated



(5)

$$i_{out}(Code) = \left(\frac{V_{REG} \cdot Code}{2^{Resolution} \cdot R_2} + \frac{V_{REG}}{R_5}\right) \cdot \left(1 + \frac{R_3}{R_4}\right)$$

Resistor  $R_6$  is included to reduce the gain of transistor Q1, and therefore, reduce the closed-loop gain of the voltage-to-current converter for a stable design. Size resistors  $R_2$ ,  $R_3$ ,  $R_4$ , and  $R_5$  based on the full-scale range of the DAC, regulator voltage, and the desired current output range of the design.

#### 9.2.1.3 Application Curves

图 9-6 shows the measured transfer function of the circuit. 图 9-7 shows the total unadjusted error (TUE) of the circuit, staying below 0.15 %FSR.



#### 9.2.2 Using the REF5050 as a Power Supply for the DACx311

As a result of the extremely low supply current required by the DACx311, an alternative option is to use a REF5050 5-V precision voltage reference to supply the required voltage to the part, as shown in  $\bigotimes$  9-8. This option is especially useful if the power supply is too noisy or if the system supply voltages are at some value other than 5 V. The REF5050 outputs a steady supply voltage for the DACx311. If the REF5050 is used, the current needed to supply DACx311 is typically 110  $\mu$  A at 5 V, with no load on the output of the DAC. When the DAC output is loaded, the REF5050 also needs to supply the current to the load. The total current required (with a 5 k $\Omega$  load on the DAC output) is:

(6)

The load regulation of the REF5050 is typically 0.002%/mA, which results in an error of 90  $\mu$  V for the 1.1 mA current drawn from the device. This value corresponds to a 0.07 LSB error at 12 bits (DAC7311).



图 9-8. REF5050 as Power Supply to DACx311

For other power-supply voltages, alternative references such as the REF3030 (3 V), REF3033 (3.3 V), or REF3220 (2.048 V) are recommended. For a full list of available voltage references from TI, see the TI web site at www.ti.com.



#### 9.2.3 Bipolar Operation Using the DACx311

The DACx311 has been designed for single-supply operation but a bipolar output range is also possible using the circuit in [8] 9-9. The circuit shown gives an output voltage range of ±5 V. Rail-to-rail operation at the amplifier output is achievable using an OPA211, OPA340, or OPA703 as the output amplifier. For a full list of available operational amplifiers from TI, see the TI web site at www.ti.com

The output voltage for any input code can be calculated as follows:

$$V_{O} = \left[ AV_{DD} \times \left( \frac{D}{2^{n}} \right) \times \left( \frac{R_{1} + R_{2}}{R_{1}} \right) - AV_{DD} \times \left( \frac{R_{2}}{R_{1}} \right) \right]$$
(7)

where

- n = resolution in bits; either 8 (DAC5311), 10 (DAC6311), or 12 (DAC7311).
- D = decimal equivalent of the binary code that is loaded to the DAC register. D ranges from 0 to 255 for 8-bit DAC5311, 0 to 1023 for the 10-bit DAC6311 and 0 to 4095 for the 12-bit DAC7311.

With  $AV_{DD} = 5 V$ ,  $R_1 = R_2 = 10 k\Omega$ :

$$V_{O} = \left(\frac{10 \times D}{2^{n}}\right) - 5V \tag{8}$$

The resulting output voltage range is  $\pm 5$  V. Code 000h corresponds to a -5-V output and FFFh (12-bit level) corresponding to a +5-V output.





#### 9.3 Power Supply Recommendations

The DACx311 is designed to operate with a unipolar analog power supply ranging from 2.0 V to 5.5 V on the AV<sub>DD</sub> pin. The AV<sub>DD</sub> pin supplies power to the digital and analog circuits (including the resistor string) inside the DAC. The current consumption of this pin is specified in the *Electrical Characteristics* table. Use a 1  $\mu$  F to 10  $\mu$  F capacitor in parallel with a 0.1  $\mu$  F bypass capacitor on this pin to remove high-frequency noise.



#### 9.4 Layout

#### 9.4.1 Layout Guidelines

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The DACx311 offers single-supply operation, and is often used in close proximity to digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult the task is to achieve good performance from the converter.

As a result of the single ground pin of the DACx311, all return currents, including digital and analog return currents, must flow through the GND pin. Ideally, GND is connected directly to an analog ground plane. Separate this plane from the ground connection for the digital components until connected at the power entry point of the system.

The power applied to  $AV_{DD}$  must be well-regulated and low-noise. Switching power supplies and dc/dc converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as the internal logic switches state. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. This condition is particularly true for the DACx311, as the power supply is also the reference voltage for the DAC.

As with the GND connection, connect  $AV_{DD}$  to a 5-V power supply plane or trace that is separate from the connection for digital logic until connected at the power entry point. In addition, 1-  $\mu$  F to 10-  $\mu$  F and 0.1-  $\mu$  F bypass capacitors are strongly recommended. In some situations, additional bypassing can be required, such as a 100  $\mu$  F electrolytic capacitor or even a *Pi* filter made up of inductors and capacitors—all designed to essentially low-pass filter the 5-V supply and remove high-frequency noise.



#### 9.4.2 Layout Example

图 9-10. Recommended Layout



### 10 Device and Documentation Support

#### 10.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.2 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 10.4 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 10.5 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| DAC5311IDCKR     | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D53                     | Samples |
| DAC5311IDCKT     | ACTIVE | SC70         | DCK                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D53                     | Samples |
| DAC6311IDCKR     | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D63                     | Samples |
| DAC6311IDCKT     | ACTIVE | SC70         | DCK                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D63                     | Samples |
| DAC6311IDCKTG4   | ACTIVE | SC70         | DCK                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D63                     | Samples |
| DAC7311IDCKR     | ACTIVE | SC70         | DCK                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D73                     | Samples |
| DAC7311IDCKT     | ACTIVE | SC70         | DCK                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D73                     | Samples |
| DAC7311IDCKTG4   | ACTIVE | SC70         | DCK                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | D73                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DAC5311 :

Automotive : DAC5311-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

www.ti.com

Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DAC5311IDCKR                | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| DAC5311IDCKT                | SC70            | DCK                | 6    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| DAC6311IDCKR                | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| DAC6311IDCKT                | SC70            | DCK                | 6    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| DAC7311IDCKR                | SC70            | DCK                | 6    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| DAC7311IDCKT                | SC70            | DCK                | 6    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

7-Jul-2023



| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC5311IDCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| DAC5311IDCKT | SC70         | DCK             | 6    | 250  | 180.0       | 180.0      | 18.0        |
| DAC6311IDCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| DAC6311IDCKT | SC70         | DCK             | 6    | 250  | 180.0       | 180.0      | 18.0        |
| DAC7311IDCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| DAC7311IDCKT | SC70         | DCK             | 6    | 250  | 180.0       | 180.0      | 18.0        |

## **DCK0006A**



## **PACKAGE OUTLINE**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing An integration of a contraction of the minimeters. Any dimensions in parentnesis are for reference only. Dimensioning and to per ASME Y14.5M.
   This drawing is subject to change without notice.
   Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
   Falls within JEDEC MO-203 variation AB.



## **DCK0006A**

## **EXAMPLE BOARD LAYOUT**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DCK0006A**

## **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司