

# DLP651NE 0.65 英寸 1080p 数字微镜器件

# 1 特性

- 0.65 英寸对角微镜阵列
  - 1080p (1920 × 1080) 显示分辨率
  - 7.6µm 微镜间距
  - ±12° 微镜倾斜角(相对于平坦表面)
  - 角落照明
- 高速串行接口 (HSSI) 输入数据总线
- 支持全高清 1080p ( 高达 240Hz )
- 由 DLPC7530 显示控制器、DLPA100 电源管理和 电机驱动器 IC 支持激光荧光、LED、RGB 激光和 灯泡运行

# 2 应用

- 激光电视
- 智能投影仪
- 企业投影仪

# 3 说明

DLP651NE 数字微镜器件 (DMD) 是一款数控微机电系 统 (MEMS) 空间照明调制器 (SLM),可用于实现高亮 度 1080p 显示系统。DLP® 产品 0.65-英寸 1080p 芯片 组由 DMD、DLPC7530 显示控制器、DLPA100 电源 和电机驱动器组成。芯片组外形紧凑,可为体型小巧的 1080p 显示提供完整的系统解决方案。

DMD 生态系统提供现成的资源以帮助用户缩短设计周 期,请访问 DLP® 产品第三方搜索工具,查找获得批 准的光学模块制造商和第三方提供商。

访问 TI DLP 显示技术入门,了解有关使用 DMD 开始 设计的更多信息。

# 器件信息

| 器件型号     | <b>封装</b> <sup>(1)</sup> | <b>封装</b><br>尺寸 |  |  |
|----------|--------------------------|-----------------|--|--|
| DLP651NE | FYP(149)                 | 32.2mm × 22.3mm |  |  |

如需更多信息,请参阅机械、封装和可订购信息附录。



简化版应用



# **Table of Contents**

| 1 | 特性                                                    | 1    |
|---|-------------------------------------------------------|------|
| 2 | 应用                                                    | 1    |
| 3 | 说明                                                    | 1    |
|   | Pin Configuration and Functions                       |      |
|   | Specifications                                        |      |
|   | 5.1 Absolute Maximum Ratings                          |      |
|   | 5.2 Storage Conditions                                |      |
|   | 5.3 ESD Ratings                                       |      |
|   | 5.4 Recommended Operating Conditions                  | 7    |
|   | 5.5 Thermal Information                               | .10  |
|   | 5.6 Electrical Characteristics                        | .10  |
|   | 5.7 Switching Characteristics                         | . 11 |
|   | 5.8 Timing Requirements                               | .12  |
|   | 5.9 System Mounting Interface Loads                   | . 17 |
|   | 5.10 Micromirror Array Physical Characteristics       | . 18 |
|   | 5.11 Micromirror Array Optical Characteristics        |      |
|   | 5.12 Window Characteristics                           |      |
|   | 5.13 Chipset Component Usage Specification            |      |
| 6 | Detailed Description                                  |      |
|   | 6.1 Overview                                          |      |
|   | 6.2 Functional Block Diagram                          |      |
|   | 6.3 Feature Description                               |      |
|   | 6.4 Device Functional Modes                           | .24  |
|   | 6.5 Optical Interface and System Image Quality        |      |
|   | Considerations                                        |      |
|   | 6.6 Micromirror Array Temperature Calculation         |      |
|   | 6.7 Micromirror Power Density Calculation             |      |
|   | 6.8 Window Aperture Illumination Overfill Calculation |      |
|   | 6.9 Micromirror Landed-On/Landed-Off Duty Cycle       | . 29 |

| 7 | Application and Implementation            | 33 |
|---|-------------------------------------------|----|
|   | 7.1 Application Information               | 33 |
|   | 7.2 Typical Application                   | 33 |
|   | 7.3 Temperature Sensor Diode              | 35 |
| 8 | Power Supply Recommendations              | 36 |
|   | 8.1 Power Supply Sequence Requirements    | 36 |
|   | 8.2 DMD Power Supply Power-Up Procedure   | 36 |
|   | 8.3 DMD Power Supply Power-Down Procedure | 36 |
| 9 | Layout                                    | 38 |
|   | 9.1 Layout Guidelines                     | 38 |
|   | 9.2 Impedance Requirements                |    |
|   | 9.3 Layers                                |    |
|   | 9.4 Trace Width, Spacing                  | 39 |
|   | 9.5 Power                                 |    |
|   | 9.6 Trace Length Matching Recommendations |    |
| 1 | Device and Documentation Support          |    |
|   | 10.1 第三方产品免责声明                            | 41 |
|   | 10.2 Device Support                       |    |
|   | 10.3 Documentation Support                | 41 |
|   | 10.4 接收文档更新通知                             | 42 |
|   | 10.5 支持资源                                 | 42 |
|   | 10.6 Trademarks                           | 42 |
|   | 10.7 静电放电警告                               | 42 |
|   | 10.8 术语表                                  | 42 |
| 1 | 1 Revision History                        |    |
|   | 2 Mechanical, Packaging, and Orderable    |    |
|   | Information                               | 44 |
|   | 12.1 Package Option Addendum              |    |

# **4 Pin Configuration and Functions**



图 4-1. FYP Package 149-Pin CPGA Bottom View

表 4-1. Pin Functions

| PIN     |        | (1)                 |                                           | TRACE       |
|---------|--------|---------------------|-------------------------------------------|-------------|
| NAME    | PAD ID | TYPE <sup>(1)</sup> | PIN DESCRIPTION                           | LENGTH (mm) |
| D_AP(0) | J1     | 1                   | High-speed differential data pair lane A0 | 18.09088    |
| D_AN(0) | H1     | I                   | High-speed differential data pair lane A0 | 18.0916     |
| D_AP(1) | G1     | 1                   | High-speed differential data pair lane A1 | 18.11696    |
| D_AN(1) | F1     | I                   | High-speed differential data pair lane A1 | 18.11641    |
| D_AP(2) | A3     | I                   | High-speed differential data pair lane A2 | 11.11822    |
| D_AN(2) | A4     | I                   | High-speed differential data pair lane A2 | 11.11745    |
| D_AP(3) | D2     | 1                   | High-speed differential data pair lane A3 | 12.04461    |
| D_AN(3) | C2     | 1                   | High-speed differential data pair lane A3 | 12.04491    |
| D_AP(4) | F2     | 1                   | High-speed differential data pair lane A4 | 15.1345     |
| D_AN(4) | E2     | 1                   | High-speed differential data pair lane A4 | 15.13457    |
| D_AP(5) | A5     | 1                   | High-speed differential data pair lane A5 | 12.80888    |
| D_AN(5) | A6     | 1                   | High-speed differential data pair lane A5 | 12.80825    |
| D_AP(6) | A7     | 1                   | High-speed differential data pair lane A6 | 6.34763     |
| D_AN(6) | A8     | I                   | High-speed differential data pair lane A6 | 6.34706     |
| D_AP(7) | A9     | 1                   | High-speed differential data pair lane A7 | 4.45653     |
| D_AN(7) | A10    | 1                   | High-speed differential data pair lane A7 | 4.45875     |
| DCLK_AP | C1     | I                   | High-speed differential clock A           | 15.08029    |
| DCLK_AN | D1     | I                   | High-speed differential clock A           | 15.07977    |
| D_BP(0) | A11    | I                   | High-speed differential data pair lane B0 | 4.06642     |
| D_BN(0) | A12    | I                   | High-speed differential data pair lane B0 | 4.06697     |
| D_BP(1) | A13    | 1                   | High-speed differential data pair lane B1 | 6.42676     |



# 表 4-1. Pin Functions (续)

| PIN              |                                                                                                                                     | -94-TITIII          | Functions (麥)                                                | TRACE          |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------|----------------|
| NAME             | PAD ID                                                                                                                              | TYPE <sup>(1)</sup> | PIN DESCRIPTION                                              | LENGTH<br>(mm) |
| D_BN(1)          | A14                                                                                                                                 | I                   | High-speed differential data pair lane B1                    | 6.42716        |
| D_BP(2)          | A15                                                                                                                                 | I                   | High-speed differential data pair lane B2                    | 11.90485       |
| D_BN(2)          | A16                                                                                                                                 | I                   | High-speed differential data pair lane B2                    | 11.90509       |
| D_BP(3)          | A18                                                                                                                                 | I                   | High-speed differential data pair lane B3                    | 13.80223       |
| D_BN(3)          | A19                                                                                                                                 | I                   | High-speed differential data pair lane B3                    | 13.80269       |
| D_BP(4)          | D19                                                                                                                                 | I                   | High-speed differential data pair lane B4                    | 12.45294       |
| D_BN(4)          | C19                                                                                                                                 | I                   | High-speed differential data pair lane B4                    | 12.45252       |
| D_BP(5)          | H20                                                                                                                                 | I                   | High-speed differential data pair lane B5                    | 15.7909        |
| D_BN(5)          | J20                                                                                                                                 | I                   | High-speed differential data pair lane B5                    | 15.79026       |
| D_BP(6)          | D20                                                                                                                                 | I                   | High-speed differential data pair lane B6                    | 11.02899       |
| D_BN(6)          | E20                                                                                                                                 | I                   | High-speed differential data pair lane B6                    | 11.02947       |
| D_BP(7)          | F20                                                                                                                                 | I                   | High-speed differential data pair lane B7                    | 14.7517        |
| D_BN(7)          | G20                                                                                                                                 | I                   | High-speed differential data pair lane B7                    | 14.75085       |
| DCLK_BP          | B17                                                                                                                                 | I                   | High-speed differential clock B                              | 9.17864        |
| DCLK_BN          | B18                                                                                                                                 | I                   | High-speed differential clock B                              | 9.17821        |
| LS_WDATA_P       | T10                                                                                                                                 | I                   | LVDS Data                                                    | 11.27905       |
| LS_WDATA_N       | R11                                                                                                                                 | I                   | LVDS Data                                                    | 6.76474        |
| LS_CLK_P         | R9                                                                                                                                  | I                   | LVDS CLK                                                     | 13.5461        |
| LS_CLK_N         |                                                                                                                                     |                     | 12.56934                                                     |                |
| LS_RDATA_A_BISTA | T13                                                                                                                                 | 0                   | LVCMOS Output                                                | 3.12045        |
| BIST_B           | T12                                                                                                                                 | 0                   | LVCMOS Output                                                | 5.63628        |
| AMUX_OUT         | B20                                                                                                                                 | 0                   | Analog Test Mux                                              | 9.3849         |
| DMUX_OUT         | R14                                                                                                                                 | 0                   | Digital Test Mux                                             | 3.85333        |
| DMD_DEN_ARSTZ    | T11                                                                                                                                 | I                   | ARSTZ                                                        | 5.86593        |
| TEMP_N           | R8                                                                                                                                  | I                   | Temp Diode N                                                 | 14.63792       |
| TEMP_P           | R7                                                                                                                                  | I                   | Temp Diode P                                                 | 15.93219       |
| VDD              | B7, B13, C18,<br>E3, H3, J2,<br>K3, L2, L19,<br>M1, M2, N3,<br>N19, P2, P18,<br>R3, R5, R12,<br>R17, R19, T2,<br>T4, T6, T8,<br>T18 | Р                   | Digital core supply voltage                                  | Plane          |
| VDDA             | B4, B9, B11,<br>B16, C20, D3,<br>E18, G2, G19                                                                                       | Р                   | HSSI supply voltage                                          | Plane          |
| VRESET           | B3, R1                                                                                                                              | Р                   | Supply voltage for negative bias of micromirror reset signal | Plane          |
| VBIAS            | E1, P1                                                                                                                              | Р                   | Supply voltage for positive bias of micromirror reset signal | Plane          |
| VOFFSET          | A20, B2, T1,<br>T20                                                                                                                 | Р                   | Supply voltage for HVCMOS logic, stepped up logic level      | Plane          |

# 表 4-1. Pin Functions (续)

| PIN  |                                                                                                                                                         | <b>7.07</b> (1)     | DIV DECODINE    | TRACE          |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------------|
| NAME | PAD ID                                                                                                                                                  | TYPE <sup>(1)</sup> | PIN DESCRIPTION | LENGTH<br>(mm) |
| VSS  | A17, B6, B10,<br>B14, D18, F3,<br>F19, J3, K2,<br>K19, L1, L3,<br>M3, N2, N18,<br>N20, P3, P20,<br>R2, R4, R6,<br>R13, R20, T5,<br>T7, T16, T17,<br>T19 | G                   | Ground          | Plane          |
| VSSA | B5, B8, B12,<br>B15, B19, C3,<br>E19, G3, H2,<br>H19, K1, N1,<br>P19, R18, T3,<br>T9                                                                    | G                   | Ground          | Plane          |
| N/C  | R15,T14,T15,<br>R16,H18,J18,<br>G18,J19,F18,<br>K20,K18,M19,<br>L20,M18,L18,<br>M20                                                                     |                     | No connect      |                |

<sup>(1)</sup> I=Input, O=Output, P=Power, G=Ground, NC = No connect



# 5 Specifications

# 5.1 Absolute Maximum Ratings

Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

| Parameter Name                          | Description                                                                    | MIN      | MAX       | UNIT |
|-----------------------------------------|--------------------------------------------------------------------------------|----------|-----------|------|
| Supply Voltage                          |                                                                                |          | '         |      |
| $V_{DD}$                                | Supply voltage for LVCMOS core logic and LVCMOS low speed interface (LSIF) (1) | - 0.5    | 2.3       | V    |
| $V_{DDA}$                               | Supply voltage for high speed serial interface (HSSI) receivers (1)            | - 0.3    | 2.2       | ٧    |
| V <sub>OFFSET</sub>                     | Supply voltage for HVCMOS and micromirror electrode (1) (2)                    | - 0.5    | 11        | V    |
| V <sub>BIAS</sub>                       | Supply voltage for micromirror electrode (1)                                   | - 0.5    | 17        | V    |
| V <sub>RESET</sub>                      | Supply voltage for micromirror electrode (1)                                   | - 13     | 0.5       | V    |
| V <sub>DDA</sub> - V <sub>DD</sub>      | Supply voltage delta (absolute value) (3)                                      |          | 0.3       | V    |
| V <sub>BIAS</sub> - V <sub>OFFSET</sub> | Supply voltage delta (absolute value) (4)                                      |          | 11        | V    |
| V <sub>BIAS</sub> - V <sub>RESET</sub>  | Supply voltage delta (absolute value) (5)                                      |          | 30        | V    |
| Input Voltage                           |                                                                                |          |           |      |
|                                         | Input voltage for other inputs - LSIF and LVCMOS (1)                           | - 0.5    | 2.45      | V    |
|                                         | Input voltage for other inputs - HSSI (1) (6)                                  | - 0.2    | $V_{DDA}$ | V    |
| Low speed interface (LS                 | IF)                                                                            |          | '         |      |
| f <sub>CLOCK</sub>                      | LSIF clock frequency (LS_CLK)                                                  |          | 130       | MHz  |
| V <sub>ID</sub>                         | LSIF differential input voltage magnitude (6)                                  |          | 810       | mV   |
| I <sub>ID</sub>                         | LSIF differential input current <sup>(7)</sup>                                 |          | 10        | mA   |
| High speed serial interfa               | ce (HSSI)                                                                      |          |           |      |
| fcLock                                  | HSSI clock frequency (DCLK)                                                    |          | 1.65      | GHz  |
| V <sub>ID</sub>                         | HSSI differential input voltage magnitude Data Lane (6)                        |          | 700       | mV   |
| V <sub>ID</sub>                         | HSSI differential input voltage magnitude Clock Lane (6)                       |          | 700       | mV   |
| Environmental                           |                                                                                | <u> </u> | '         |      |
| T <sub>ARRAY</sub>                      | Temperature, operating <sup>(8)</sup>                                          | 0        | 90        | °C   |
| T <sub>ARRAY</sub>                      | Temperature, non-operating <sup>(8)</sup>                                      | - 40     | 90        | °C   |
| T <sub>DP</sub>                         | Dew point temperature, operating and non-operating (non-condensing)            |          | 81        | °C   |

- (1) All voltage values are with respect to the ground terminals (V<sub>SS</sub>). The following required power supplies must be connected for proper DMD operation: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are also required.
- (2) V<sub>OFFSET</sub> supply transients must fall within specified voltages.
- (3) Exceeding the recommended allowable absolute voltage difference between V<sub>DDA</sub> and V<sub>DD</sub> may result in excessive current draw.
- (4) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> may result in excessive current draw.
- (5) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>RESET</sub> may result in excessive current draw.
- (6) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. LVDS and HSSI differential inputs must not exceed the specified limit or damage may result to the internal termination resistors.
- (7) Differential inputs must not exceed the specified limit or damage may result to the internal termination resistors. Specification applies to both the High speed serial interface (HSSI) and the low speed interface (LSI).
- (8) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point (TP1) in the package thermal resistances using the *Micromirror Array Temperature Calculation*.

# 5.2 Storage Conditions

Applicable for the DMD as a component or non-operating in a system.

| SYMBOL              | PARAMETER                                          | MIN  | MAX | UNIT |
|---------------------|----------------------------------------------------|------|-----|------|
| T <sub>DMD</sub>    | DMD storage temperature                            | - 40 | 80  | °C   |
| T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) (1) |      | 28  | °C   |

提交文档反馈 Copyright © 2025 Texas Instruments Incorporated

# 5.2 Storage Conditions (续)

Applicable for the DMD as a component or non-operating in a system.

| SYMBOL              | PARAMETER                                                   | MIN | MAX | UNIT   |
|---------------------|-------------------------------------------------------------|-----|-----|--------|
| T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) (2)   | 28  | 36  | °C     |
| CT <sub>ELR</sub>   | Cumulative time in the elevated dew point temperature range |     | 24  | Months |

- (1) The average over time (including storage and operating) that the device is not in the elevated dew point temperature range.
- (2) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>.

## 5.3 ESD Ratings

| SYMBOL             | PARAMETER               | DESCRIPTION                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

# 5.4 Recommended Operating Conditions

Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the recommended operating conditions. No level of performance is implied when operating the device above or below the recommended operating conditions limits.

|                                         |                                                                     | MIN                   | TYP  | MAX                      | UNIT |
|-----------------------------------------|---------------------------------------------------------------------|-----------------------|------|--------------------------|------|
| SUPPLY VOLTAGE                          | ES <sup>(1)</sup> (2)                                               |                       |      |                          |      |
| $V_{DD}$                                | Supply voltage for LVCMOS core logic and low speed interface (LSIF) | 1.71                  | 1.8  | 1.95                     | V    |
| $V_{DDA}$                               | Supply voltage for high speed serial interface (HSSI) receivers     | 1.71                  | 1.8  | 1.95                     | V    |
| V <sub>OFFSET</sub>                     | Supply voltage for HVCMOS and micromirror electrode <sup>(3)</sup>  | 9.5                   | 10   | 10.5                     | V    |
| V <sub>BIAS</sub>                       | Supply voltage for micromirror electrode                            | 17.5                  | 18   | 18.5                     | V    |
| V <sub>RESET</sub>                      | Supply voltage for micromirror electrode                            | - 14.5                | - 14 | - 13.5                   | V    |
| V <sub>DDA</sub> - V <sub>DD</sub>      | Supply voltage delta, absolute value <sup>(4)</sup>                 |                       |      | 0.3                      | V    |
| V <sub>BIAS</sub> - V <sub>OFFSET</sub> | Supply voltage delta, absolute value <sup>(5)</sup>                 |                       |      | 10.5                     | V    |
| V <sub>BIAS</sub> - V <sub>RESET</sub>  | Supply voltage delta, absolute value                                |                       |      | 33                       | V    |
| LVCMOS INPUT                            |                                                                     | 1                     |      |                          |      |
| V <sub>IH</sub>                         | High level input voltage <sup>(6)</sup>                             | 0.7 × V <sub>DD</sub> |      |                          | V    |
| V <sub>IL</sub>                         | Low level input voltage <sup>(6)</sup>                              |                       |      | 0.3 ×<br>V <sub>DD</sub> | V    |
| LOW SPEED SER                           | AL INTERFACE (LSIF)                                                 |                       |      | ,                        |      |
| f <sub>CLOCK</sub>                      | LSIF clock frequency (LS_CLK) <sup>(7)</sup>                        | 108                   | 120  | 130                      | MHz  |
| DCD <sub>IN</sub>                       | LSIF duty cycle distortion (LS_CLK)                                 | 44%                   |      | 56%                      |      |
| V <sub>ID</sub>                         | LSIF differential input voltage magnitude <sup>(7)</sup>            | 150                   | 350  | 440                      | mV   |
| V <sub>LVDS</sub>                       | LSIF voltage <sup>(7)</sup>                                         | 575                   |      | 1520                     | mV   |
| V <sub>CM</sub>                         | Common mode voltage <sup>(7)</sup>                                  | 700                   | 900  | 1300                     | mV   |
| Z <sub>LINE</sub>                       | Line differential impedance (PWB/trace)                             | 90                    | 100  | 110                      | Ω    |
| Z <sub>IN</sub>                         | Internal differential termination resistance                        | 80                    | 100  | 120                      | Ω    |
| HIGH SPEED SER                          | IAL INTERFACE (HSSI)                                                | •                     |      |                          |      |
| f <sub>CLOCK</sub>                      | HSSI clock frequency (DCLK) <sup>(8)</sup>                          | 1.2                   |      | 1.6                      | GHz  |

Copyright © 2025 Texas Instruments Incorporated

提交文档反馈

1



# 5.4 Recommended Operating Conditions (续)

Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the recommended operating conditions. No level of performance is implied when operating the device above or below the recommended operating conditions limits.

|                        |                                                                                            | MIN | TYP | MAX                      | UNIT              |
|------------------------|--------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------------------|
| DCD <sub>IN</sub>      | HSSI duty cycle distortion (DCLK)                                                          | 44% | 50% | 56%                      |                   |
| V <sub>ID</sub>   Data | HSSI differential input voltage magnitude data lane <sup>(8)</sup>                         | 100 |     | 600                      | mV                |
| V <sub>ID</sub>   CLK  | HSSI differential input voltage magnitude Clock lane <sup>(8)</sup>                        | 295 |     | 600                      | mV                |
| VCM <sub>DC</sub> Data | Input common mode voltage (DC) data lane <sup>(8)</sup>                                    | 200 | 600 | 800                      | mV                |
| VCM <sub>DC</sub> CLK  | Input common mode voltage (DC) Clk lane <sup>(8)</sup>                                     | 200 | 600 | 800                      | mV                |
| VCM <sub>ACp-p</sub>   | AC peak to peak (ripple) on common mode voltage of data lane and Clock lane <sup>(8)</sup> |     |     | 100                      | mV                |
| Z <sub>LINE</sub>      | Line differential impedance (PWB/trace)                                                    |     | 100 |                          | Ω                 |
| Z <sub>IN</sub>        | Internal differential termination resistance (R <sub>Xterm</sub> )                         | 80  | 100 | 120                      | Ω                 |
| ENVIRONMENT            | TAL                                                                                        |     |     |                          |                   |
| T <sub>ARRAY</sub>     | Array temperature, long-term operational <sup>(9)</sup> (10) (12)                          | 10  |     | 40 to 70 <sup>(11)</sup> | °C                |
|                        | Array temperature, short-term operational, 500 hr max <sup>(10)</sup> (13)                 | 0   |     | 10                       | °C                |
| T <sub>DP-AVG</sub>    | Average dew point temperature (non - condensing) <sup>(14)</sup>                           |     |     | 28                       | °C                |
| T <sub>DP-ELR</sub>    | Elevated dew point temperature range (non-condensing) <sup>(15)</sup>                      | 28  |     | 36                       | °C                |
| CT <sub>ELR</sub>      | Cumulative time in elevated dew point temperature range                                    |     |     | 24                       | months            |
| Q <sub>AP-ILL</sub>    | Window aperture illumination overfill(16) (17)                                             |     |     | 17                       | W/cm <sup>2</sup> |
| SOLID STATE I          | LLUMINATION                                                                                |     |     |                          |                   |
| ILL <sub>UV</sub>      | Illumination power at wavelengths < 410nm <sup>(9)</sup> (19)                              |     |     | 10                       | mW/cm2            |
| ILL <sub>VIS</sub>     | Illumination power at wavelengths ≥ 410nm and ≤ 800nm <sup>(18)</sup> <sup>(19)</sup>      |     |     | 34.7                     | W/cm2             |
| ILL <sub>IR</sub>      | Illumination power at wavelengths > 800nm <sup>(19)</sup>                                  |     |     | 10                       | mW/cm2            |
| ILL <sub>BLU</sub>     | Illumination power at wavelengths ≥ 410nm and ≤ 475nm <sup>(18)</sup> (19)                 |     |     | 11.0                     | W/cm2             |
| ILL <sub>BLU1</sub>    | Illumination power at wavelengths ≥ 410nm and ≤ 440nm <sup>(18)</sup> <sup>(19)</sup>      |     |     | 1.8                      | W/cm2             |
| LAMP ILLUMIN           | ATION                                                                                      |     |     | I                        |                   |
| ILL <sub>UV</sub>      | Illumination power at wavelengths < 395nm <sup>(9)</sup> (19)                              |     |     | 2.0                      | mW/cm2            |
| ILL <sub>VIS</sub>     | Illumination power at wavelengths ≥ 395nm and ≤ 800nm <sup>(18)</sup> (19)                 |     |     | 29.3                     | W/cm2             |
| ILL <sub>IR</sub>      | Illumination power at wavelengths > 800nm <sup>(19)</sup>                                  |     |     | 10                       | mW/cm2            |

- (1) All power supply connections are required to operate the DMD: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are required to operate the DMD.
- All voltage values are with respect to the V<sub>SS</sub> ground pins. (2)
- V<sub>OFFSET</sub> supply transients must fall within specified max voltages. (3)
- To prevent excess current, the supply voltage delta  $|V_{DDA} V_{DD}|$  must be less than specified limit. (4)
- To prevent excess current, the supply voltage delta  $|V_{BIAS} V_{OFFSET}|$  must be less than specified limit. (5)
- LVCMOS input pin is DMD DEN ARSTZ. (6)
- See the low speed interface (LSIF) timing requirements in 节 5.8. (7)
- See the high speed serial interface (HSSI) timing requirements in  $\ddagger$  5.8. (8)
- Simultaneous exposure of the DMD to the maximum † 5.4 for temperature and UV illumination reduces device lifetime.
- (10) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point (TP1) shown in  $\boxtimes$  6-1 and the  $\ddagger$  5.5 using the  $\ddagger$  6.6.
- (11) Per 🛚 5-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to † 6.9 for a definition of micromirror landed duty cycle.

Product Folder Links: DLP651NE

- (12) Long-term is defined as the usable life of the device.
- (13) Short-term is the total cumulative time over the useful life of the device.
- (14) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'.
- (15) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>FLR</sub>.

提交文档反馈

Copyright © 2025 Texas Instruments Incorporated

#### www.ti.com.cn

- (16) The active area of the DMD is surrounded by an aperture on the inside of the DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical conditions. Overfill light illuminating the area outside the active array can scatter and create adverse effects to the performance of an end application using the DMD. The illumination optical system should be designed to minimize light flux incident outside the active array. Depending on the particular system's optical architecture and assembly tolerances, the amount of overfill light on the outside of the active array may cause system performance degradation.
- (17) Applies to the region in red in 图 5-2
- (18) The maximum allowable optical power incident on the DMD is limited by the maximum optical power density for each wavelength range specified and the micromirror array temperature (T<sub>ARRAY</sub>).
- (19) To calculate see 节 6.7.



图 5-1. Maximum Recommended Array Temperature—Derating Curve





图 5-2. Illumination Overfill Diagram—Critical Area

# 5.5 Thermal Information

|                                                                      | DLP650TE    |      |
|----------------------------------------------------------------------|-------------|------|
| THERMAL METRIC                                                       | FYP Package | UNIT |
|                                                                      | 149 PINS    |      |
| Thermal resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.60        | °C/W |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the #5.4.

The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array.

Optical systems must be designed to minimize the light energy falling outside the window's clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

#### **5.6 Electrical Characteristics**

Over operating free-air temperature range and supply voltages (unless otherwise noted)

| SYMBOL              | PARAMETER (1) (2)                                        | TEST CONDITIONS (1) | MIN   | TYP  | MAX    | UNIT |
|---------------------|----------------------------------------------------------|---------------------|-------|------|--------|------|
| Current - Typical   |                                                          |                     |       |      |        |      |
| I <sub>DD</sub>     | Supply current V <sub>DD</sub> <sup>(3)</sup>            |                     |       | 800  | 1250   | mA   |
| I <sub>DDA</sub>    | Supply current V <sub>DDA</sub> <sup>(3)</sup>           |                     |       | 900  | 1200   | mA   |
| I <sub>DDA</sub>    | Supply current V <sub>DDA</sub> <sup>(3)</sup>           | single macro mode   |       | 500  | 600    | mA   |
| I <sub>OFFSET</sub> | Supply current V <sub>OFFSET</sub> (4) (5)               |                     |       | 23   | 35     | mA   |
| I <sub>BIAS</sub>   | Supply current V <sub>BIAS</sub> (4) (5)                 |                     |       | 2.4  | 3.8    | mA   |
| I <sub>RESET</sub>  | Supply current V <sub>RESET</sub> (5)                    |                     | -10.5 | -7.7 |        | mA   |
| Power - Typical     |                                                          |                     |       |      |        |      |
| P <sub>DD</sub>     | Supply power dissipation V <sub>DD</sub> <sup>(3)</sup>  |                     |       | 1440 | 2437.5 | mW   |
| P <sub>DDA</sub>    | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> |                     |       | 1620 | 2340   | mW   |
| P <sub>DDA</sub>    | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> | single macro mode   |       | 900  | 1170   | mW   |

提交文档反馈

Copyright © 2025 Texas Instruments Incorporated

# 5.6 Electrical Characteristics (续)

Over operating free-air temperature range and supply voltages (unless otherwise noted)

| SYMBOL              | PARAMETER (1) (2)                                                                         | TEST CONDITIONS (1)                              | MIN                   | TYP    | MAX                   | UNIT |
|---------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------|--------|-----------------------|------|
| P <sub>OFFSET</sub> | Supply power dissipation V <sub>OFFSET</sub> (4) (5)                                      |                                                  |                       | 230    | 367.5                 | mW   |
| P <sub>BIAS</sub>   | Supply power dissipation VBIAS (4) (5)                                                    |                                                  |                       | 38.4   | 62.7                  | mW   |
| P <sub>RESET</sub>  | Supply power dissipation V <sub>RESET</sub> (5)                                           |                                                  |                       | 92.4   | 131.25                | mW   |
| P <sub>TOTAL</sub>  | Supply power dissipation Total                                                            |                                                  |                       | 3420.8 | 5338.95               | mW   |
| LVCMOS Input        |                                                                                           |                                                  |                       |        |                       |      |
| I <sub>IL</sub>     | Low level input current (6)                                                               | V <sub>DD</sub> = 1.95V , V <sub>I</sub> = 0V    | - 100                 |        |                       | nA   |
| I <sub>IH</sub>     | High level input current (6)                                                              | V <sub>DD</sub> = 1.95V , V <sub>I</sub> = 1.95V |                       |        | 135                   | μA   |
| LVCMOS Outpu        | ut                                                                                        |                                                  |                       |        |                       |      |
| V <sub>OH</sub>     | DC output high voltage <sup>(7)</sup>                                                     | I <sub>OH</sub> = -2mA                           | 0.8 × V <sub>DD</sub> |        |                       | V    |
| V <sub>OL</sub>     | DC output low voltage (7)                                                                 | I <sub>OL</sub> = 2mA                            |                       |        | 0.2 × V <sub>DD</sub> | V    |
| Receiver Eye C      | haracteristics                                                                            | 1                                                | L                     |        |                       |      |
| A1                  | Minimum data eye opening (8)                                                              |                                                  | 100                   |        | 600                   | mV   |
| A1                  | Minimum clock eye opening (8)                                                             |                                                  | 295                   |        | 600                   | mV   |
| A2                  | Maximum signal swing <sup>(8)</sup> (9)                                                   |                                                  |                       |        | 600                   | mV   |
| X1                  | Maximum eye closure (8)                                                                   |                                                  |                       | -      | 0.275                 | UI   |
| X2                  | Maximum eye closure (8)                                                                   |                                                  |                       |        | 0.4                   | UI   |
| t <sub>DRIFT</sub>  | Drift between Clock and Data between Training Patterns                                    |                                                  |                       |        | 20                    | ps   |
| Capacitance         | '                                                                                         |                                                  | 1                     |        |                       |      |
| C <sub>IN</sub>     | Input capacitance LVCMOS                                                                  | f = 1MHz                                         |                       |        | 10                    | pF   |
| C <sub>IN</sub>     | Input capacitance LSIF (low speed interface)                                              | f = 1MHz                                         |                       |        | 20                    | pF   |
| C <sub>IN</sub>     | Input capacitance HSSI (high speed serial interface) - Differential - Clock and Data pins | f = 1MHz                                         |                       |        | 5                     | pF   |
| C <sub>OUT</sub>    | Output capacitance                                                                        | f = 1MHz                                         |                       |        | 10                    | pF   |

- (1) All power supply connections are required to operate the DMD: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are required to operate the DMD.
- (2) All voltage values are with respect to the ground pins (V<sub>SS</sub>).
- (3) To prevent excess current, the supply voltage delta | V<sub>DDA</sub> V<sub>DD</sub> | must be less than specified limit.
- (4) To prevent excess current, the supply voltage delta | V<sub>BIAS</sub> V<sub>OFFSET</sub> | must be less than specified limit.
- (5) Supply power dissipation based on three global resets in 200µs.
- (6) LVCMOS input specifications are for pin DMD DEN ARSTZ.
- (7) LVCMOS output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B.
- (8) Refer to Figure 6-12 (1e-12 BER).
- (9) Defined in the Recommended Operating Conditions.

## **5.7 Switching Characteristics**

Over operating free-air temperature range and supply voltages (unless otherwise noted)

|                 | 0 1 0 11 7 0                                                                                                    | ,                                            |      |     |      |      |
|-----------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|-----|------|------|
| SYMBOL          | PARAMETER                                                                                                       | TEST CONDITIONS                              | MIN  | TYP | MAX  | UNIT |
| t <sub>pd</sub> | Output propagation, clock to Q, rising edge of LS_CLK (differential clock signal) input to LS_RDATA output. (1) | C <sub>L</sub> = 5pF                         |      |     | 11.1 | ns   |
| t <sub>pd</sub> | Output propagation, clock to Q, rising edge of LS_CLK (differential clock signal) input to LS_RDATA output. (1) | C <sub>L</sub> = 10pF                        |      |     | 11.3 | ns   |
|                 | Slew rate, LS_RDATA                                                                                             | 20% to 80%, C <sub>L</sub> <40p              | 0.35 |     |      | V/ns |
|                 | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B                                                         | 50 - (C2Q_rise - C2Q_fall )<br>× 130e6 × 100 | 40%  |     | 60%  |      |

(1) See Figure 6-3.





图 5-3. Switching Characteristics

# 5.8 Timing Requirements

Over operating free-air temperature range and supply voltages (unless otherwise noted)

| SYMBOL            | PARAMETER                        | TEST CONDITIONS                                            | MIN   | TYP | MAX   | UNIT |
|-------------------|----------------------------------|------------------------------------------------------------|-------|-----|-------|------|
| LVCMOS            |                                  |                                                            |       |     |       |      |
| t <sub>r</sub>    | Rise time (1)                    | 20% to 80% reference points                                |       |     | 25    | ns   |
| t <sub>f</sub>    | Fall time (1)                    | 80% to 20% reference points                                |       |     | 25    | ns   |
| Low Speed         | Interface (LSIF)                 |                                                            |       |     |       |      |
| t <sub>r</sub>    | Rise time (2)                    | 20% to 80% reference points                                |       |     | 450   | ps   |
| t <sub>f</sub>    | Fall time (2)                    | 80% to 20% reference points                                |       |     | 450   | ps   |
| t <sub>W(H)</sub> | Pulse duration high (3)          | LS_CLK. 50% to 50% reference points                        | 3.1   |     |       | ns   |
| t <sub>W(L)</sub> | Pulse duration low (3)           | LS_CLK. 50% to 50% reference points                        | 3.1   |     |       | ns   |
| t <sub>su</sub>   | Setup time <sup>(4)</sup>        | LS_WDATA valid before rising edge of LS_CLK (differential) | 1.5   |     |       | ns   |
| t <sub>h</sub>    | Hold time <sup>(4)</sup>         | LS_WDATA valid after rising edge of LS_CLK (differential)  | 1.5   |     |       | ns   |
| High Speed        | Serial Interface (HSSI)          |                                                            |       |     |       |      |
| t <sub>r</sub>    | Rise time <sup>(5)</sup> , Data  | from -A1 to A1 minimum eye height specification            | 50    |     | 115   | ps   |
| t <sub>r</sub>    | Rise time <sup>(5)</sup> , Clock | from -A1 to A1 minimum eye height specification            | 50    |     | 135   | ps   |
| t <sub>f</sub>    | Fall time <sup>(5)</sup> , Data  | from A1 to -A1 minimum eye height specification            | 50    |     | 115   | ps   |
| t <sub>f</sub>    | Fall time <sup>(5)</sup> , Clock | from A1 to -A1 minimum eye height specification            | 50    |     | 135   | ps   |
| t <sub>W(H)</sub> | Pulse duration high (6)          | DCLK. 50% to 50% reference points                          | 0.275 |     |       | ns   |
| t <sub>W(L)</sub> | Pulse duration low (6)           | DCLK. 50% to 50% reference points                          | 0.275 |     |       | ns   |
| t <sub>c</sub>    | Cycle time (6)                   | DCLK                                                       | 0.625 |     | 0.833 | ns   |

- (1) See Figure 6-9 and Figure 6-10 LVCMOS Rise, Fall Time Slew Rate Figures. Specification is for DMD\_DEN\_ARSTZ pin (LVCMOS).
- (2) See Figure 6-6 for rise and fall time for LSIF.
- (3) See Figure 6-5 for pulse duration high and low time for LSIF.
- (4) See Figure 6-5 for setup and hold time for LSIF.
- (5) See Figure 6-11 for rise and fall time for HSSI.
- (6) See Figure 6-13 for pulse duration high and low and cycle time for HSSI.

提交文档反馈

Copyright © 2025 Texas Instruments Incorporated





## A. See 方程式 1 and 方程式 2

.

# 图 5-4. LSIF Waveform Requirements

$$V_{LVDS (max)} = V_{CM (max)} + \left| \frac{1}{2} \times V_{ID (max)} \right|$$
(1)

$$V_{LVDS\,(min)} = V_{CM\,(min)} - \left| \frac{1}{2} \times V_{ID\,(max)} \right|$$

(2)



图 5-5. LSIF Timing Requirements





图 5-6. LSIF Rise, Fall Time Slew Rate



图 5-7. LSIF Voltage Requirements



图 5-8. LSIF Equivalent Input



图 5-9. LVCMOS Input Hysteresis



图 5-10. LVCMOS Rise, Fall Time Slew Rate



## See 方程式 3 and 方程式 4

# 图 5-11. HSSI Waveform Requirements

$$V_{\text{HSSI(max)}} = V_{\text{CM(max)}} + \left| \frac{1}{2} \times V_{\text{ID(max)}} \right|$$

Product Folder Links: DLP651NE

(3)

15



$$V_{\text{HSSI(min)}} = V_{\text{CM(min)}} - \left| \frac{1}{2} \times V_{\text{ID(max)}} \right|$$

Product Folder Links: DLP651NE

(4)



图 5-12. HSSI Eye Characteristics



图 5-13. HSSI CLK Characteristics

# 5.9 System Mounting Interface Loads

| PARAMETER                                                                  | MIN | TYP | MAX | UNIT |
|----------------------------------------------------------------------------|-----|-----|-----|------|
| When loads are applied on both the electrical and thermal interface area   | ıs  |     |     |      |
| Maximum load to be applied to the electrical interface area <sup>(1)</sup> |     |     | 111 | N    |
| Maximum load to be applied to the thermal interface area <sup>(1)</sup>    |     |     | 111 | N    |
| When load is applied on the electrical interface area only                 | •   |     | '   |      |
| Maximum load to be applied to the electrical interface area <sup>(1)</sup> |     |     | 222 | N    |
| Maximum load to be applied to the thermal interface area <sup>(1)</sup>    |     |     | 0   | N    |

(1) The load should be applied uniformly in the corresponding areas shown in Figure 6-14.





图 5-14. System Mounting Interface Loads

# **5.10 Micromirror Array Physical Characteristics**

| SYMBOL | PARAMETER                                     | DESCRIPTION                                      | MIN TYP | MAX | UNIT              |
|--------|-----------------------------------------------|--------------------------------------------------|---------|-----|-------------------|
| М      | Number of active columns <sup>(1)</sup>       |                                                  | 1920    |     | micromirrors      |
| N      | Number of active rows <sup>(1)</sup>          |                                                  | 1080    |     | micromirrors      |
| Р      | Micromirror (pixel) pitch <sup>(1)</sup>      |                                                  | 7.6     |     | um                |
|        | Micromirror active array width <sup>(1)</sup> | (micromirror pitch) × (number of active columns) | 14.592  |     | mm                |
|        | Micromirror active array height (1)           | (micromirror pitch) × (number of active rows)    | 8.208   |     | mm                |
|        | Micromirror active border <sup>(2)</sup>      | Pond of micromirror (POM)                        | 14      |     | micromirrors/side |

- (1) See Figure 6-15.
- (2) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.



图 5-15. Micromirror Array Physical Characteristics

19



# **5.11 Micromirror Array Optical Characteristics**

| PARAMETER                                                          |                                                  | TEST CONDITION                 | MIN | NOM | MAX | UNIT         |
|--------------------------------------------------------------------|--------------------------------------------------|--------------------------------|-----|-----|-----|--------------|
| Micromirror tilt angle, variation device to device (2) (3) (4) (5) |                                                  | Landed State <sup>(1)</sup>    | 11  | 12  | 13  | degrees      |
|                                                                    | Bright pixel(s) in active area <sup>(7)</sup>    | Gray 10 screen <sup>(10)</sup> |     |     | 0   |              |
|                                                                    | Bright pixel(s) in the POM <sup>(7)</sup> (9)    | Gray 10 screen <sup>(10)</sup> |     |     | 1   |              |
| Image performance <sup>(6)</sup>                                   | Dark pixel(s) in the active area <sup>(8)</sup>  | White screen <sup>(11)</sup>   |     |     | 4   | micromirrors |
|                                                                    | Adjacent pixel(s)(12)                            | Any screen                     |     |     | 0   |              |
|                                                                    | Unstable pixel(s) in active area <sup>(13)</sup> | Any screen                     |     |     | 0   |              |

- (1) Measured relative to the plane formed by the overall micromirror array.
- (2) Additional variation exists between the micromirror array and the package datums.
- (3) This represents the variation that can occur between any two individual micromirrors, locaed on the same device or located on different devices.
- (4) For some applications it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs the micromirror tilt angle variations within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations, or system contrast variations.
- (5) See figure 图 5-16.
- (6) Conditions of acceptance. All DMD image performance returns are evaluated using the following projected image test conditions:
  - Test set degamma shall be linear.
  - · Test set brightness and contrast shall be set to nominal.
  - The diagonal size of the projected image shall be a minimum of 60 inches.
  - The projections screen shall be a 1× gain.
  - · The projected image shall be inspected from an 8 foot minimum viewing distance.
  - The image shall be in focus during all image performance tests.
- (7) Bright pixel definition: a single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels.
- (8) Dark pixel definition: a single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels.
- (9) POM definition: The rectangular border of off-state mirrors surrounding the active area.
- (10) Gray 10 screen definition: A full screen with RGB values set to R=10/255, G=10/255, B=10/255.
- (11) White screen definition: A full screen with RGB values set to R=255/255, G=255/255, B=255/255.
- (12) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point. Also referred to as a cluster.
- (13) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image.

Copyright © 2025 Texas Instruments Incorporated
Product Folder Links: DLP651NE



- A. Pond of micromirrors (POM) omitted for clarity.
- B. Refer to section #5.10 table for M, N, and P specifications.

图 5-16. Micromirror Landed Orientation and Tilt

#### **5.12 Window Characteristics**

| PARAMETER                   | TEST CONDITION         | MIN  | TYP          | MAX | UNIT |
|-----------------------------|------------------------|------|--------------|-----|------|
| Window material designation | WLP                    | Cori | ning EagleXG |     |      |
| Window refractive index     | at wavelength 546.1 nm |      | 1.5119       |     |      |

## 5.13 Chipset Component Usage Specification

Reliable function and operation of the DLP651NE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD.

# 备注

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.



# **6 Detailed Description**

#### 6.1 Overview

The DMD is a 0.65-inch diagonal spatial light modulator that consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-optical-electrical-mechanical system (MOEMS). The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enables frame rates of up to 240Hz to be displayed. The electrical interface is low voltage differential signaling (LVDS). The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to † 6.2. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST).

The DLP 0.65" 1080p chipset is comprised of the DLP651NE DMD, DLPC7530 display controller, the DLPA100 power management and motor driver. To ensure reliable operation, the DLP651NE DMD must always be used with the DLP display controller and the power and motor specified in the chipset.



# 6.2 Functional Block Diagram



# **6.3 Feature Description**

#### 6.3.1 Power Interface

The DMD requires four DC voltages: 1.8V source,  $V_{OFFSET}$ ,  $V_{RESET}$ , and  $V_{BIAS}$ . In a typical configuration, 3.3V is created by the DLPA100 power management and motor driver and is used on the DMD board to create the 1.8V. The TI voltage regulator TPS65145 takes in the 3.3V and outputs  $V_{OFFSET}$ ,  $V_{RESET}$ ,  $V_{BIAS}$ .

#### **6.3.2 Timing**

The data sheet specifies the timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Timing reference loads are not intended to be precise representations of any particular system environment or depict the actual load presented by a production test. TI recommends that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. Use the specified load capacitance value for characterization and measurement of AC timing signals only. This load capacitance value does not indicate the maximum load the device is capable of driving.

## **6.4 Device Functional Modes**

DMD functional modes are controlled by the DLPC7530 display controller. See the *DLPC7530 Display Controller Data Sheet* or contact a TI applications engineer.

#### 6.5 Optical Interface and System Image Quality Considerations

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections.

#### 6.5.1 Numerical Aperture and Stray Light Control

TI recommends that the light cone angle defined by the numerical aperture of the illumination optics is the same as the light cone angle defined by the numerical aperture of the projection optics. This angle must not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border and active area could occur.

### 6.5.2 Pupil Match

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display border and active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 6.5.3 Illumination Overfill

The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level to be acceptable.

Copyright © 2025 Texas Instruments Incorporated



# **6.6 Micromirror Array Temperature Calculation**



图 6-1. DMD Thermal Test Point



Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature (thermal test TP1) is provided by the following equations:

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$
(5)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATIOM}$$
 (6)

#### where

- T<sub>ARRAY</sub> = Computed array temperature (°C)
- T<sub>CFRAMIC</sub> = Measured ceramic temperature (°C) (TP1 location)
- R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in *Thermal Information* from array to ceramic TP1 (°C/Watt)
- Q<sub>ARRAY</sub> = Total DMD power on the array (W) (electrical + absorbed)
- Q<sub>FLFCTRICAL</sub> = Nominal electrical power (W)
- Q<sub>INCIDENT</sub> = Incident illumination optical power (W)
- Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub>) (W)
- DMD average thermal absorptivity = 0.45

The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 3.0W. The absorbed power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multi-chip DMD system. It assumes an illumination distribution of 83.7% on the active array, and 16.3% on the array border.

The sample calculation for a typical projection application is as follows:

$$Q_{INCIDENT} = 48W \text{ (measured)}$$
(7)

$$T_{CERAMIC} = 55.0^{\circ}C \text{ (measured)}$$
 (8)

$$Q_{FIFCTRICAL} = 3.0W$$
 (9)

$$Q_{ARRAY} = 3.0W + (0.50 \times 48W) = 24.6W$$
 (10)

$$T_{ARRAY} = 55.0^{\circ}C + (24.6W \times 0.6^{\circ}C/W) = 69.8^{\circ}C$$
 (11)

#### 6.7 Micromirror Power Density Calculation

The calculation of the optical power density of the illumination on the DMD in the different wavelength bands uses the total measured optical power on the DMD, percent illumination overfill, area of the active array, and the ratio of the spectrum in the wavelength band of interest to the total spectral optical power.

- ILL<sub>UV</sub> = [OP<sub>UV-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000mW/W ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>)
- ILL<sub>VIS</sub> = [OP<sub>VIS-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>)
- ILL<sub>IR</sub> =  $[OP_{IR-RATIO} \times Q_{INCIDENT}] \times 1000 \text{mW/W} \div A_{ILL} \text{ (mW/cm}^2)$
- ILL<sub>BLU</sub> = [OP<sub>BLU-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>)
- ILL<sub>BLU1</sub> = [OP<sub>BLU1-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>)
- $A_{III} = A_{ARRAY} \div (1 OV_{III}) (cm^2)$

#### where:

- ILL<sub>UV</sub> = UV illumination power density on the DMD (mW/cm<sup>2</sup>)
- ILL<sub>VIS</sub> = VIS illumination power density on the DMD (W/cm<sup>2</sup>)
- ILL<sub>IR</sub> = IR illumination power density on the DMD (mW/cm<sup>2</sup>)
- ILL<sub>BLU</sub> = BLU illumination power density on the DMD (W/cm<sup>2</sup>)
- ILL<sub>BLU1</sub> = BLU1 illumination power density on the DMD (W/cm<sup>2</sup>)
- A<sub>II I</sub> = illumination area on the DMD (cm<sup>2</sup>)
- Q<sub>INCIDENT</sub> = total incident optical power on DMD (W) (measured)
- A<sub>ARRAY</sub> = area of the array (cm<sup>2</sup>) (data sheet)
- OV<sub>II.1</sub> = percent of total illumination on the DMD outside the array (%) (optical model)
- OP<sub>UV-RATIO</sub> = ratio of the optical power for wavelengths <410nm to the total optical power in the illumination spectrum (spectral measurement)
- OP<sub>VIS-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤800nm to the total optical power in the illumination spectrum (spectral measurement)
- OP<sub>IR-RATIO</sub> = ratio of the optical power for wavelengths >800nm to the total optical power in the illumination spectrum (spectral measurement)
- OP<sub>BLU-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤475nm to the total optical power in the illumination spectrum (spectral measurement)
- OP<sub>BLU1-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤440nm to the total optical power in the illumination spectrum (spectral measurement)

The illumination area varies and depends on the illumination overfill. The total illumination area on the DMD is the array area and the overfill area around the array. The optical model is used to determine the percent of the total illumination on the DMD that is outside the array  $(OV_{ILL})$  and the percent of the total illumination that is on the active array. From these values, the illumination area  $(A_{ILL})$  is calculated. The illumination is assumed to be uniform across the entire array.

From the measured illumination spectrum, the ratio of the optical power in the wavelength bands of interest to the total optical power is calculated.

#### Sample calculation:

Q<sub>INCIDENT</sub> = 48W (measured)

 $A_{ARRAY} = (14.5920 \text{mm} \times 8.2080 \text{mm}) \div 100 \text{mm}^2/\text{cm}^2 = 1.1977 \text{cm}^2 \text{ (data sheet)}$ 

OV<sub>ILL</sub> = 16.3% (optical model)

OP<sub>UV-RATIO</sub> = 0.00017 (spectral measurement)

OP<sub>VIS-RATIO</sub> = 0.99977 (spectral measurement)

OP<sub>IR-RATIO</sub> = 0.00006 (spectral measurement)

OP<sub>BLU-RATIO</sub> = 0.28100 (spectral measurement)

OP<sub>BLU1-RATIO</sub> = 0.03200 (spectral measurement)



$$\begin{split} &A_{ILL} = 1.1977 \text{cm}^2 \div (1 - 0.163) = 1.4310 \text{cm}^2 \\ &ILL_{UV} = [0.00017 \times 48 \text{W}] \times 1000 \text{mW/W} \div 1.4310 \text{cm}^2 = 5.702 \text{mW/cm}^2 \\ &ILL_{VIS} = [0.99977 \times 48 \text{W}] \div 1.4310 \text{cm}^2 = 33.54 \text{W/cm}^2 \\ &ILL_{IR} = [0.00006 \times 48 \text{W}] \times 1000 \text{mW/W} \div 1.4310 \text{cm}^2 = 2.013 \text{mW/cm}^2 \\ &ILL_{BLU} = [0.28100 \times 48 \text{W}] \div 1.4310 \text{cm}^2 = 9.43 \text{W/cm}^2 \\ &ILL_{BIJJ} = [0.03200 \times 48 \text{W}] \div 1.4310 \text{cm}^2 = 1.07 \text{W/cm}^2 \end{split}$$

# 6.8 Window Aperture Illumination Overfill Calculation

The amount of optical overfill on the critical area of the window aperture cannot be measured directly. For systems with uniform illumination on the array the amount is determined using the total measured incident optical power on the DMD, and the ratio of the total optical power on the DMD that is on the defined critical area. The optical model is used to determine the percent of optical power on the window aperture critical area and estimate the size of the area.

• Q<sub>AP-ILL</sub> = [Q<sub>INCIDENT</sub>X OP<sub>AP ILL RATIO</sub>]+A<sub>AP ILL</sub>(W/cm<sup>2</sup>)

#### where:

- Q<sub>AP-II I</sub> = window aperture illumination overfill (W/cm<sup>2</sup>)
- Q<sub>INCIDENT</sub> = total incident optical power on the DMD (Watts) (measured)
- OP<sub>AP\_ILL\_RATIO</sub> = ratio of the optical power on the critical area of the window aperture to the total optical power on the DMD (optical model)
- A<sub>AP-ILL</sub> = size of the window aperture critical area (cm<sup>2</sup>) (data sheet)
- OP<sub>CA\_RATIO</sub> = percent of the window aperture critical area with incident optical power (%) (optical model)



图 6-2. Illumination Overfill Diagram - Critical Area

Q<sub>INCIDENT</sub>=48W (measured)

OP<sub>AP III RATIO</sub>=0.312% (optical model)

OV<sub>CA RATIO</sub>=25% (optical model)

Length of the window aperture for critical area =1.5998cm (data sheet mechanical icd)

Width of critical area=0.050cm (data sheet)

 $A_{AP-III} = 1.5998 \text{cm} \times 0.050 \text{cm} = 0.079990 \text{cm}^2$ 

 $Q_{AP-III} = (48W \times 0.00312) + (0.079990 \text{cm}^2 \times 0.25) = 7.5W/\text{cm}^2$ 

# 6.9 Micromirror Landed-On/Landed-Off Duty Cycle

# 6.9.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the percentage of time that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

For example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON state 100% of the time (and in the OFF state 0% of the time); whereas 0/100 indicates that the pixel is in the OFF state 100% of the time. Likewise, 50/50 indicates that the pixel is ON for 50% of the time (and OFF for 50% of the time).

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.

## 6.9.2 Landed Duty Cycle and Useful Life of the DMD

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD useful life.

Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

#### 6.9.3 Landed Duty Cycle and Operational DMD Temperature

Operational DMD temperature and landed duty cycle interact to affect DMD useful life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD useful life. This is quantified in the derating curve shown in *Maximum Recommended Array Temperature*—Derating Curve. The importance of this curve is that:

- All points along this curve represent the same useful life.
- All points above this curve represent lower useful life (and the further away from the curve, the lower the useful life).
- All points below this curve represent higher useful life (and the further away from the curve, the higher the useful life).

In practice, this curve specifies the maximum operating DMD temperature for a given long-term average landed duty cycle.

# 6.9.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application

During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel.

For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 landed duty cycle.

Copyright © 2025 Texas Instruments Incorporated

提交文档反馈

29



Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in  $\frac{1}{2}$  6-1.

表 6-1. Grayscale Value and Landed Duty Cycle

| GRAYSCALE VALUE | LANDED DUTY CYCLE |
|-----------------|-------------------|
| 0%              | 0/100             |
| 10%             | 10/90             |
| 20%             | 20/80             |
| 30%             | 30/70             |
| 40%             | 40/60             |
| 50%             | 50/50             |
| 60%             | 60/40             |
| 70%             | 70/30             |
| 80%             | 80/20             |
| 90%             | 90/10             |
| 100%            | 100/0             |

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

Use this equation to calculate the landed duty cycle of a given pixel during a given time period:

```
Landed Duty Cycle =

(Red_Cycle_% × Red_Scale_Value) +

(Green_Cycle_% × Green_Scale_Value) +

(Blue Cycle % × Blue Scale Value)
```

#### where

- Red\_Cycle\_%, represents the percentage of the frame time that red is displayed to achieve the desired white
  point
- Green\_Cycle\_% represents the percentage of the frame time that green is displayed to achieve the desired white point
- Blue\_Cycle\_%, represents the percentage of the frame time that blue is displayed to achieve the desired white point

For example, assume that the red, green, and blue color cycle times are 30%, 50%, and 20% respectively (in order to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities are shown in  $\frac{1}{8}$  6-2 and  $\frac{1}{8}$  6-3.

表 6-2. Example Landed Duty Cycle for Full-Color, Color Percentage

| C   | YCLE PERCENTAGE |      |
|-----|-----------------|------|
| RED | GREEN           | BLUE |
| 30% | 50%             | 20%  |

提交文档反馈

English Data Sheet: DLPS210

| 表 6-3. Example Landed Duty Cycle for Full-Color |
|-------------------------------------------------|
|-------------------------------------------------|

| S    | LANDED DUTY |      |       |  |  |
|------|-------------|------|-------|--|--|
| RED  | GREEN       | BLUE | CYCLE |  |  |
| 0%   | 0%          | 0%   | 0/100 |  |  |
| 100% | 0%          | 0%   | 30/70 |  |  |
| 0%   | 100%        | 0%   | 50/50 |  |  |
| 0%   | 0%          | 100% | 20/80 |  |  |
| 0%   | 12%         | 0%   | 6/94  |  |  |
| 0%   | 0%          | 35%  | 7/93  |  |  |
| 60%  | 0%          | 0%   | 18/82 |  |  |
| 0%   | 100%        | 100% | 70/30 |  |  |
| 100% | 0%          | 100% | 50/50 |  |  |
| 100% | 100%        | 0%   | 80/20 |  |  |
| 0%   | 12%         | 35%  | 13/87 |  |  |
| 60%  | 0%          | 35%  | 25/75 |  |  |
| 60%  | 12%         | 0%   | 24/76 |  |  |
| 100% | 100%        | 100% | 100/0 |  |  |

The last factor to account for in estimating the landed duty cycle is any applied image processing. Within the DLPC7530 controller, the gamma function affects the landed duty cycle.

Gamma is a power function of the form  $Output\_Level = A \times Input\_Level^{Gamma}$ , where A is a scaling factor that is typically set to 1.



图 6-3. Example of Gamma = 2.2

From 🖺 6-3, if the gray scale value of a given input pixel is 40% (before gamma is applied), then gray scale value is 13% after gamma is applied. Therefore, it can be seen that since gamma has a direct impact displayed gray scale level of a pixel, it also has a direct impact on the landed duty cycle of a pixel.



Consideration must also be given to any image processing that occurs before the DLPC7530 controller.

# 7 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

# 7.1 Application Information

DMDs are spatial light modulators, which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC7530 controller. Typical applications using the DLP651NE DMD include Laser TVs, smart projectors, and enterprise projectors.

DMD power-up and power-down sequencing is strictly controlled by the DLPC7530 through the TPS65145 PMIC. Refer to † 8 for power-up and power-down specifications. To ensure reliable operation, the DLP651NE DMD must always be used with DLPC7530 controller, a DLPA100 PMIC/motor driver, and a TPS65145 PMIC.

# 7.2 Typical Application

The DLP651NE DMD combined with DLPC7530 digital controller and a power management device provides full 1080p resolution for bright, colorful display applications. A typical display system using laser phosphor illumination combines the DLP651NE DMD, DLPC7530 display controller, TPS65145 voltage regulator and DLPA100 PMIC and motor driver. The diagram below shows a system block diagram for the Laser Phosphor configuration of the DLP 0.65" 1080p chipset. 图 7-2 shows a system block diagram for the LED configuration of the DLP 0.65" 1080p chipset. The components include DLP651NE DMD, DLPC7530 display controller and DLPA100 PMIC and motor driver and a TPS65145 PMIC.



图 7-1. Typical Full HD Laser Phosphor Application Diagram





图 7-2. Typical Full HD LED Application Diagram

#### 7.2.1 Design Requirements

Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The type of illumination used and desired brightness have a major effect on the overall system design and size.

The display system uses the DLP651NE DMD as the core imaging device and contains a 0.65-inch array of micromirrors. The DLPC7530 controller is the digital interface between the DMD and the rest of the system, taking digital input from the front-end receiver and driving the DMD over a high-speed interface. The DLPA100 PMIC serves as a voltage regulator for the controller, and color filter wheel and phosphor wheel motor control. The TPS65145 provides the DMD reset, offset, and bias voltages. The LMR33630C provides 1.8V power to the DLP651NE DMD.

## 7.2.2 Detailed Design Procedure

For a complete DLP system, an optical module or light engine is required that contains the DLP651NE DMD, associated illumination sources, optical elements, and necessary mechanical components.

To ensure reliable operation, the DMD must always be used with DLPC7530 display controller and the TPS65145 PMIC and DLPA100. Refer to the DMD board reference design and DLPC7530 reference design for layout and design recommendations.

#### 7.2.3 Application Curve

In a typical projector application, the luminous flux on the screen from the DMD depends on the optical design of the projector. The efficiency and total power of the illumination optical system and the projection optical system determines the overall light output of the projector. The DMD is inherently a linear spatial light modulator, so its efficiency just scales the light output. 

7-3 describes the relationship of laser input optical power to light output for a laser-phosphor illumination system, where the phosphor is not at its thermal quenching limit.

Copyright © 2025 Texas Instruments Incorporated



图 7-3. Normalized Light Output vs Normalized Laser Power for Laser Phosphor Illumination

# 7.3 Temperature Sensor Diode

The DMD features a built-in thermal diode that measures the temperature at one corner of the die outside the micromirror array. The thermal diode can be interfaced with the TMP411 temperature sensor as shown in the sample schematic. The software application contains functions to configure the TMP411 to read the DLP651NE DMD temperature sensor diode. This data can be leveraged by the customer to incorporate additional functionality in the overall system design such as adjusting illumination, fan speeds, and so on. All communication between the TMP411 and the DLPC7530 controller happens over the I<sup>2</sup>C interface. The TMP411 connects to the DMD through the pins outlined in *Pin Functions*.

Leave TEMP\_N and TEMP\_P pins unconnected (NC) if the temp sensor is not used.



- A. Details are omitted for clarity.
- B. See the TMP411 data sheet for the system board layout recommendation.
- C. See the TMP411 data sheet for suggested component values for R1, R2, R3, R4, and C1.
- D. R5 =  $0 \Omega$ . R6 =  $0 \Omega$ . Place  $0 \Omega$  resistors close to the DMD package pins.

图 7-4. TMP411 Sample Schematic



# 8 Power Supply Recommendations

The following power supplies are all required to operate the DMD:

- V<sub>SS</sub>
- V<sub>BIAS</sub>
- V<sub>DD</sub>
- V<sub>OFFSET</sub>
- V<sub>RESET</sub>

DMD power-up and power-down sequencing is strictly controlled by the DLP display controller.

#### 小心

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to any of the prescribed power-up and power-down requirements may affect device reliability. See the DMD power supply sequencing requirements in 8.4.

 $V_{BIAS}$ ,  $V_{DD}$ ,  $V_{OFFSET}$ , and  $V_{RESET}$  power supplies must be coordinated during power-up and power-down operations. Failure to meet any of the below requirements results in a significant reduction in the DMD reliability and lifetime. Common ground  $V_{SS}$  must also be connected.

# 8.1 Power Supply Sequence Requirements

| SYMBOL              | PARAMETER         | DESCRIPTION                                                                                                          | MIN | TYP | MAX | UNIT |
|---------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>DELAY1</sub> | Delay requirement | from V <sub>OFFSET</sub> power up to V <sub>BIAS</sub> power up                                                      | 1   | 2   |     | ms   |
| t <sub>DELAY2</sub> | Delay requirement | from $V_{\text{BIAS}}$ and $V_{\text{RESET}}$ powered on and stable to DMD_EN_ARSTZ going high                       | 20  |     |     | μs   |
| t <sub>DELAY3</sub> | Delay requirement | from $V_{\text{OFFSET}}$ , $V_{\text{BIAS}}$ and $V_{\text{RESET}}$ powered down to when VDD and VDDA can power down | 50  | ,   |     | μs   |

# 8.2 DMD Power Supply Power-Up Procedure

- During power-up, V<sub>DD</sub> must always start and settle before V<sub>OFFSET</sub> plus t<sub>DELAY1</sub> specified in the *Power Supply Sequence Requirements*, V<sub>BIAS</sub>, and V<sub>RESET</sub> voltages are applied to the DMD.
- During power-up, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in the *Recommended Operating Conditions*.
- During power-up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>.
- Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements specified in the Absolute Maximum Ratings, Recommended Operating Conditions, and the DMD Power Supply Requirements.
- During power-up, LVCMOS input pins must not be driven high until after V<sub>DD</sub> has settled at operating voltage listed in the Recommended Operating Conditions.

#### 8.3 DMD Power Supply Power-Down Procedure

- During power-down, V<sub>DD</sub> must be supplied until after V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub> are discharged to within the specified limit of ground. See the *Power Supply Sequence Requirements*.
- During power-down, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in the *Recommended Operating Conditions*.
- During power-down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements specified in the Absolute Maximum Ratings, the Recommended Operating Conditions, and the DMD Power Supply Requirements.

Product Folder Links: DLP651NE

 During power-down, LVCMOS input pins must be less than specified in the Recommended Operating Conditions.

Copyright © 2025 Texas Instruments Incorporated



- See the Pin Functions table.
- B. To prevent excess current, the supply voltage difference |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than the specified limit in the *Recommended Operating Conditions*.
- C. To prevent excess current, the supply difference |V<sub>BIAS</sub> V<sub>RESET</sub>| must be less than the specified limit in the *Recommended Operating Conditions*.
- D. V<sub>BIAS</sub> must power up after V<sub>OFFSET</sub> has powered up, per t<sub>DELAY1</sub> specification in the *Power Supply Sequence Requirements*.
- E. V<sub>RESET</sub>, V<sub>OFFSET</sub> and V<sub>BIAS</sub> ramps must start after VDD and VDDA are powered up and stable.
- F. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates DMD\_EN\_ARSTZ and disables V<sub>BIAS</sub>, V<sub>RESET</sub> and V<sub>OFFSET</sub>.
- G. Under power-loss conditions where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware DMD EN ARSTZ goes low.
- H. V<sub>DD</sub> must remain powered on and stable until after V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub> are powered off, per t<sub>DELAY3</sub> specification in the *Power Supply Sequence Requirements*.
- To prevent excess current, the supply voltage delta |V<sub>DDA</sub> V<sub>DD</sub>| must be less than specified limit in the Recommended Operating Conditions.
- J. Not to scale. Details are omitted for clarity.

图 8-1. DMD Power Supply Requirements



## 9 Layout

## 9.1 Layout Guidelines

The DLP651NE DMD is part of a chipset that is controlled by the DLPC7530 display controller in conjunction with the TPS65145 PMIC and the DLPA100 power and motor controller. These guidelines are targeted at designing a PCB board with the DLP651NE DMD. The DMD board is a high-speed multi-layer PCB, with primarily high-speed digital logic including double data rate 3.2Gbps and 250Mbps differential data buses run to the DMD. TI recommends that full or mini power planes are used for  $V_{OFFSET}$ ,  $V_{RESET}$ , and  $V_{BIAS}$ . Solid planes are required for ground ( $V_{SS}$ ). The target impedance for the PCB is 50  $\Omega$  ±10% with exceptions listed in  $\frac{1}{8}$  9-1. TI recommends a 10-layer stack-up as described in  $\frac{1}{8}$  9-2. TI recommends manufacturing the PCB with a high quality FR-4 material.

## 9.2 Impedance Requirements

TI recommends a target impedance for the PCB of 50  $\Omega$  ±10% for all signals. The exceptions are listed in  $\frac{1}{8}$  9-1.

|                                    | 2 3-1: Opecial impedance requirements                                                                                                                  |                                                      |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| SIGNAL TYPE                        | SIGNAL NAME                                                                                                                                            | IMPEDANCE (Ω)                                        |
| DMD High Speed Data Signals        | DMD_HSSI0_N_(0···7), DMD_HSSI0_P_(0···7), DMD_HSSI1_N_(0···7), DMD_HSSI1_P_(0···7), DMD_HSSI0_CLK_N, DMD_HSSI0_CLK_P, DMD_HSSI1_CLK_N, DMD_HSSI1_CLK_P | 100 $\Omega$ differential (50 $\Omega$ single ended) |
| DMD Low Speed Interface<br>Signals | DMD_LS0_WDATA_N,<br>DMD_LS0_WDATA_P,<br>DMD_LS0_CLK_N,<br>DMD_LS0_CLK_P                                                                                | 100 $\Omega$ differential (50 $\Omega$ single ended) |

表 9-1. Special Impedance Requirements

## 9.3 Layers

表 9-2 shows the layer stack-up and copper weight for each layer.

表 9-2. Laver Stack-Up

| 20 II Layor Stack Op |                                                  |                          |                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|----------------------|--------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| LAYER<br>NO.         | LAYER NAME                                       | COPPER WT. (oz.)         | COMMENTS                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| 1                    | Side A—DMD, primary components, power miniplanes | 0.5 oz. (before plating) | DMD and escapes. Two data input connectors. Top components including power generation and two data input connectors. Low frequency signals routing. Should have copper fill (GND) plated up to 1 oz. |  |  |  |  |  |  |  |  |  |
| 2                    | Ground                                           | 0.5                      | Solid ground plane (net GND) reference for signal layers #1, 3                                                                                                                                       |  |  |  |  |  |  |  |  |  |
| 3                    | Signal (high frequency)                          | 0.5                      | High speed signal layer. High speed differential data busses from input connector to DMD                                                                                                             |  |  |  |  |  |  |  |  |  |
| 4                    | Ground                                           | 0.5                      | Solid ground plane (net GND) reference for signal layers #3, #5                                                                                                                                      |  |  |  |  |  |  |  |  |  |
| 5                    | Power                                            | 0.5                      | Primary split power planes for 1.8 V, 3.3 V, 10 V, -14 V, 18 V                                                                                                                                       |  |  |  |  |  |  |  |  |  |
| 6                    | Power                                            | 0.5                      | Primary split power planes for 1.8 V, 3.3 V, 10 V, -14 V, 18 V                                                                                                                                       |  |  |  |  |  |  |  |  |  |
| 7                    | Ground                                           | 0.5                      | Solid ground plane (net GND) reference for signal layer #8                                                                                                                                           |  |  |  |  |  |  |  |  |  |
| 8                    | Signal (high frequency)                          | 0.5                      | High speed signal layer. High speed differential data buses from input connector to DMD                                                                                                              |  |  |  |  |  |  |  |  |  |
| 9                    | Ground                                           | 0.5                      | Solid ground plane (net GND) Reference for signal layers #8, 10                                                                                                                                      |  |  |  |  |  |  |  |  |  |
| 10                   | Side B—Secondary components, power miniplanes    | 0.5 oz. (before plating) | Discrete components if necessary. Low frequency signals routing. Should be copper fill plated up to 1 oz.                                                                                            |  |  |  |  |  |  |  |  |  |

Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *DLP651NE* 

## 9.4 Trace Width, Spacing

Unless otherwise specified, TI recommends that all signals follow the 0.005" /0.015" (Trace-Width/Spacing) design rule. Use an analysis of impedance and stack-up requirements to determine and calculate actual trace widths.

Maximize the width of all voltage signals as space permits. Follow the width and spacing requirements listed in 表 9-3.

|                     | ₹ 9-3. Special Trace Widths, Spacing Requirements |                             |                                                                                                                         |  |  |  |  |  |  |  |  |  |
|---------------------|---------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| SIGNAL NAME         | MINIMUM TRACE<br>WIDTH (MIL)                      | MINIMUM TRACE SPACING (MIL) | LAYOUT REQUIREMENT                                                                                                      |  |  |  |  |  |  |  |  |  |
| GND                 | MAXIMIZE                                          | 5                           | Maximize trace width to connecting pin as a minimum.                                                                    |  |  |  |  |  |  |  |  |  |
| P3P3V               | 40                                                | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. |  |  |  |  |  |  |  |  |  |
| P1P8V               | 40                                                | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. |  |  |  |  |  |  |  |  |  |
| V <sub>OFFSET</sub> | 40                                                | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary.                    |  |  |  |  |  |  |  |  |  |
| V <sub>RESET</sub>  | 40                                                | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary.                    |  |  |  |  |  |  |  |  |  |
| V <sub>BIAS</sub>   | 40                                                | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary.                    |  |  |  |  |  |  |  |  |  |

表 9-3. Special Trace Widths, Spacing Requirements

#### 9.5 Power

TI strongly discourages signal routing on power planes or on planes adjacent to power planes. If signals must be routed on layers adjacent to power planes, they must not cross splits in power planes to prevent EMI and preserve signal integrity.

Connect all internal digital ground (GND) planes in as many places as possible. Connect all internal ground planes with a minimum distance between connections of 0.5". Extra vias may not be required if there are sufficient ground vias due to normal ground connections of devices.

Connect power and ground pins of each component to the power and ground planes with at least one via for each pin. Minimize trace lengths for component power and ground pins. (ideally, less than 0.100").

Ground plane slots are strongly discouraged.

### 9.6 Trace Length Matching Recommendations

 $\frac{1}{8}$  9-4 and  $\frac{1}{8}$  9-5 describe recommended signal trace length matching requirements. Follow these guidelines to avoid routing long traces over large areas of the PCB:

- Match the trace lengths so that longer signals route in a serpentine pattern
- · Minimize the number of turns.
- Ensure that the turn angles are no sharper than 45 degrees.

§ 9-1 shows an example of the HSSI signal pair routing.

Signals listed in  $\frac{1}{8}$  9-4 are specified for data rate operation at up to 3.2Gbps. Minimize the layer changes for these signals. Minimize the number of vias. Avoid sharp turns and layer switching while minimizing the lengths. When layer changes are necessary, place GND vias around the signal vias to provide a signal return path. The distance from one pair of differential signals to another must be at least two times the distance within the pair.



## 表 9-4. HSSI High Speed DMD Data Signals

|                                     | <u>U</u>                           |                       |      |
|-------------------------------------|------------------------------------|-----------------------|------|
| SIGNAL NAME                         | REFERENCE SIGNAL                   | ROUTING SPECIFICATION | UNIT |
| DMD_HSSI0_N(07),<br>DMD_HSSI0_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | ±0.25                 | inch |
| DMD_HSSI1_N(07),<br>DMD_HSSI1_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | ±0.25                 | inch |
| DMD_HSSI0_CLK_P                     | DMD_HSSI1_CLK_P                    | ±0.05                 | inch |
| Intra-pair P                        | Intra-pair N                       | ±0.01                 | inch |

# 表 9-5. Other Timing Critical Signals

| SIGNAL NAME                                                   | CONSTRAINTS                                                                                     | ROUTING LAYERS |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------|
| LS_CLK_P, LS_CLK_N<br>LS_WDATA_P,<br>LS_WDATA_N<br>LS_RDATA_A | Intra-pair (P to N)<br>Matched to 0.01 inches<br>Signal-to-signal<br>Matched to +/- 0.25 inches | Layers 3, 8    |



图 9-1. Example HSSI PCB Routing

*提交文档反馈* Copyright © 2025 Texas Instruments Incorporated

## 10 Device and Documentation Support

## 10.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 10.2 Device Support

### 10.2.1 Device Nomenclature



图 10-1. Part Number Description

## 10.2.2 Device Markings

The device marking includes both human-readable information and a 2-dimensional matrix code. The humanreadable information is described in \bigseleq 10-2. The 2-dimensional matrix code is an alpha-numeric string that contains the DMD part number, Part 1 and Part 2 of the serial number.

### Example:



图 10-2. DMD Marking Locations

### **10.3 Documentation Support**

#### 10.3.1 Related Documentation

The following documents contain additional information related to the chipset components used with the DMD.

Product Folder Links: DLP651NE

- DLPC7530 Display Controller Data Sheet
- TPS65145 Data Sheet

Copyright © 2025 Texas Instruments Incorporated

41



#### DLPA100 Power and Motor Driver Data Sheet

### 10.4 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 10.5 支持资源

TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 10.6 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

DLP® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

## 10.7 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 10.8 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

## 11 Revision History

注:以前版本的页码可能与当前版本的页码不同

| C | hanges from Revision A (May 2022) to Revision B (January 2025)                         | Page     |
|---|----------------------------------------------------------------------------------------|----------|
| • | 通篇将主控制器更新为 DLPC7530                                                                    | 1        |
| • | 添加了 DLP 产品第三方搜索工具链接并采用 TI DLP 显示技术开启                                                   | 1        |
| • | Added sections SOLID STATE ILLUMINATION and LAMP ILLUMINATION to Recommended Operating | J        |
|   | Conditions table                                                                       | 7        |
| • | Deleted entry Environmental ILL <sub>θ</sub> and added Q <sub>AP-ILL</sub>             | <b>7</b> |
| • | Added figure Window Aperture Illumination Overfill Example                             | 7        |
| • | Updated Micromirror Array Optical Characteristics Table                                | 20       |
| • | Updated Micromirror Array Temperature Calculation                                      | 25       |
| • | Added the Micromirror Power Density Calculation section                                | 26       |
| • | Added the topic Window Aperture Illumination Overfill Calculation                      | 28       |
| • | Updated the equation to calculate the landed duty cycle                                | 29       |
| • | Changes to Typical Application re: Laser Phosphor configuration and LED configuration  | 33       |

Product Folder Links: DLP651NE

Copyright © 2025 Texas Instruments Incorporated



| Cł | nanges from Revision * (March 2021) to Revision A (May 2022) | Page |
|----|--------------------------------------------------------------|------|
| •  | 根据最新的德州仪器 (TI) 和行业数据表标准对本文档进行了更新                             | 1    |
| •  | Updated DMD Power Supply Power-Down Procedure                | 36   |

Product Folder Links: DLP651NE

43



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DLP651NE



## 12.1 Package Option Addendum

## 12.1.1 Packaging Information

Copyright © 2025 Texas Instruments Incorporated

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish <sup>(4)</sup> | MSL Peak Temp | Op Temp (°C) | Device Marking <sup>(5)</sup> |
|------------------|------------|-----------------|--------------------|------|-------------|-------------------------|---------------------------------|---------------|--------------|-------------------------------|
| DLP651NEA0FYP    | ACTIVE     | CPGA            | FYP                | 149  | 33          | RoHS & Green            | Call TI                         | Call TI       |              | see 图 10-2                    |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Product Folder Links: DLP651NE

www.ti.com 27-Jan-2025

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| DLP651NEA0FYP    | ACTIVE | CPGA         | FYP                | 149  | 33             | RoHS & Green | NI-AU                         | N / A for Pkg Type | 0 to 70      |                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 27-Jan-2025

## **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device        | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|---------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DLP651NEA0FYP | FYP             | CPGA            | 149  | 33  | 3 x 11               | 150                        | 315    | 135.9     | 12190      | 27.5       | 20         | 27.45      |









## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司