









**DS90LVRA2** 

ZHCSRF0 - DECEMBER 2022

# DS90LVRA2 LVDS 双路差分线路接收器

# 1 特性

- 600Mbps (300MHz) 转换速率
- 50ps 差分延迟(典型值)
- 0.1ns 通道间延迟(典型值)
- 1.8V 电源
- 直通引脚排列
- 在断电模式下, LVDS 输入端具有高阻抗
- 输出压摆率控制
- LVDS 输入可接受 LVDS/CML/LVPECL 信号
- 符合 ANSI/TIA/EIA-644 标准
- 引脚与 DS90LV028A-Q1 兼容
- OPN 型号

- 标准:0°C 至 70°C - 工业:-40°C 至 +85°C

# 2 应用

- 通信设备
- 企业系统
- 工业
- 个人电子产品

## 3 说明

DS90LVRA2 是一款专为需要高输入共模范围、高数据 速率和具有压摆率控制 CMOS 输出的应用而设计的双 路 CMOS 差分线路接收器。该器件旨在利用低电压差 分信号 (LVDS) 技术支持 600Mbps (300MHz) 的数据 速率。

DS90LVRA2 可接受低电压(350mV 典型值)差分输 入信号,并根据电源电压将其转换为 1.8V CMOS 输出 电平。DS90LVRA2 采用直通式设计,可简化 PCB 布 局。

DS90LVRA2 和配套的 LVDS 线路驱动器 DS90LV027AQ 可为高速点对点接口应用提供针对高 功耗 PECL/ECL 器件的全新替代方案。

## 封装信息<sup>(1)</sup>

| 器件型号      | 封装            | 封装尺寸 ( 标称值 )    |
|-----------|---------------|-----------------|
| DS90LVRA2 | DEM (WSON, 8) | 2.00mm × 2.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





# **Table of Contents**

| 1 特性                                 | 1              | 8.4 Device Functional Modes             | <mark>9</mark>   |
|--------------------------------------|----------------|-----------------------------------------|------------------|
| 2 应用                                 |                | 9 Application and Implementation        | 10               |
|                                      |                | 9.1 Application Information             | 10               |
| 4 Revision History                   |                | 9.2 Typical Application                 | 10               |
| 5 Pin Configuration and Functions    |                | 9.3 Application Curves                  | 11               |
| 6 Specifications                     |                | 10 Power Supply Recommendations         | <mark>11</mark>  |
| 6.1 Absolute Maximum Ratings         |                | 11 Layout                               | <mark>11</mark>  |
| 6.2 ESD Ratings                      |                | 11.1 Layout Guidelines                  | <mark>11</mark>  |
| 6.3 Recommended Operating Conditions |                | 11.2 Layout Examples                    | 1 <mark>2</mark> |
| 6.4 Thermal Information              |                | 12 Device and Documentation Support     | 13               |
| 6.5 Electrical Characteristics       |                | 12.1 Documentation Support              |                  |
| 6.6 Switching Characteristics        | <mark>5</mark> | 12.2 接收文档更新通知                           | 13               |
| 6.7 Typical Characteristics          |                | 12.3 支持资源                               | 13               |
| 7 Parameter Measurement Information  | <mark>8</mark> | 12.4 Trademarks                         | 13               |
| 8 Detailed Description               | 9              | 12.5 静电放电警告                             | 13               |
| 8.1 Overview                         |                | 12.6 术语表                                |                  |
| 8.2 Functional Block Diagram         | 9              | 13 Mechanical, Packaging, and Orderable |                  |
| 8.3 Feature Description              |                | Information                             | 13               |
|                                      |                |                                         |                  |

# **4 Revision History**

| DATE            | REVISION | NOTES           |
|-----------------|----------|-----------------|
| December 2022 * |          | Initial Release |

Product Folder Links: DS90LVRA2



# **5 Pin Configuration and Functions**



图 5-1. DEM Package, WSON 8 Pin (Top View)

表 5-1. Pin Functions

| PI                 | IN  | TYPE <sup>(1)</sup> | DESCRIPTION                      |  |  |
|--------------------|-----|---------------------|----------------------------------|--|--|
| NAME               | NO. | IIFE(/              | DESCRIPTION                      |  |  |
| GND                | 5   | G                   | Ground pin                       |  |  |
| R <sub>IN</sub> 1- | 1   | I                   | Inverting receiver input pin     |  |  |
| R <sub>IN</sub> 2- | 4   | I                   | Third ting received input pin    |  |  |
| R <sub>IN</sub> 1+ | 2   | I                   | Non-inverting receiver input pin |  |  |
| R <sub>IN</sub> 2+ | 3   | I                   | Non-inverting receiver input pin |  |  |
| R <sub>OUT</sub> 2 | 6   | 0                   | Receiver output pin              |  |  |
| R <sub>OUT</sub> 1 | 7   | 0                   | Treceiver output pin             |  |  |
| V <sub>CC</sub>    | 8   | Р                   | Power supply pin                 |  |  |

<sup>(1)</sup> I = input, O = output, G = ground



## **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)((1))

|                                                                       |      |      | MIN   | MAX  | UNIT |
|-----------------------------------------------------------------------|------|------|-------|------|------|
| Supply Voltage (V <sub>CC</sub> )                                     |      |      | - 0.3 | 4    | V    |
| Input Voltage (R <sub>IN</sub> +, R <sub>IN</sub> -)                  | •    |      | - 5   | 6    | V    |
| Differential Voltage (R <sub>IN</sub> + - R <sub>IN</sub> -) for LVDS |      |      | 0     | 3    | V    |
| Output Voltage (R <sub>OUT</sub> )                                    |      |      | - 0.3 | 1.98 | V    |
| Lead Temperature Range Soldering                                      | (4 s | ec.) |       | 260  | °C   |
| Maximum Junction Temperature                                          |      |      |       | 135  | °C   |
| Storage temperature, T <sub>stg</sub>                                 | ·    |      | - 65  | 150  | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended* Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, and performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|                  |        |                         |                                                                             | VALUE | UNIT |
|------------------|--------|-------------------------|-----------------------------------------------------------------------------|-------|------|
| V                | У Біос | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>           | ±5000 |      |
| V <sub>(ES</sub> | SD)    |                         | Charged-device model (CDM), per JEDEC specification JS-002 <sup>((2))</sup> | ±1500 | '    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. .
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                             | MIN  | NOM  | MAX  | UNIT |
|------------------|---------------------------------------------|------|------|------|------|
| V <sub>CC</sub>  | Supply voltage (1.8 V mode)                 | 1.62 | 1.80 | 1.98 | V    |
| V <sub>R</sub>   | Receiver input voltage (LVDS)               | 0    |      | 3.0  | V    |
| T <sub>A</sub>   | Operating free-air temperature (Standard)   | 0    |      | 70   | °C   |
| T <sub>A</sub>   | Operating free-air temperature (Industrial) | - 40 |      | 85   | °C   |
| T <sub>PCB</sub> | PCB temperature (Standard)                  |      |      | 80   | °C   |
| T <sub>PCB</sub> | PCB temperature (Industrial)                |      |      | 95   | °C   |
| TJ               | Junction temperature (Standard)             |      |      | 95   | °C   |
| TJ               | Junction temperature (Industrial)           |      |      | 110  | °C   |

#### 6.4 Thermal Information

|                        |                                              | DEM    |      |
|------------------------|----------------------------------------------|--------|------|
|                        | THERMAL METRIC(1)                            |        | UNIT |
|                        |                                              | 8 PINS |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 143.7  | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 77.9   | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 69.8   | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 5.0    | °C/W |
| <sup>ψ</sup> ЈВ        | Junction-to-board characterization parameter | 69.6   | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## **6.5 Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                                                        | TEST CONDITIONS                                                         | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|--------------------|-----|------|
| V <sub>ITH</sub>       | Positive-going differential input voltage threshold                              |                                                                         |      |                    | 100 |      |
| V <sub>ITL</sub>       | Negative-going differential input voltage threshold                              | V <sub>IB</sub> = -1 V or 2 V, VCC = 1.62 V to 1.98 V                   | -100 |                    |     | mV   |
| V <sub>HYS</sub>       | Differential input voltage<br>hysteresis,<br>V <sub>IT1</sub> - V <sub>IT2</sub> | VCC = 1.62 V to 1.98 V                                                  | 20   | 40                 | 90  | mV   |
| V <sub>CM_RANGE</sub>  | Input common mode voltage range                                                  | VCC = 1.62 - 1.98 V                                                     | -1   | 1.2                | 2   | V    |
| V <sub>OH_1V8</sub>    | High-level output voltage                                                        | I <sub>OH</sub> = -4 mA, VCC=1.8 V ±10%                                 | 1.3  |                    |     | V    |
| V <sub>OL_1V8</sub>    | Low-level output voltage                                                         | I <sub>OL</sub> = 4 mA, VCC=1.8 V ±10%                                  |      |                    | 0.2 | V    |
| I <sub>CC_ACTIVE</sub> | Supply current                                                                   | V <sub>CC</sub> = 1.98 V, No load, Steady-state,<br>VID=200 mV/-200 mV  |      |                    | 25  | mA   |
| I <sub>I</sub>         | Input current<br>(A or B inputs)                                                 | V <sub>I</sub> = -1.0 V, Other input open                               |      |                    | ±35 | μΑ   |
| I <sub>I</sub>         | Input current<br>(A or B inputs)                                                 | V <sub>I</sub> = 2.0 V, Other input open                                |      |                    | ±20 | μΑ   |
| I <sub>I(OFF)</sub>    | Power-off output current (Y or Z outputs)                                        | V <sub>Y</sub> or V <sub>Z</sub> = 1.98 V, V <sub>CC</sub> = 0 V        |      |                    | ±20 | μΑ   |
| I <sub>I(OFF)</sub>    | Power-off input current (A or B inputs)                                          | V <sub>A</sub> or V <sub>B</sub> = -1 V or 2.0 V, V <sub>CC</sub> = 0 V |      |                    | ±35 | μΑ   |

<sup>(1)</sup> All typical values are at 25°C and with a 1.8 V supply.

# **6.6 Switching Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (2) (3) (4)

| Symbol                      | Parameter                                                                         | Conditions                                                                                  | MIN  | TYP | MAX | UNIT |
|-----------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|------|
| t <sub>PHLD_1p8</sub>       | Differential Propagation Delay High to Low                                        | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±10%               | 2.7  | 4.3 | 7.7 | ns   |
| t <sub>PHLD_1p8_5</sub>     | Differential Propagation Delay High to Low                                        | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±5%                | 2.8  | 4.3 | 7.1 | ns   |
| t <sub>PLHD_1p8</sub>       | Differential Propagation Delay Low to High                                        | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±10%               | 2.7  | 4.4 | 7.7 | ns   |
| t <sub>PLHD_1p8_5</sub>     | Differential Propagation Delay Low to High                                        | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±5%                | 2.8  | 4.4 | 7.1 | ns   |
| t <sub>SKD1_1p8_</sub> s    | Differential Pulse Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) <sup>((7))</sup> | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC=1.8 V±10%                | -500 |     | 500 | ps   |
| t <sub>SKD1_1p8_5_</sub> s  | Differential Pulse Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) <sup>((7))</sup> | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC=1.8 V±5%                 | -400 |     | 400 | ps   |
| t <sub>SKD1_1p8_S_400</sub> | Differential Pulse Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) ((7))            | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns DR=400M,<br>VCC=1.8 V±10%  | -500 |     | 500 | ps   |
| t <sub>SKD1_1p8_5_S_4</sub> | Differential Pulse Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) ((7))            | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns<br>DR=400M,VCC=1.8<br>V±5% | -400 |     | 400 | ps   |
| t <sub>SKD2_1p8</sub>       | Differential Channel-to-Channel Skew-same device (6)                              | $V_{ID}$ = 200 mV, $C_{L}$ = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±10%                         |      |     | 0.5 | ns   |



## 6.6 Switching Characteristics (continued)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (2) (3) (4)

| Symbol                  | Parameter                                              | Conditions                                                                                              | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>SKD2_1p8_5</sub> | Differential Channel-to-Channel Skew-same device ((8)) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5%                        |     |     | 0.4 | ns   |
| t <sub>SKD3_1p8_5</sub> | Differential Part to Part Skew <sup>((9))</sup>        | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at same<br>temperature |     |     | 2.7 | ns   |
| tskD3_1p8_5_25C         | Differential Part to Part Skew <sup>((9))</sup>        | $V_{ID}$ = 200 mV, $C_L$ = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at TJ =25°C                            |     |     | 2.6 | ns   |
| tskD3_1p8_5_70C         | Differential Part to Part Skew ((9))                   | $V_{ID}$ = 200 mV, $C_L$ = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at TJ =70 °C                           |     |     | 2.7 | ns   |
| tsKD3_1p8_5_125         | Differential Part to Part Skew <sup>((9))</sup>        | $V_{ID}$ = 200 mV, $C_L$ = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at TJ= 125°C                           |     |     | 2.7 | ns   |
| t <sub>TLH_1p8</sub>    | Rise Time                                              |                                                                                                         | 250 | 500 | 720 | ps   |
| t <sub>THL_1p8</sub>    | Fall Time                                              |                                                                                                         | 250 | 500 | 720 | ps   |
| f <sub>MAX</sub>        | Maximum Operating Frequency ((11))                     |                                                                                                         | 300 |     |     | MHz  |

- (1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. Electrical Characteristics specifies conditions of device operation.
- (2) All typicals are given for:  $V_{CC} = 1.8V$  and  $T_A = +25$ °C.
- (3) C<sub>L</sub> includes probe and jig capacitance.
- (4) Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_0 = 50 \Omega$ ,  $t_r$  and  $t_f$  (0% to 100%)  $\leq 3 \text{ ns}$  for  $R_{\text{IN}}$ .
- (5) t<sub>SKD1</sub> is the magnitude difference in differential propagation delay time between the positive-going-edge and the negative-going-edge of the same channel.
- (6) t<sub>SKD2</sub> is the differential channel-to-channel skew of any event on the same device. This specification applies to devices having multiple receivers within the integrated circuit.
- (7) t<sub>SKD3</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.
- (8) f<sub>MAX</sub> generator input conditions: t<sub>r</sub> = t<sub>f</sub> < 1 ns (0% to 100%), 50% duty cycle, differential (1.05V to 1.35 peak to peak). Output criteria: 60%/40% duty cycle, V<sub>OL</sub> (max), V<sub>OH</sub> (min), load = 15 pF (stray plus probes).

Product Folder Links: DS90LVRA2

Copyright © 2023 Texas Instruments Incorporated



# **6.7 Typical Characteristics**





# 7 Parameter Measurement Information



图 7-1. Receiver Propagation Delay and Transition Time Test Circuit



图 7-2. Receiver Propagation Delay and Transition Time Waveforms



## 8 Detailed Description

## 8.1 Overview

 $\ensuremath{\mathbb{S}}$  9-1 shows how LVDS drivers and receivers are intended to be primarily used in a simple point-to-point configuration. This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the source through a impedance controlled 100  $\Omega$  differential PCB traces. A termination resistor of 100  $\Omega$  should be used, and is located as close to the receiver input pins as possible. The termination resistor converts the driver output (current mode) into a voltage that is detected by the receiver.

## 8.2 Functional Block Diagram



## 8.3 Feature Description

The DS90LVRA2 differential line receiver is capable of detecting signals as low as 100 mV, over a common-mode range of -1 V to 2 V ( $\text{V}_{\text{CC}}$  at 1.8 V). This is related to the driver offset voltage which is typically +1.2 V. The driven signal is centered around this voltage and may shift around this center point. The shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. The AC parameters of both receiver input pins are optimized for a recommended operating input voltage range of +0 V to +3 V (measured from each pin to ground).

#### 8.4 Device Functional Modes

表 8-1. Truth Table

| INPUTS                                                                  | OUTPUT           |
|-------------------------------------------------------------------------|------------------|
| [R <sub>IN</sub> +] - [R <sub>IN</sub> -]                               | R <sub>OUT</sub> |
| V <sub>ID</sub> ≥ 0.1 V                                                 | Н                |
| $V_{ID} \leqslant -0.1 \text{ V}$                                       | L                |
| $-0.1 \text{ V} \leqslant \text{V}_{\text{ID}} \leqslant 0.1 \text{ V}$ | ?(1)             |

(1) ? indicates state is indeterminate



## 9 Application and Implementation

## 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

For general application guidelines and hints about LVDS drivers and receivers, refer to the *LVDS application* notes and design guides.

## 9.2 Typical Application



图 9-1. Balanced System Point-to-Point Application

#### 9.2.1 Design Requirements

When using LVDS devices, it is important to remember to specify controlled impedance PCB traces. All components of the transmission media must have a matched differential impedance of 100  $\,^{\Omega}$ . They must not introduce major impedance discontinuities.

### 9.2.2 Detailed Design Procedure

## 9.2.2.1 Power Decoupling Recommendations

Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended) 0.1  $\mu$ F and 0.01  $\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A 10  $\mu$ F (35 V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground.

#### 9.2.2.2 Termination

Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between 90  $\Omega$  and 110  $\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work correctly without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice.

Surface mount 1% resistors are the best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10 mm (12 mm maximum).

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 9.2.2.3 Input Failsafe Biasing

External pull up and pull down resistors may be used to provide enough of an offset to enable an input failsafe under open-circuit conditions. This configuration ties the positive LVDS input pin to VDD thru a pull up resistor and the negative LVDS input pin is tied to GND by a pull down resistor. The pull up and pull down resistors should be in the 5 k $\Omega$  to 15 k $\Omega$  range to minimize loading and waveform distortion to the driver. The common-mode bias point ideally should be set to approximately 1.2 V to be compatible with the internal circuitry. For more information, refer to application note AN-1194 Failsafe Biasing of LVDS Interfaces.

### 9.2.2.4 Probing LVDS Transmission Lines

Always use high impedance (> 100 k $\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results.

## 9.3 Application Curves



图 9-2. Typical Propagation Delay -vs- Temperature (VCC 1.8 V, 10 pF Output Load, Average of 2 Channels)

# 10 Power Supply Recommendations

Bypass capacitors must be used on power pins. TI recommends using high-frequency, ceramic,  $0.1-\mu F$  and  $0.01-\mu F$  capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed-circuit board improves decoupling. Multiple vias must be used to connect the decoupling capacitors to the power planes. A  $10-\mu F$  bulk capacitor, 35-V (or greater) solid tantalum capacitor must be connected at the power entry point on the printed-circuit board between the supply and ground.

## 11 Layout

# 11.1 Layout Guidelines

## 11.1.1 Differential Traces

Use controlled impedance traces which match the differential impedance of your transmission trace and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10 mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1 mm apart radiate far less noise than traces 3 mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. It is important to note: skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. (Note that the velocity of propagation,  $v = c/E_r$  where c (the speed of light) = 0.2997 mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number of vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

#### 11.1.2 PC Board Considerations

Use at least 4 PCB board layers (top to bottom): LVDS signals, ground, power, and TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL signals may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by one or more power or ground planes.

## 11.2 Layout Examples



图 11-1. EVM Layout



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Texas Instruments, Failsafe Biasing of LVDS Interfaces application note

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 12.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 术语表

TI 术语表 本术语表列出

本术语表列出并解释了术语、首字母缩略词和定义。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DS90LVRA2

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

13

9-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| D9LVRA2DEMR           | Active | Production    | WSON (DEM)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LR2          |
| D9LVRA2DEMR.A         | Active | Production    | WSON (DEM)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LR2          |
| D9LVRA2DEMT           | Active | Production    | WSON (DEM)   8 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LR2          |
| D9LVRA2DEMT.A         | Active | Production    | WSON (DEM)   8 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LR2          |
| D9LVRA2IDEMR          | Active | Production    | WSON (DEM)   8 | 3000   SMALL T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LR2          |
| D9LVRA2IDEMR.A        | Active | Production    | WSON (DEM)   8 | 3000   SMALL T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LR2          |
| D9LVRA2IDEMT          | Active | Production    | WSON (DEM)   8 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LR2          |
| D9LVRA2IDEMT.A        | Active | Production    | WSON (DEM)   8 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LR2          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 9-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DS90LVRA2:

• Automotive : DS90LVRA2-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月