

Technical documentation



Support & training



**ISOS141-SEP** ZHCSNI5 - MAY 2021

# ISOS141-SEP 抗辐射高速四通道数字隔离器

# 1 特性

- 抗辐射
  - 电离辐射总剂量 (TID) 特征值 (无 ELDRS)= 30krad(Si)
  - TID RLAT/RHA = 30krad(Si)
  - 单粒子锁定 (SEL) 在 125℃ 下对 LET 的抗扰度 = 43MeV·cm<sup>2</sup>/mg
  - 单粒子绝缘击穿 (SEDR) 在 500V<sub>DC</sub> 下的抗扰度 (43MeV·cm<sup>2</sup>/mg)
- 增强型航天塑料(航天 EP)
  - 符合 NASA ASTM E595 释气规格要求
  - 供应商项目图 (VID) V62/21610
  - 军用级温度范围 (-55°C 至 125°C)
  - 同一晶圆制造场所
  - 同一组装和测试场所
  - 金键合线, NiPdAu 铅涂层
  - 晶圆批次可追溯性
  - 延长了产品生命周期
  - 延长了产品变更通知周期
- 600V<sub>RMS</sub> 连续工作电压
- 节 6.7:
  - DIN VDE V 0884-11:2017-01
  - UL 1577 组件认证计划
- 100 Mbps 数据速率
- 宽电源电压范围: 2.25V 至 5.5V
- 2.25V 至 5.5V 电平转换
- 默认输出*低*
- 低功耗,1Mbps 时每通道的电流典型值为1.5mA
- 低传播延迟:典型值为 10.7ns (5V 电源供电时)
- 通道间偏斜小:最大 4ns (5V 电源供电时)
- CMTI 典型值为 ±100kV/ µ s
- 系统级 ESD、EFT、浪涌和磁抗扰度
- 小型 QSOP (DBQ-16) 封装

# 2 应用

- 近地轨道 (LEO) 航天应用
- 信号隔离(RS-422、RS-485、CAN、SPI)
- 栅极驱动器隔离或 GaN 直流/直流转换器的隔离式 反馈
- 航天级隔离式直流/直流模块
- 航天器电池管理系统 (BMS)
- 卫星推进电源处理单元 (PPU) ٠
- 发射器和着陆器系统
- 通信有效载荷
- 雷达成像有效载荷

# 3 说明

ISOS141-SEP 抗辐射器件是采用小型 16 引脚 QSOP 封装的高性能四通道数字隔离器。每条隔离通道的逻辑 输入和输出缓冲器均由双电容二氧化硅 (SiO2) 绝缘栅 相隔离。该器件具有 100Mbps 的高数据速率、10.7ns 的低传播延迟和 4ns 的通道间严格偏移,支持近地轨 道 (LEO) 航天应用。ISOS141-SEP 器件具有三个正向 通道和一个反向通道,如果失去输入功率或信号,默认 输出为低电平。使能引脚可用于将各输出置于高阻抗, 适用于多主驱动应用,还可降低功耗。

ISOS141-SEP 在隔离 CMOS 或 LVCMOS 数字 I/O 时,具有高电磁抗扰度和低辐射、低功耗特性。该器件 具有 100kV/µs 的高共模瞬态抗扰度,可轻松缓解系统 级 ESD、EFT 和浪涌问题,还通过创新的芯片设计简 化了辐射方面的合规性。

| 器件信息                                   |            |                 |  |  |  |  |
|----------------------------------------|------------|-----------------|--|--|--|--|
| 器件型号                                   | 封装         | 封装尺寸(标称值)       |  |  |  |  |
| ISOS141FDBQSEP<br>30krad(Si) RLAT/RHA  | 16 引线      | 4.90mm × 3.90mm |  |  |  |  |
| ISOS141FDBQTSEP<br>30krad(Si) RLAT/RHA | QSOP (DBQ) | 4.50mm × 3.50mm |  |  |  |  |



V<sub>CCI</sub> = 输入电源, V<sub>CC2</sub> = 输出电源 GND1 = 输入接地, GND2 = 输出接地

#### 简化原理图

本文档旨在为方便起见,提供有关 TI 产品中文版本的信息,以确认产品的概要。有关适用的官方英文版本的最新信息,请访问 www.ti.com,其内容始终优先。TI不保证翻译的准确性和有效性。在实际设计之前,请务必参考最新版本的英文版本。





# **Table of Contents**

| 1 | 特性1                                                 |
|---|-----------------------------------------------------|
| 2 | 应用1                                                 |
|   | 说明1                                                 |
|   | Revision History2                                   |
|   | Pin Configuration and Functions                     |
| 6 | Specifications4                                     |
|   | 6.1 Absolute Maximum Ratings4                       |
|   | 6.2 ESD Ratings 4                                   |
|   | 6.3 Recommended Operating Conditions5               |
|   | 6.4 Thermal Information6                            |
|   | 6.5 Power Ratings6                                  |
|   | 6.6 Insulation Specifications7                      |
|   | 6.7 Safety-Related Certifications8                  |
|   | 6.8 Safety Limiting Values8                         |
|   | 6.9 Electrical Characteristics—5-V Supply9          |
|   | 6.10 Supply Current Characteristics—5-V Supply9     |
|   | 6.11 Electrical Characteristics—3.3-V Supply10      |
|   | 6.12 Supply Current Characteristics—3.3-V Supply 10 |
|   | 6.13 Electrical Characteristics—2.5-V Supply11      |
|   | 6.14 Supply Current Characteristics—2.5-V Supply 11 |
|   | 6.15 Switching Characteristics—5-V Supply12         |
|   | 6.16 Switching Characteristics—3.3-V Supply13       |
|   | 6.17 Switching Characteristics—2.5-V Supply14       |

| 6.18 Insulation Characteristics Curves                | . 15 |
|-------------------------------------------------------|------|
| 6.19 Typical Characteristics                          | .16  |
| 7 Operating Life Deration                             |      |
| 8 Parameter Measurement Information                   |      |
| 9 Detailed Description                                |      |
| 9.1 Overview                                          |      |
| 9.2 Functional Block Diagram                          |      |
| 9.3 Feature Description.                              |      |
| 9.4 Device Functional Modes                           |      |
| 10 Application and Implementation                     | .23  |
| 10.1 Application Information                          |      |
| 10.2 Typical Application                              | . 24 |
| 11 Power Supply Recommendations                       |      |
| 12 Layout                                             |      |
| 12.1 Layout Guidelines                                |      |
| 12.2 Layout Example                                   |      |
| 13 Device and Documentation Support                   |      |
| 13.1 Documentation Support                            |      |
| 13.2 Receiving Notification of Documentation Updates. |      |
| 13.3 Community Resources                              |      |
| 13.4 Trademarks                                       |      |
| 14 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 31 |
|                                                       |      |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| DATE     | REVISION | NOTES            |
|----------|----------|------------------|
| May 2021 | *        | Initial release. |



# **5** Pin Configuration and Functions



## 图 5-1. ISOS141-SEP DBQ Package 16-pin QSOP Top View

| 表 | 5-1. | Pin | Fun | ctions |
|---|------|-----|-----|--------|
|---|------|-----|-----|--------|

|                  | PIN    | I/O | DESCRIPTION                                                                                                              |
|------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------|
| NAME             | Number | "0  | DESCRIPTION                                                                                                              |
| EN1              | 7      | I   | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |
| EN2              | 10     | I   | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |
| GND1             | 2      |     | Ground connection for V                                                                                                  |
| GNDT             | 8      |     | Ground connection for V <sub>CC1</sub>                                                                                   |
| GND2             | 9      |     | Cround connection for V                                                                                                  |
| GND2             | 15     |     | Ground connection for V <sub>CC2</sub>                                                                                   |
| INA              | 3      | I   | Input, channel A                                                                                                         |
| INB              | 4      | I   | Input, channel B                                                                                                         |
| INC              | 5      | I   | Input, channel C                                                                                                         |
| IND              | 11     | I   | Input, channel D                                                                                                         |
| OUTA             | 14     | 0   | Output, channel A                                                                                                        |
| OUTB             | 13     | 0   | Output, channel B                                                                                                        |
| OUTC             | 12     | 0   | Output, channel C                                                                                                        |
| OUTD             | 6      | 0   | Output, channel D                                                                                                        |
| V <sub>CC1</sub> | 1      | _   | Power supply, side 1                                                                                                     |
| V <sub>CC2</sub> | 16     | —   | Power supply, side 2                                                                                                     |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

See<sup>(1)</sup>

|                               |                                       | MIN  | MAX                                   | UNIT |
|-------------------------------|---------------------------------------|------|---------------------------------------|------|
| Supply voltage <sup>(2)</sup> | V <sub>CC1</sub> , V <sub>CC2</sub>   | -0.5 | 6                                     | V    |
| Voltage at INx,<br>OUTx, ENx  | V                                     | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V    |
| Output current                | lo                                    | -15  | 15                                    | mA   |
| Temperature                   | Operating junction temperature, $T_J$ |      | 150                                   | °C   |
| Temperature                   | Storage temperature, T <sub>stg</sub> | -65  | 150                                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values

(3) Maximum voltage must not exceed 6 V.

### 6.2 ESD Ratings

|                    |                                            |                                                                                                | VALUE | UNIT |
|--------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|-------|------|
|                    |                                            | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                | ±6000 |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specification JESD22-C101, all<br>pins <sup>(2)</sup> | ±1500 | V    |
|                    |                                            | Contact discharge per IEC 61000-4-2; Isolation barrier withstand $test^{(3)}$ <sup>(4)</sup>   | ±8000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

(3) IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device.

(4) Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                     |                             |                                               | MIN  | NOM              | MAX                    | UNIT |
|-------------------------------------|-----------------------------|-----------------------------------------------|------|------------------|------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply Voltage              |                                               | 2.25 |                  | 5.5                    | V    |
| Vcc<br>(UVLO+)                      | UVLO threshold when supply  | UVLO threshold when supply voltage is rising  |      |                  |                        | V    |
| Vcc<br>(UVLO-)                      | UVLO threshold when supply  | JVLO threshold when supply voltage is falling |      |                  |                        | V    |
| Vhys<br>(UVLO)                      | Supply voltage UVLO hystere | 100                                           | 200  |                  | mV                     |      |
| V <sub>IH</sub>                     | High level Input voltage    | 0.7 x V <sub>CCI</sub>                        |      | V <sub>CCI</sub> | V                      |      |
| V <sub>IL</sub>                     | Low level Input voltage     |                                               | 0    |                  | 0.3 x V <sub>CCI</sub> | V    |
|                                     |                             | $V_{CCO} = 5 V^{(2)}$                         | -4   |                  |                        | mA   |
| I <sub>OH</sub>                     | High level output current   | V <sub>CCO</sub> = 3.3 V                      | -2   |                  |                        | mA   |
|                                     |                             | V <sub>CCO</sub> = 2.5 V                      | -1   |                  |                        | mA   |
|                                     |                             | V <sub>CCO</sub> = 5 V                        |      |                  | 4                      | mA   |
| I <sub>OL</sub>                     | Low level output current    | V <sub>CCO</sub> = 3.3 V                      |      |                  | 2                      | mA   |
|                                     |                             | V <sub>CCO</sub> = 2.5 V                      |      |                  | 1                      | mA   |
| DR                                  | Data Rate                   |                                               | 0    |                  | 100                    | Mbps |
| T <sub>A</sub>                      | Ambient temperature         |                                               | -55  | 25               | 125                    | °C   |



### 6.4 Thermal Information

|                                              | ISOS141                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMAL METRIC <sup>(1)</sup>                | DBQ (SOIC)                                                                                                                                                                                                                        | UNIT                                                                                                                                                                                                                                                                                                                                                         |
|                                              | 16 PINS                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                              |
| Junction-to-ambient thermal resistance       | 109                                                                                                                                                                                                                               | °C/W                                                                                                                                                                                                                                                                                                                                                         |
| Junction-to-case (top) thermal resistance    | 54.4                                                                                                                                                                                                                              | °C/W                                                                                                                                                                                                                                                                                                                                                         |
| Junction-to-board thermal resistance         | 51.9                                                                                                                                                                                                                              | °C/W                                                                                                                                                                                                                                                                                                                                                         |
| Junction-to-top characterization parameter   | 14.2                                                                                                                                                                                                                              | °C/W                                                                                                                                                                                                                                                                                                                                                         |
| Junction-to-board characterization parameter | 51.4                                                                                                                                                                                                                              | °C/W                                                                                                                                                                                                                                                                                                                                                         |
| Junction-to-case (bottom) thermal resistance |                                                                                                                                                                                                                                   | °C/W                                                                                                                                                                                                                                                                                                                                                         |
|                                              | Junction-to-ambient thermal resistance      Junction-to-case (top) thermal resistance      Junction-to-board thermal resistance      Junction-to-top characterization parameter      Junction-to-board characterization parameter | THERMAL METRIC <sup>(1)</sup> DBQ (SOIC)        16 PINS        Junction-to-ambient thermal resistance        Junction-to-case (top) thermal resistance        Junction-to-board thermal resistance        Junction-to-top characterization parameter        Junction-to-board characterization parameter        Junction-to-board characterization parameter |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Power Ratings

|                 | PARAMETER                              | TEST CONDITIONS                                                                          | MIN | TYP | MAX | UNIT |  |  |
|-----------------|----------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| ISOS141         |                                        |                                                                                          |     |     |     |      |  |  |
| PD              | Maximum power dissipation (both sides) | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, \text{ T}_1 = 150^{\circ}\text{C}, \text{ C}_1 = 15$ |     |     | 200 | mW   |  |  |
| P <sub>D1</sub> |                                        | pF, Input a 50-MHz 50% duty cycle                                                        |     |     | 75  | mW   |  |  |
| P <sub>D2</sub> | Maximum power dissipation (side-2)     | square wave                                                                              |     |     | 125 | mW   |  |  |



# 6.6 Insulation Specifications

|                   |                                                     |                                                                                                                                                                               | VALUE             |                  |  |
|-------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|--|
|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                               | DBQ-16            |                  |  |
| CLR               | External clearance <sup>(1)</sup>                   | Shortest terminal-to-terminal distance through air                                                                                                                            | >3.7              | mm               |  |
| CPG               | External creepage <sup>(1)</sup>                    | Shortest terminal-to-terminal distance across the package surface                                                                                                             | >3.7              | mm               |  |
| DTI               | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                                                                                     | >21               | um               |  |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                         | >600              | V                |  |
|                   | Material group                                      | According to IEC 60664-1                                                                                                                                                      | I                 |                  |  |
|                   | Overvoltage category per IEC 60664-1                | Rated mains voltage $\leqslant$ 300 $V_{RMS}$                                                                                                                                 | 1-111             |                  |  |
| DIN VDE           | E V 0884-11:2017-01 <sup>(2)</sup>                  |                                                                                                                                                                               |                   |                  |  |
| VIORM             | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                          | 848               | V <sub>PK</sub>  |  |
| V <sub>IOWM</sub> | Maximum working isolation voltage                   | AC voltage; Time dependent dielectric breakdown<br>(TDDB) Test<br>See 图 10-7                                                                                                  | 600               | V <sub>RMS</sub> |  |
|                   |                                                     | DC voltage                                                                                                                                                                    | 848               | V <sub>DC</sub>  |  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                 | $V_{\text{TEST}} = V_{\text{IOTM}},$<br>t = 60 s (qualification);<br>$V_{\text{TEST}} = 1.2 \text{ x } V_{\text{IOTM}},$<br>t= 1 s (100% production)                          | 4242              | V <sub>PK</sub>  |  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>      | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, V <sub>TEST</sub> = 1.3 x V <sub>IOSM</sub> (qualification)                                                             | 4000              | V <sub>PK</sub>  |  |
|                   |                                                     | Method a, After Input-output safety test subgroup 2/3,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s;<br>$V_{pd(m)} = 1.2 \text{ x } V_{IORM}$ , $t_m = 10$ s                    | ≤5                |                  |  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                      | Method a, After environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s;<br>$V_{pd(m)} = 1.2 \text{ x } V_{IORM}$ , $t_m = 10$ s                           | ≤5                | рС               |  |
|                   |                                                     | Method b; At routine test (100% production) and<br>preconditioning (type test)<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 1 s$ ;<br>$V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1 s$ | ≤5                |                  |  |
| CIO               | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 x sin (2 π ft), f = 1 MHz                                                                                                                               | ~1                | pF               |  |
|                   |                                                     | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                | >10 <sup>12</sup> |                  |  |
| R <sub>IO</sub>   | Isolation resistance <sup>(5)</sup>                 | $V_{IO}$ = 500 V, 100°C $\leqslant T_{A} \leqslant$ 125°C                                                                                                                     | >10 <sup>11</sup> | Ω                |  |
|                   |                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                             | >10 <sup>9</sup>  |                  |  |
|                   | Pollution degree                                    |                                                                                                                                                                               | 2                 |                  |  |
|                   | Climatic category                                   |                                                                                                                                                                               | 55/125/21         |                  |  |
| UL 1577           | · · · · · · · · · · · · · · · · · · ·               |                                                                                                                                                                               |                   |                  |  |
| V <sub>ISO</sub>  | Maximum withstanding isolation voltage              | $V_{\text{TEST}} = V_{\text{ISO}}$ , t = 60 s (qualification),<br>$V_{\text{TEST}} = 1.2 \text{ x } V_{\text{ISO}}$ , t = 1 s (100% production)                               | 3000              | V <sub>RMS</sub> |  |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications.

(2) This coupler is suitable for *basic electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-terminal device.



#### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                         | UL                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Certifying according to DIN VDE V 0884-11:2017-01                                                                                                                                                           | Certifying according to UL 1577 Component Recognition Program |
| Maximum transient isolation voltage, 4242 V <sub>PK</sub> (DBQ-16); Maximum repetitive peak isolation voltage, 848 V <sub>PK</sub> (DBQ-16); Maximum surge isolation voltage, 4000 V <sub>PK</sub> (DBQ-16) | Single protection, 3000 V <sub>RMS</sub>                      |
| Basic certificate: planned                                                                                                                                                                                  | File number: planned                                          |

#### 6.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|                | PARAMETER                               | TEST CONDITIONS                                                                                                                                                                                        | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| DBQ-1          | 6 PACKAGE                               |                                                                                                                                                                                                        |     |     |      |      |
|                |                                         | $ \begin{array}{ c c c c c c } R_{\theta \ JA} = 109^{\circ}C/W, \ V_{I} = 5.5 \ V, \ T_{J} = 150^{\circ}C, \\ T_{A} = 25^{\circ}C \\ See \ \fbox{6-1} \end{array} $                                   |     |     | 209  | mA   |
| I <sub>S</sub> | Safety input, output, or supply current | $ \begin{array}{ c c c c c c c c } R_{\theta JA} = 109^{\circ} C/W, \ V_{I} = 3.6 \ V, \ T_{J} = 150^{\circ} C, \\ T_{A} = 25^{\circ} C \\ See \ \& 6-1 \end{array} $                                  |     |     | 319  |      |
|                |                                         | $ \begin{array}{l} {\sf R}_{\thetaJA} = 109^\circ{\rm C/W},  {\sf V}_{\rm I} = 2.75 {\sf V},  {\sf T}_{\rm J} = 150^\circ{\rm C}, \\ {\sf T}_{\rm A} = 25^\circ{\rm C} \\ {\sf See}   61 \end{array} $ |     |     | 417  | mA   |
| Ps             | Safety input, output, or total power    | R <sub>ℓ JA</sub> = 109°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C<br>See                                                                                                                      |     |     | 1147 | mW   |
| Ts             | Maximum safety temperature              |                                                                                                                                                                                                        |     |     | 150  | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

exceeded. These limits vary with the ambient temperature,  $T_A$ . The junction-to-air thermal resistance, R<sub>0 JA</sub>, in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_{S} = I_{S} \times V_{I}$ , where  $V_{I}$  is the maximum input voltage.



#### 6.9 Electrical Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                                         | MIN                                   | TYP | MAX                                   | UNIT  |
|----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|-----|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4 mA; See 图 8-1                                                                      | V <sub>CCO</sub> - 0.4 <sup>(1)</sup> |     |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4 mA; See 图 8-1                                                                       |                                       |     | 0.4                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                                         |                                       |     | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                                         | 0.3 x V <sub>CCI</sub>                |     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                                         | 0.1 x V <sub>CCI</sub>                |     |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | $V_{IH} = V_{CCI}$ <sup>(1)</sup> at INx or ENx                                                         |                                       |     | 10                                    | μA    |
| IIL                  | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                                     | -10                                   |     |                                       | μA    |
| СМТІ                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See <u></u> 8-4                   | 85                                    | 100 |                                       | kV/us |
| C <sub>i</sub>       | Input Capacitance <sup>(2)</sup>   | $V_{I} = V_{CC}/2 + 0.4 \times \sin(2 \pi \text{ ft}), \text{ f} = 2 \text{ MHz}, V_{CC} = 5 \text{ V}$ |                                       | 2   |                                       | pF    |

 $\label{eq:V_CC} V_{CCI} = \mbox{Input-side } V_{CC}; \ V_{CCO} = \mbox{Output-side } V_{CC} \\ \mbox{Measured from input pin to same side ground.}$ (1)

(2)

#### 6.10 Supply Current Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                            |            | SUPPLY<br>CURRENT | MIN | ТҮР | МАХ  | UNIT |
|----------------------------|----------------------------------------------------------------------------|------------|-------------------|-----|-----|------|------|
| ISOS141                    |                                                                            |            |                   |     |     |      |      |
|                            | EN1 = EN2 = 0 V; V <sub>1</sub> = 0 V (ISOS14                              | 1)         | I <sub>CC1</sub>  |     | 1   | 1.5  |      |
| Supply current - Disable   |                                                                            | 1)         | I <sub>CC2</sub>  |     | 0.8 | 1.1  |      |
|                            | $EN1 = EN2 = 0 V; V_1 = V_{CC1}^{(1)}(ISOS)$                               | 1/1)       | I <sub>CC1</sub>  |     | 4.3 | 6.3  |      |
|                            | $ENT - ENZ - 0.0, V_{I} - V_{CCI}$ (ISOS141)                               |            | I <sub>CC2</sub>  |     | 1.8 | 2.7  |      |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISOS141)              |            | I <sub>CC1</sub>  |     | 1.5 | 2.3  |      |
| Supply current - DC signal |                                                                            |            | I <sub>CC2</sub>  |     | 2   | 3    |      |
| (2)                        | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = V <sub>CCI</sub> (ISOS141) |            | I <sub>CC1</sub>  |     | 4.8 | 6.8  | mA   |
|                            |                                                                            |            | I <sub>CC2</sub>  |     | 3.2 | 4.9  | ШA   |
|                            |                                                                            | 1 Mbps     | I <sub>CC1</sub>  |     | 3.2 | 4.6  |      |
|                            |                                                                            | i wups     | I <sub>CC2</sub>  |     | 2.8 | 4.1  |      |
| Supply current - AC signal | All channels switching with square                                         | 10 Mhno    | I <sub>CC1</sub>  |     | 3.7 | 5.2  |      |
| (3)                        | wave clock input; C <sub>L</sub> = 15 pF                                   | 10 Mbps    | I <sub>CC2</sub>  |     | 4.2 | 5.7  |      |
|                            |                                                                            | 100 Mb = - | I <sub>CC1</sub>  |     | 8.6 | 11.3 |      |
|                            |                                                                            | 100 Mbps   |                   |     | 18  | 22   |      |

## 6.11 Electrical Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                           | MIN                                   | TYP | MAX                                 | UNIT  |
|----------------------|------------------------------------|---------------------------------------------------------------------------|---------------------------------------|-----|-------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -2mA; See 图 8-1                                         | V <sub>CCO</sub> - 0.3 <sup>(1)</sup> |     |                                     | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 2mA; See 图 8-1                                          |                                       |     | 0.3                                 | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                           |                                       | 0.  | 7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                           | 0.3 x V <sub>CCI</sub>                |     |                                     | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                           | 0.1 x V <sub>CCI</sub>                |     |                                     | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx           |                                       |     | 10                                  | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                       | -10                                   |     |                                     | μA    |
| CMTI                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See | 85                                    | 100 |                                     | kV/us |
| C <sub>i</sub>       | Input Capacitance <sup>(2)</sup>   | $V_I = V_{CC}/2 + 0.4 \times sin(2 \pi ft), f = 1 MHz, V_{CC} = 5 V$      |                                       | 2   |                                     | pF    |

#### 6.12 Supply Current Characteristics—3.3-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                         |         | SUPPLY<br>CURRENT | MIN | ТҮР  | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------------|---------|-------------------|-----|------|------|------|
| ISOS141                    |                                                                         |         |                   |     |      |      |      |
|                            | EN1 = EN2 = 0 V; V <sub>1</sub> = 0 V (ISOS14)                          | 1)      | I <sub>CC1</sub>  |     | 1    | 1.5  |      |
| Supply current - Disable   |                                                                         | ")      | I <sub>CC2</sub>  |     | 0.8  | 1.1  |      |
|                            | EN1 = EN2 = 0 V; V <sub>1</sub> = V <sub>CC1</sub> <sup>(1)</sup> (ISOS | 1/1)    | I <sub>CC1</sub>  |     | 4.3  | 6.3  |      |
|                            | $ENT = ENZ = 0 V; V_{I} = V_{CC1} (ISOS 141)$                           |         | I <sub>CC2</sub>  |     | 1.9  | 2.7  |      |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISOS141)           |         | I <sub>CC1</sub>  |     | 1.5  | 2.3  |      |
| Supply current - DC signal |                                                                         |         | I <sub>CC2</sub>  |     | 2    | 3    |      |
| (2)                        | $EN1 = EN2 = V_{CCI}; V_I = V_{CCI} (ISOS141)$                          |         | I <sub>CC1</sub>  |     | 4.8  | 6.8  | mΛ   |
|                            |                                                                         |         | I <sub>CC2</sub>  |     | 3.2  | 4.9  | mA   |
|                            |                                                                         | 1 Mhno  | I <sub>CC1</sub>  |     | 3.2  | 4.6  |      |
|                            |                                                                         | 1 Mbps  | I <sub>CC2</sub>  |     | 2.7  | 4.1  |      |
| Supply current - AC signal | All channels switching with square                                      | 10 Mhao | I <sub>CC1</sub>  |     | 3.5  | 5    |      |
| (3)                        | wave clock input; $C_L = 15 \text{ pF}$                                 | 10 Mbps | I <sub>CC2</sub>  |     | 3.7  | 5.2  |      |
|                            |                                                                         | 100 141 | I <sub>CC1</sub>  |     | 6.8  | 9.3  |      |
|                            | 100 Mbps                                                                |         | I <sub>CC2</sub>  |     | 13.7 | 16.4 |      |



# 6.13 Electrical Characteristics—2.5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                           | MIN                                   | TYP MA                   |       |
|----------------------|------------------------------------|---------------------------------------------------------------------------|---------------------------------------|--------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1mA; See 图 8-1                                         | V <sub>CCO</sub> - 0.2 <sup>(1)</sup> |                          | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1mA; See 图 8-1                                          |                                       | 0.                       | 2 V   |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                           |                                       | 0.7 x V <sub>CCI</sub> ( | ) V   |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                           | 0.3 x V <sub>CCI</sub>                |                          | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                           | 0.1 x V <sub>CCI</sub>                |                          | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx           |                                       | 1                        | 0 μΑ  |
| IIL                  | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                       | -10                                   |                          | μA    |
| СМТІ                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See | 85                                    | 100                      | kV/us |
| C <sub>i</sub>       | Input Capacitance (2)              | $V_I = V_{CC}/2 + 0.4 \times sin(2 \pi ft), f = 1 MHz, V_{CC} = 5 V$      |                                       | 2                        | pF    |

### 6.14 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                         |         | SUPPLY<br>CURRENT | MIN | ТҮР  | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------------|---------|-------------------|-----|------|------|------|
| ISOS141                    |                                                                         |         |                   |     |      |      |      |
|                            | EN1 = EN2 = 0 V; V <sub>1</sub> = 0 V (ISOS14)                          | 1)      | I <sub>CC1</sub>  |     | 1    | 1.5  |      |
| Supply aurrent Disable     |                                                                         | 1)      | I <sub>CC2</sub>  |     | 0.8  | 1.1  |      |
| Supply current - Disable   | EN1 = EN2 = 0 V; V <sub>1</sub> = V <sub>CC1</sub> <sup>(1)</sup> (ISOS | 1/1)    | I <sub>CC1</sub>  |     | 4.3  | 6.3  |      |
|                            | $EN1 = EN2 = 0.0$ ; $V_1 = V_{CC1}$ (ISOS141)                           |         | I <sub>CC2</sub>  |     | 1.8  | 2.7  |      |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISOS141)           |         | I <sub>CC1</sub>  |     | 1.4  | 2.3  |      |
| Supply current - DC signal |                                                                         |         | I <sub>CC2</sub>  |     | 2    | 3    |      |
| (2)                        | $EN1 = EN2 = V_{CCI}; V_I = V_{CCI} (ISOS141)$                          |         | I <sub>CC1</sub>  |     | 4.7  | 6.8  | mΛ   |
|                            |                                                                         |         | I <sub>CC2</sub>  |     | 3.2  | 4.9  | mA   |
|                            |                                                                         | 1 Mhna  | I <sub>CC1</sub>  |     | 3.1  | 4.6  |      |
|                            |                                                                         | 1 Mbps  | I <sub>CC2</sub>  |     | 2.7  | 4    |      |
| Supply current - AC signal | All channels switching with square                                      | 10 Mhna | I <sub>CC1</sub>  |     | 3.4  | 4.9  |      |
| (3)                        | wave clock input; C <sub>L</sub> = 15 pF                                | 10 Mbps | I <sub>CC2</sub>  |     | 3.5  | 4.9  |      |
|                            |                                                                         |         | I <sub>CC1</sub>  |     | 5.6  | 8.3  |      |
|                            | 100 Mbps                                                                |         | I <sub>CC2</sub>  |     | 10.8 | 13.8 |      |



#### 6.15 Switching Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                         | TEST CONDITIONS                                          | MIN | TYP  | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                            |                                                          |     | 10.7 | 16  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>        | See 图 8-1                                                |     |      | 4.9 | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                | Same-direction channels                                  |     |      | 4   | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                             |                                                          |     |      | 4.4 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                           | -See 图 8-1                                               |     | 2.4  | 3.9 | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                           | See 🖄 8-1                                                |     | 2.4  | 3.9 | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                          |                                                          |     | 9    | 20  | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                           |                                                          |     | 9    | 20  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISOS141 with F suffix | See 图 8-2                                                |     | 3    | 8.5 | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISOS141 with F suffix  | -                                                        |     | 7    | 20  | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                   | Measured from the time VCC goes<br>below 1.7V. See 图 8-3 |     | 0.1  | 0.3 | μs   |
| t <sub>ie</sub>                     | Time interval error                                                               | 2 <sup>16</sup> - 1 PRBS data at 100 Mbps                |     | 0.8  |     | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



#### 6.16 Switching Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                         | TEST CONDITIONS                                          | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                            |                                                          |     | 11  | 16  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>        | See 图 8-1                                                |     |     | 5   | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                | Same-direction channels                                  |     |     | 4.1 | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                             |                                                          |     |     | 4.5 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                           |                                                          |     | 1.3 | 3   | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                           | See 图 8-1                                                |     | 1.3 | 3   | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                          |                                                          |     | 17  | 30  | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                           |                                                          |     | 17  | 30  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISOS141 with F suffix | See 图 8-2                                                |     | 3.2 | 8.5 | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISOS141 with F suffix  | -                                                        |     | 17  | 30  | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                   | Measured from the time VCC goes<br>below 1.7V. See 图 8-3 |     | 0.1 | 0.3 | μs   |
| t <sub>ie</sub>                     | Time interval error                                                               | 2 <sup>16</sup> - 1 PRBS data at 100 Mbps                |     | 0.9 |     | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



#### 6.17 Switching Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                         | TEST CONDITIONS                                          | MIN | TYP | MAX  | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                            |                                                          |     | 12  | 18.5 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>        | - See   8-1                                              |     |     | 5.1  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                | Same-direction channels                                  |     |     | 4.1  | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                             |                                                          |     |     | 4.6  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                           |                                                          |     | 1   | 3.5  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                           | -See   8-1                                               |     | 1   | 3.5  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                          |                                                          |     | 22  | 40   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                           |                                                          |     | 22  | 40   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISOS141 with F suffix | See 图 8-2                                                |     | 3.3 | 8.5  | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISOS141 with F suffix  |                                                          |     | 18  | 40   | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                   | Measured from the time VCC goes<br>below 1.7V. See 图 8-3 |     | 0.1 | 0.3  | μs   |
| t <sub>ie</sub>                     | Time interval error                                                               | 2 <sup>16</sup> - 1 PRBS data at 100 Mbps                |     | 0.7 |      | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



#### 6.18 Insulation Characteristics Curves





# 6.19 Typical Characteristics





# 7 Operating Life Deration

The information in this section is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products.



- 1. Silicon operating life design goal is 100000 power-on hours (POH) at 105 °C junction temperature (does not include package interconnect life).
- 2. The predicted operating lifetime versus junction temperature is based on reliability modeling using wirebond lifetime as the dominant failure mechanism affecting device wear out for the specific device process and design characteristics.

#### Wirebond Life Derating Curve



0 V

 $V_{OH}$ 

- Vcc

0 V

VOH

0 V

### 8 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated

The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3ns, Z<sub>O</sub> Α. = 50 Ω. At the input, 50 Ω resistor is required to terminate Input Generator signal. It is not needed in actual application.  $C_L$  = 15 pF and includes instrumentation and fixture capacitance within ±20%. Β.



#### 图 8-1. Switching Characteristics Test Circuit and Voltage Waveforms

Copyright © 2016, Texas Instruments Incorporated

- The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>0</sub> Α. **= 50** Ω.
- Β. C<sub>L</sub> = 15 pF and includes instrumentation and fixture capacitance within ±20%.

#### 图 8-2. Enable/Disable Propagation Delay Time Test Circuit and Waveform





- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.
- B. Power Supply Ramp Rate = 10 mV/ns





A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

#### 图 8-4. Common-Mode Transient Immunity Test Circuit



# 9 Detailed Description

### 9.1 Overview

The ISOS141-SEP has an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. If the ENx pin is low then the output goes to high impedance. The ISOS141-SEP device also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, 🕅 9-1, shows a functional block diagram of a typical channel.

## 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 图 9-1. Conceptual Block Diagram of a Digital Capacitive Isolator

8 9-2 shows a conceptual detail of how the ON-OFF keying scheme works.



图 9-2. On-Off Keying (OOK) Based Modulation Scheme



#### 9.3 Feature Description

 $\frac{1}{8}$  9-1 provides an overview of the device features.

| 表 9-1. Device Features       |                         |                      |                   |         |                                              |  |  |  |
|------------------------------|-------------------------|----------------------|-------------------|---------|----------------------------------------------|--|--|--|
| PART NUMBER                  | CHANNEL DIRECTION       | MAXIMUM DATA<br>RATE | DEFAULT<br>OUTPUT | PACKAGE | RATED ISOLATION <sup>(1)</sup>               |  |  |  |
| ISOS141-SEP<br>With F suffix | 3 Forward,<br>1 Reverse | 100 Mbps             | Low               | DBQ-16  | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |  |  |  |

(1) See  $\ddagger 6.7$  for detailed isolation ratings.

#### 9.3.1 Radiation Tolerance

**Total Ionizing Dose (TID)**— ISOS141-SEP is a radiation tolerant, TI Space Enhanced Plastic (Space EP) device, and as such it has a Total Ionizing Dose (TID) level specified in the "Device Information" table on the front page. Testing and qualification of these products is done on a wafer level according to MIL-STD-883, Test Method 1019. Radiation Lot Acceptance Testing (RLAT) is performed at the 30-krad TID levels. A TID characterization report is available. Group E TID RLAT data are available with lot shipments as part of the QCI summary reports.

**Single-Event Effects (SEE)**— one-time SEE characterization was performed according to EIA/JEDEC standard, EIA/JEDEC57 to linear energy transfer (LET) = 43 MeV·cm<sup>2</sup>/mg. During testing, no Single-Event Latch-Up (SEL) or Single-Event Dielectric Rupture (SEDR) were observed.

**Neutron Displacement Damage (NDD)**— ISOS141-SEP was irradiated up to 1 × 10<sup>12</sup> n/cm<sup>2</sup>. A sample size of 15 units was exposed to radiation testing per MILSTD-883, Method 1017 for Neutron Irradiation.

**Radiation Testing and Characterization Reports**— are available for all radiation effects described in this section, to find the latest reports go to the ISOS141-SEP Technical Documentation section on TI.com.

#### 9.3.2 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISOS141-SEP device incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.



#### 9.4 Device Functional Modes

表 9-2 lists the functional modes for the ISOS141-SEP.

| V <sub>cci</sub> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|------------------|------------------|-------------------------------|---------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PU               | PU               | н                             | H or open                 | н                | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                  |                  | L                             | H or open                 | L                | A channel output assumes the logic state of its input.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|                  |                  | Open                          | H or open                 | Default          | Default mode: When INx is open, the corresponding channel output goes to its default logic state. Default is <i>Low</i> for ISOS141-SEP with F suffix.                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| x                | PU               | х                             | L                         | Z                | A low value of output enable causes the outputs to be high-<br>impedance.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| PD               | PU               | x                             | H or open                 | Default          | Default mode: When $V_{CCI}$ is unpowered, a channel output assumes<br>the logic state based on the selected default option. Default is <i>Low</i> for<br>ISOS141-SEP with F suffix.<br>When $V_{CCI}$ transitions from unpowered to powered-up, a channel<br>output assumes the logic state of the input.<br>When $V_{CCI}$ transitions from powered-up to unpowered, channel<br>output assumes the selected default state. |  |  |  |  |  |  |
| x                | PD               | х                             | х                         | Undetermined     | When $V_{CCO}$ is unpowered, a channel output is undetermined <sup>(1)</sup> .<br>When $V_{CCO}$ transitions from unpowered to powered-up, a channel<br>output assumes the logic state of the input.                                                                                                                                                                                                                         |  |  |  |  |  |  |

表 9-2. Function Table

(1)

The outputs are in undetermined state when 1.7 V < V<sub>CCI</sub>, V<sub>CCO</sub> < 2.25 V. A strongly driven input signal can weakly power the floating V<sub>CC</sub> through an internal protection diode and cause undetermined output. (2)

#### 9.4.1 Device I/O Schematics







# **10 Application and Implementation**

备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1 Application Information**

The ISOS141-SEP four channel digital isolator provides flexibility for multiple use cases in LEO applications. Used in conjunction with isolated power supplies, these devices help prevent noise currents on data buses, such as UART, SPI, RS-485, RS-232, and CAN from damaging sensitive circuitry. It can also be used to isolate multiple static signals in a system to provide additional redundancy and robustness. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, MCU or FPGA), and a data converter or a line transceiver, regardless of the interface type or standard.

Additionally, this digital isolator can be used as a logic-level translator in addition to providing isolation. Since an isolation barrier separates the two sides, each side can be sourced independently with any voltage within recommended operating conditions. The supply voltage range is from 2.25 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . As an example, it is possible to supply ISOS141-SEP  $V_{CC1}$  with 3.3 V (which is within 2.25 V to 5.5 V) and  $V_{CC2}$  with 5V (which is also within 2.25 V to 5.5 V).



## **10.2 Typical Application**

⊠ 10-1 shows ISOS141-SEP in the GaN half bridge circuit being used to isolate PWM signals from the halfbridge controller on the primary side to the half-bridge gate driver on the secondary side to achieve higher efficiency through synchronous rectification.



图 10-1. Isolated 75V to 5V 50W GaN-Based Half-Bridge Topology



#### **10.2.1 Design Requirements**

To design with these devices, use the parameters listed in  $\frac{10}{10}$  10-1.

表 10-1. Design Parameters

| PARAMETER                                              | VALUE         |
|--------------------------------------------------------|---------------|
| Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub>  | 2.25 to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 µF        |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 µF        |

#### 10.2.2 Detailed Design Procedure



The ISOS141-SEP device only require two external bypass capacitors to operate.

图 10-2. Typical ISOS141-SEP Circuit Hook-up



#### 10.2.3 Application Curve

The following typical eye diagrams of the ISOS141-SEP device indicates low jitter and wide open eye at the maximum data rate of 100 Mbps.



#### 10.2.3.1 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See 🔀 10-6 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 87.5% for lifetime which translates into minimum required insulation lifetime of 37.5 years at a working voltage that's 20% higher than the specified value.

[X] 10-7 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the insulation withstand capability of DBQ-16 package is 600 V<sub>RMS</sub> with a lifetime of >1000 years as illustrated in [X] 10-7. Factors, such as package size, pollution degree, and material group can limit the working voltage of a component.



Oven at 150 °C





图 10-7. Insulation Lifetime Projection Data



# **11 Power Supply Recommendations**

To help ensure reliable operation at data rates and supply voltages, a 0.1-  $\mu$  F bypass capacitor is recommended at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible.



# 12 Layout

### 12.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see 🛽 12-1). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

#### 12.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit boards. This PCB is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

### 12.2 Layout Example



图 12-1. Layout Example Schematic



# **13 Device and Documentation Support**

#### **13.1 Documentation Support**

#### 13.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Radiation hardened 3.3V CAN transceiver in space enhanced plastic package with standby mode datasheet
- Texas Instruments, Radiation hardened RS-422 dual differential drivers and receivers in space Enhanced Plastic datasheet
- Texas Instruments, Radiation-hardened, 2.2-V to 20-V, 1-A low-noise adjustable output LDO in Space Enhanced Plastic datasheet
- Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, Isolation Glossary
- Texas Instruments, How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems application report

#### **13.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **13.3 Community Resources**

#### 13.4 Trademarks

所有商标均为其各自所有者的财产。



# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





# **PACKAGE OUTLINE**

#### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



#### NOTES:

- Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MO-137, variation AB.

www.ti.com



# **EXAMPLE BOARD LAYOUT**

# D0008A

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





# **EXAMPLE STENCIL DESIGN**

SHRINK SMALL-OUTLINE PACKAGE

SSOP - 1.75 mm max height



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

www.ti.com



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •   | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  | ACTIVE | 0000         | DBQ     | 40   | 75  | RoHS & Green | . ,           |                     | 55 to 405    | 444505         |         |
| ISOS141FDBQSEP   | ACTIVE | SSOP         | DBQ     | 16   | 75  | ROHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 141FSE         | Samples |
| ISOS141FDBQTSEP  | ACTIVE | SSOP         | DBQ     | 16   | 250 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 141FSE         | Samples |
|                  |        |              |         |      |     |              |               |                     |              |                | Dampies |
| V62/21610-01XE   | ACTIVE | SSOP         | DBQ     | 16   | 250 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR |              | 141FSE         | Samples |
| V62/21610-01XE-T | ACTIVE | SSOP         | DBQ     | 16   | 75  | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR |              | 141FSE         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OUTLINE**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MO-137, variation AB.



# **EXAMPLE BOARD LAYOUT**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司