







<span id="page-0-0"></span>

**[LM2105](https://www.ti.com.cn/product/cn/lm2105?qgpn=lm2105)**

[ZHCSQ40C](https://www.ti.com.cn/cn/lit/pdf/ZHCSQ40) – JANUARY 2023 – REVISED SEPTEMBER 2023

# **LM2105** 具有 **5V UVLO** 和集成式自举二极管的 **107V**、**0.5A**、**0.8A** 半桥驱动器

# **1** 特性

- 可驱动两个采用半桥配置的 N 沟道 MOSFET
- 集成式自举二极管
- 5-V GVDD 上的典型欠压锁定
- BST 上的最大绝对电压为 107V
- SH 上的 19.5V 绝对最大负瞬态电压处理
- 0.5A/0.8A 峰值拉电流/灌电流
- 115ns 典型传播延迟

## **2** 应用

- [无刷直流](https://www.ti.com/motor-drivers/brushless-dc-bldc-drivers/overview.html) (BLDC) 电机
- 永磁同步电机 (PMSM)
- [无线真空吸尘器](https://www.ti.com/solution/cordless-vacuum-cleaner)
- [无线园艺工具和电动工具](https://www.ti.com/applications/industrial/appliances/overview.html)
- [电动自行车和电动踏板车](https://www.ti.com/solution/ebike-pedelec)
- [电池测试设备](https://www.ti.com/solution/battery-cell-formation-test-equipment)
- [离线不间断电源](https://www.ti.com/solution/single-phase-line-interactive-ups) (UPS)
- 通用 MOSFET 或 IGBT 驱动器

## **3** 说明

LM2105 是一款紧凑型高压栅极驱动器,专为驱动采用 同步降压或半桥配置的高侧和低侧 N 沟道 MOSFET 而 设计。集成的自举二极管无需使用外部分立式二极管, 从而节省布板空间并降低系统成本。

SH 引脚具有–1V 直流和 –19.5V 瞬态负电压处理能 力,可提升高噪声应用中的系统稳健性。该器件采用小 型热增强型 8 引脚 WSON 封装,可将驱动器放置在更 靠近电机相位的位置,从而改善 PCB 布局。 LM2105 还采用与业界通用引脚排列兼容的 8 引脚 SOIC 封 装。在低侧和高侧电源轨上均提供欠压锁定 (UVLO) 功 能,以在上电和断电期间提供保护。

哭丛启自



(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化版应用示意图





# **Table of Contents**





## **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同







<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**







Not to scale

#### 图 **5-2. DSG Package, 8-Pin WSON (Top View)**

#### 表 **5-1. Pin Functions**



(1) For 8-pin WSON package, TI recommends that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane must extend out from underneath the package to improve heat dissipation.

(2)  $G =$  Ground, I = Input, O = Output, and P = Power

## <span id="page-3-0"></span>**6 Specifications**

#### **6.1 Absolute Maximum Ratings**

Over operating junction temperature range and all voltages are with respect to GND (unless otherwise noted).<sup>(1)</sup>



(1) Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Values are verified by characterization and are not production tested.

## **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

Over operating junction temperature range and all voltages are with respect to GND (unless otherwise noted).



(1) Values are verified by characterization and are not production tested.

### **6.4 Thermal Information**



<span id="page-4-0"></span>

## **6.4 Thermal Information** (续)



(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## **6.5 Electrical Characteristics**

 $V_{GVDD}$  =  $V_{BST}$  = 12 V, GND =  $V_{SH}$  = 0 V, No Load on GL or GH, T<sub>J</sub> = 25°C (unless otherwise noted).



(1) Parameter not tested in production.



### <span id="page-5-0"></span>**6.6 Switching Characteristics**

 $\rm V_{GVDD}$  = V $_{\rm BST}$  = 12 V, GND = V $_{\rm SH}$  = 0 V, No Load on GL or GH, T $_{\rm J}$  = 25°C (unless otherwise noted).



## **6.7 Timing Diagrams**



图 **6-1. Timing Definition Diagram**

<span id="page-6-0"></span>

## **6.8 Typical Characteristics**

Unless otherwise specified, V<sub>GVDD</sub> = V<sub>BST</sub> = 12 V, GND = V<sub>SH</sub> = 0 V, No Load on GL or GH, T<sub>J</sub> = 25°C.





## **6.8 Typical Characteristics (continued)**

Unless otherwise specified, V<sub>GVDD</sub> = V<sub>BST</sub> = 12 V, GND = V<sub>SH</sub> = 0 V, No Load on GL or GH, T<sub>J</sub> = 25°C.





## **6.8 Typical Characteristics (continued)**

Unless otherwise specified, V<sub>GVDD</sub> = V<sub>BST</sub> = 12 V, GND = V<sub>SH</sub> = 0 V, No Load on GL or GH, T<sub>J</sub> = 25°C.





# <span id="page-9-0"></span>**7 Detailed Description**

## **7.1 Overview**

The LM2105 is a high-voltage gate driver designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The two outputs are independently controlled with two TTLcompatible input signals. The device can also work with CMOS type control signals at its inputs as long as the signals meet the turn-on and turn-off threshold specifications of the LM2105. The floating high-side driver is capable of working with a recommended BST voltage up to 105 V. A bootstrap diode is integrated in the LM2105 device to charge the high-side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails.

### **7.2** 功能方框图



### **7.3 Feature Description**

### **7.3.1 Start-Up and UVLO**

Both the high-side and the low-side driver stages include UVLO protection circuitry which monitors the supply voltage ( $V_{GVDD}$ ) and the bootstrap capacitor voltage ( $V_{BST-SH}$ ). The UVLO circuit inhibits each output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the GVDD pin of the device, both outputs are held low until V<sub>GVDD</sub> exceeds the UVLO threshold, typically 4.6 V. Any UVLO condition on the bootstrap capacitor ( $V_{\text{BST-SH}}$ ) disables only the high-side output (GH).



#### 表 **7-1. GVDD UVLO Logic Operation**











#### **7.3.2 Input Stages**

The INL and INH inputs operate independent of each other. There is no fixed time de-glitch filter implemented at the inputs and therefore propagation delay and delay matching are not sacrificed. In other words, there is no built-in dead time. If the dead time between two outputs is desired then that shall be programmed through the microcontroller. A small filter at each of the inputs of the driver further improves system robustness in noiseprone applications. The inputs have internal pulldown resistors with typical value of 200 kΩ. Thus, when the inputs are floating, the outputs are held low.

#### **7.3.3 Level Shift**

The level shift circuit is the interface from the high-side input, which is a GND referenced signal, to the high-side driver stage, which is referenced to the switch node (SH). The level shift allows control of the GH output which is referenced to the SH pin and provides excellent delay matching with the low-side driver.

#### **7.3.4 Output Stages**

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both outputs allow for efficient switching of the power MOSFETs. The lowside output stage is referenced to GND and the high-side is referenced to SH.

#### **7.3.5 SH Transient Voltages Below Ground**

In most applications, the body diode of the external low-side power MOSFET clamps the SH node to ground. In some situations, board capacitance and inductance can cause the SH node to transiently swing several volts below ground, before the body diode of the external low-side MOSFET clamps this swing. The SH pin in the LM2105 is allowed to swing below ground as long as specifications are not violated and conditions mentioned in this section are followed.

SH must always be at a lower potential than GH. Pulling GH more negative than specified conditions can activate parasitic transistors which may result in excessive current flow from the BST supply. This may result in damage to the device. The same relationship is true with GL and GND. If necessary, a Schottky diode can be placed externally between GH and SH or GL and GND to protect the device from this type of transient. The diode must be placed as close to the device pins as possible in order to be effective.

Low ESR bypass capacitors from BST to SH and from GVDD to GND are essential for proper operation of the gate driver device. The capacitor should be located at the leads of the device to minimize series inductance. The

Copyright © 2023 Texas Instruments Incorporated  $t$  . The component of the control of



<span id="page-11-0"></span>peak currents from GL and GH can be quite large. Any series inductance with the bypass capacitor causes voltage ringing at the leads of the device which must be avoided for reliable operation.

#### **7.4 Device Functional Modes**

The device operates in normal mode and UVLO mode. See  $\frac{1}{10}$  [7.3.1](#page-9-0) for more information on UVLO operation mode. In normal mode, when the  $V_{GVDD}$  and  $V_{BST-SH}$  are above UVLO threshold, the output stage is dependent on the states of the INH and INL pins. The outputs GH and GL will be low if input state is floating.



#### 表 **7-3. Input/Output Logic in Normal Mode of Operation**

(1) GH is measured with respect to SH.

(2) GL is measured with respect to GND.

## **8 Application and Implementation**

备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI' s customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

To operate power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level-shift circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack levelshifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers can also minimize the effect of high-frequency switching noise by being placed physically close to the power switch. Additionally, gate drivers can drive gate-drive transformers and control floating power-device gates, reducing the controller's power dissipation and thermal stress by moving the gate-charge power losses into the driver.

<span id="page-12-0"></span>

## **8.2 Typical Application**



图 **8-1. LM2105 Driving MOSFETs in a Half-Bridge Converter**



#### **8.2.1 Design Requirements**

 $\bar{\mathcal{R}}$  8-1 lists the design parameters of the LM2105.



# 表 **8-1. Design Example**

#### **8.2.2 Detailed Design Procedure**

#### *8.2.2.1 Select Bootstrap and GVDD Capacitor*

The bootstrap capacitor must maintain the  $V_{\text{BST-SH}}$  voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with 方程式 1.

$$
\Delta V_{\text{BST}} = V_{\text{GVDD}} - V_{\text{DH}} - V_{\text{BSTL}} = 10V - 2.1V - 4.45V = 3.45V \tag{1}
$$

where

- $V_{GVDD}$  = Supply voltage of the gate drive IC
- $V_{DH}$  = Bootstrap diode forward voltage drop
- $V_{\text{BSTL}}$  = BST falling threshold ( $V_{\text{BSTR(max)}}$   $V_{\text{BSTHYS}}$ )

Then, the total charge needed per switching cycle is estimated by 方程式 2.

$$
Q_{\text{TOTAL}} = Q_{\text{G}} + I_{\text{BSTS}} \times \frac{D_{\text{MAX}}}{f_{\text{SW}}} + \frac{I_{\text{BST}}}{f_{\text{SW}}} = 17 \text{nC} + 33.3 \mu \text{A} \times \frac{0.95}{50 \text{kHz}} + \frac{130 \mu \text{A}}{50 \text{kHz}} = 20 \text{nC}
$$
 (2)

#### where

- $Q_G$  = Total MOSFET gate charge
- $\cdot$  I<sub>BSTS</sub> = BST to VSS leakage current
- $D_{\text{Max}}$  = Converter maximum duty cycle
- $I_{\text{RST}}$  = BST quiescent current

Next, use 方程式 3 to estimate the minimum bootstrap capacitor value.

$$
C_{\text{BOOT (MIN)}} = \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{BST}}} = \frac{20 \text{ nC}}{3.45 \text{ V}} = 5.8 \text{ nF}
$$
\n
$$
\tag{3}
$$

In practice, the value of the  $C_{\text{Boot}}$  capacitor must be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. 方程式 4 can be used to estimate the recommended bootstrap capacitance based on the maximum bootstrap voltage ripple desired for a specific application.

$$
C_{\text{BOOT}} > \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{BST\_RIPPLE}}} \tag{4}
$$

where

•  $\Delta V_{\text{BST RIPPLE}}$  = Maximum allowable voltage drop across the bypass capacitor based on system requirements

TI recommends having enough margins and to place the bootstrap capacitor as close to the BST and SH pins as possible.



As a general rule, the local V<sub>GVDD</sub> bypass capacitor must be 10 times greater than the value of C<sub>BOOT</sub>, as shown in 方程式 6.

$$
C_{\text{GVDD}} = 1 \, \mu \text{F} \tag{6}
$$

The bootstrap and bias capacitors must be ceramic types with X7R dielectric. The voltage rating must be twice that of the maximum  $V_{GVDD}$  considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability.

#### *8.2.2.2 Select External Gate Driver Resistor*

The external gate driver resistor,  $R_{GATE}$ , is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver.

The peak GH pullup current is calculated in 方程式  $7$ .

$$
I_{GHH} = \frac{V_{GVDD} - V_{DH}}{R_{GHH} + R_{GATE} + R_{GFET\_INT}}
$$
\n(7)

where

- $\cdot$  I<sub>GHH</sub> = GH Peak pullup current
- $V_{DH}$  = Bootstrap diode forward voltage drop
- R<sub>GHH</sub> = Gate driver internal GH pullup resistance, estimated from the testing conditions, that is R<sub>GHH</sub> =  $V_{GH~H}$  /  $I_{GH}$
- $R<sub>GATE</sub>$  = External gate drive resistance
- $R_{\text{GFET INT}}$  = MOSFET internal gate resistance, provided by transistor data sheet

Similarly, the peak GH pulldown current is shown in 方程式 8.

$$
IGHL = \frac{VGVDD - VDH}{RGHL + RGATE + RGFET_{INT}}
$$
 (8)

where

•  $R<sub>GHI</sub>$  is the GH pulldown resistance

The peak GL pullup current is shown in 方程式 9.

$$
I_{GLH} = \frac{V_{GVDD}}{R_{GLH} + R_{GATE} + R_{GFET\_INT}}\tag{9}
$$

where

•  $R_{GLH}$  is the GL pullup resistance

The peak GL pulldown current is shown in 方程式 10.

$$
I_{GLL} = \frac{V_{GVDD}}{R_{GLL} + R_{GATE} + R_{GFET\_INT}}
$$
\n(10)

where

•  $R_{GLL}$  is the GL pulldown resistance

For some scenarios, if the applications require fast turnoff, an anti-paralleled diode on  $R_{\text{Gate}}$  could be used to bypass the external gate drive resistor and speed up turnoff transition.

Copyright © 2023 Texas Instruments Incorporated  $t$  . The component of the control of



#### *8.2.2.3 Estimate the Driver Power Loss*

The total driver IC power dissipation can be estimated through the following components.

1. Static power losses, P<sub>QC</sub>, due to quiescent currents I<sub>GVDD</sub> and I<sub>BST</sub> is shown in 方程式 11.

$$
P_{QC} = V_{GVDD} \times I_{GVDD} + (V_{GVDD} - V_F) \times I_{BST} = 10V \times 0.43mA + (10V - 0.6V) \times 0.13mA = 5.52mW
$$
 (11)

2. Level-shifter losses, P<sub>IBSTS</sub>, due high-side leakage current I<sub>BSTS</sub> is shown in 方程式 12.

 $P_{IBSTS} = V_{BAT} \times I_{BSTS} \times D = 72V \times 0.033 \text{mA} \times 0.95 = 2.26 \text{mW}$  (12)

where

- D is the high-side switch duty cycle
- 3. Dynamic losses, P<sub>QG1&2</sub>, due to the FETs gate charge Q<sub>G</sub> as shown in 方程式 13.

$$
P_{QG1\&2} = 2 \times V_{GVDD} \times Q_G \times f_{SW} \times \frac{R_{GD_R}}{R_{GD_R} + R_{GATE} + R_{GFET_LINT}} = 2 \times 10V \times 17nC \times 50kHz \times \frac{5.25\Omega}{5.25\Omega + 4.7\Omega + 2.2\Omega}
$$
(13)  
= 7.35mW

where

- $Q_G$  = Total FETs gate charge
- $f_{SW}$  = Switching frequency
- $R_{GD, R}$  = Average value of pullup and pulldown resistor
- $R<sub>GATE</sub>$  = External gate drive resistor
- $R<sub>GFET</sub>$  INT = Internal FETs gate resistor
- 4. Level-shifter dynamic losses, PLS, during high-side switching due to required level-shifter charge on each switching cycle. For this example it is assumed that value of parasitic charge Q<sub>P</sub> is 2.5 nC, as shown in 方程 式 14.

$$
P_{LS} = V_{BST} \times Q_P \times f_{SW} = 72V \times 2.5nC \times 50kHz = 9mW
$$
 (14)

In this example, the sum of all the losses is 24 mW as a total gate driver loss. For gate drivers that include bootstrap diode, one should also estimate losses in the bootstrap diode. Diode forward conduction loss is computed as product of average forward voltage drop and average forward current.

方程式 15 estimates the maximum allowable power loss of the device for a given ambient temperature.

$$
P_{MAX} = \frac{T_J - T_A}{R_{\theta J A}}
$$
\n<sup>(15)</sup>

where

- $P_{MAX}$  = Maximum allowed power dissipation in the gate driver device
- $T_J$  = Junction temperature
- $T_A$  = Ambient temperature
- R $_{\theta,IA}$  = Junction-to-ambient thermal resistance

The thermal metrics for the driver package is summarized in the *Thermal Information* table of the data sheet. For detailed information regarding the thermal information table, refer to the Texas Instruments application note entitled *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)*.

<span id="page-16-0"></span>

#### **8.2.3 Application Curves**

图 8-2 and 图 8-3 show the rise times and turn-on propagation delays for the low side driver and the high side driver respectively. Likewise,  $\boxed{8}$  8-4 and  $\boxed{8}$  8-5 show the fall times and turn-off propagation delays. Each channel (INH, INL, GH, and GL) is labeled and displayed on the left hand of the waveforms.

The testing condition: load capacitance is 1 nF, gate resistor is 4  $\Omega$ , V<sub>DD</sub> = 12 V, f<sub>SW</sub> = 50 kHz.



## **9 Power Supply Recommendations**

The recommended bias supply voltage range for LM2105 is from 5 V to 18 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the  $V_{GVDD}$  supply circuit blocks. The upper end of this range is driven by the 18-V recommended maximum voltage rating of the GVDD pin. It is recommened that the voltage on GVDD pin is lower than the maximum recommended voltage to account for transient voltage spikes.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{GVDD}$  voltage drops, the device continues to operate in normal mode as long as the voltage drop does not exceed the hysteresis specification,  $V_{DDHYS}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 5-V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LM2105 to avoid triggering device-shutdown.

Copyright © 2023 Texas Instruments Incorporated  $t$  . The component of the control of



A local bypass capacitor must be placed between the GVDD and GND pins and this capacitor must be located as close to the device as possible. A low-ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across GVDD and GND: a low capacitance ceramic surface-mount capacitor for high-frequency filtering placed very close to GVDD and GND pins, and another high capacitance value surfacemount capacitor for IC bias requirements. In a similar manner, the current pulses delivered by the GH pin are sourced from the BST pin. Therefore, a local decoupling capacitor is recommended between the BST and SH pins.

<span id="page-18-0"></span>

## **10 Layout**

## **10.1 Layout Guidelines**

Optimum performance of half-bridge gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

- 1. Low-ESR and low-ESL capacitors must be connected close to the IC between GVDD and GND pins and between BST and SH pins to support high peak currents being drawn from GVDD and BST during the turnon of the external MOSFETs.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low-ESR electrolytic capacitor and a good-quality ceramic capacitor must be connected between the MOSFET drain and ground (GND).
- 3. To avoid large negative transients on the switch node (SH) pin, the parasitic inductances between the source of the top MOSFET and the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
	- The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver must be placed as close as possible to the MOSFETs.
	- The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced GVDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

### **10.2 Layout Example**



Copyright © 2023 Texas Instruments Incorporated  $t$  . The component of the control of



## <span id="page-19-0"></span>**11 Device and Documentation Support 11.1 Device Support**

#### **11.1.1** 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### **11.2 Documentation Support**

#### **11.2.1 Related Documentation**

For related documentation see the following:

• *Semiconductor and IC Packaging Thermal Metrics*, [SPRA953](https://www.ti.com/lit/pdf/SPRA953)

#### **11.3** 接收文档更新通知

要接收文档更新通知,请导航至 [ti.com](https://www.ti.com) 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### **11.4** 支持资源

TI E2E™ [支持论坛](https://e2e.ti.com)是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI [的《使用条款》](https://www.ti.com/corp/docs/legal/termsofuse.shtml)。

#### **11.5 Trademarks**

TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### **11.6** 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。

## **11.7** 术语表

TI [术语表](https://www.ti.com/lit/pdf/SLYZ022) 本术语表列出并解释了术语、首字母缩略词和定义。

### **12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 4-Jan-2024



**TEXAS** 

**ISTRUMENTS** 

#### **TAPE AND REEL INFORMATION**





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jun-2024



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# **DSG 8 WSON - 0.8 mm max height**

**2 x 2, 0.5 mm pitch** PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







# **PACKAGE OUTLINE**

# **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司