

Technical documentation





<span id="page-0-0"></span>

**[LM5170-Q1](https://www.ti.com.cn/product/cn/lm5170-q1?qgpn=lm5170-q1)**

[ZHCSFO3D](https://www.ti.com.cn/cn/lit/pdf/ZHCSFO3) – NOVEMBER 2016 – REVISED AUGUST 2021

# **LM5170-Q1** 多相双向电流控制器

# **1** 特性

- 符合面向汽车应用的 AEC-Q100 标准:
	- 器件温度等级 1:-40°C 至 +125°C 环境工作温 度范围
	- 器件 HBM ESD 分类等级 2
	- 器件 CDM ESD 分类等级 C4B
- [提供功能安全](https://www.ti.com/technologies/functional-safety/overview.html) – [可帮助进行功能安全系统设计的文档](https://www.ti.com.cn/product/cn/LM5170-Q1)
- 高压 (HV) 端口和低压 (LV) 端口的最高额定电压分 别为 100V 和 65V
- 1% 精密双向电流调节
- 1% 精密通道电流监测
- 5A 峰值半桥栅极驱动器
- 可编程或自适应死区时间控制
- 可选择与外部时钟同步的可编程振荡器频率
- 独立通道使能控制输入
- 模拟和数字通道电流控制输入
- 可编程逐周期峰值电流限制
- HV 和 LV 端口过压保护
- 二极管仿真可防止负电流
- 可编程软启动计时器
- 启动时执行 MOSFET 故障检测以及断路器控制
- 多相操作实现增相/减相



# **2** 应用

- [双电池汽车系统](https://www.ti.com/solution/automotive-dc-dc-converter)
- [超级电容或备用电池电源转换器](https://www.ti.com/applications/industrial/power-delivery/overview.html)
- [可堆叠降压或升压转换器](https://www.ti.com/solution/automotive-external-amplifier)

# **3** 说明

LM5170-Q1 控制器为汽车类 48V 和 12V 双电池系统 的双通道双向转换器提供必要的高电压和精密元器件。 该器件可按照 DIR 输入信号指定的方向调节高压和低 压端口间的平均电流。电流调节水平可通过模拟或数字 PWM 输入以编程方式设定。

双通道差分电流感测传感器和专用通道电流监测计可实 现 1% 的典型电流精度。稳定的 5A 半桥栅极驱动器能 够驱动功率不低于 500W/通道的并联金属氧化物半导 体场效应晶体管 (MOSFET) 开关。同步整流器的二极 管仿真模式可避免出现负向电流,但也支持通过非连续 操作模式提升轻载效率。通用保护特性包括逐周期电流 限制、HV 和 LV 端口过压保护、MOSFET 故障检测和 过热保护。

器件信息(1)

| 器件型号 |           | 封装         | 封装尺寸(标称值)                  |  |  |  |  |
|------|-----------|------------|----------------------------|--|--|--|--|
|      | LM5170-Q1 | 'TQFP (48) | $17.00$ mm $\times$ 7.00mm |  |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





# **Table of Contents**





# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同



# **5** 说明(续)

创新型平均电流模式控制机制维持恒定回路增益,允许使用单一 R-C 网络补偿升压和降压转换。振荡器频率最高 可调节至 500kHz, 能够与外部时钟同步。连接两个 LM5170-Q1 控制器执行三相或四相操作, 或者将多个控制器 与相移时钟同步来实现相位更多的操作,进而实现多相并行操作。UVLO 引脚的低电平状态可禁用处于低电流关 断模式下的 LM5170-Q1。

<span id="page-2-0"></span>

# **6 Pin Configuration and Functions**



图 **6-1. PHP Package 48-Pin TQFP Top View**

#### 表 **6-1. Pin Functions**



 $\blacksquare$ 



#### 表 **6-1. Pin Functions (continued)**



<span id="page-4-0"></span>

## 表 **6-1. Pin Functions (continued)**



(1) Note:  $G =$  Ground,  $I =$  Input,  $O =$  Output,  $P =$  Power



# <span id="page-5-0"></span>**7 Specifications**

# **7.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) For soldering specs, see [www.ti.com/packaging](http://www.ti.com/packaging).

# **7.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



<span id="page-6-0"></span>

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) *Recommended Operating Conditions* are conditions under which the device is intended to be functional. For specifications and test conditions, see the 节 *7.5*.

(2) Minimum input voltage in boost mode can be lower than 3 V after startup; but, is limited by the minimum off time.

(3) High junction temperatures degrade operating lifetime. Operating lifetime is de-rated for junction temperature greater than 125°C.

## **7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report.

## **7.5 Electrical Characteristics**

#### $F_{\text{OSC}}$  = 100 kHz;  $V_{\text{VCC}}$  = 10 V;  $V_{\text{VIN}}$  =  $V_{\text{HV-Port}}$  = 48 V and  $V_{\text{LV-Port}}$  = 12 V, unless otherwise stated.<sup>[\(1\)](#page-10-0)</sup>



Texas<br>Instruments [ZHCSFO3D](https://www.ti.com.cn/cn/lit/pdf/ZHCSFO3) – NOVEMBER 2016 – REVISED AUGUST 2021 **[www.ti.com.cn](https://www.ti.com.cn)**

# $F_{\text{OSC}}$  = 100 kHz;  $V_{\text{VCC}}$  = 10 V;  $V_{\text{VIN}}$  =  $V_{\text{HV-Port}}$  = 48 V and  $V_{\text{LV-Port}}$  = 12 V, unless otherwise stated.<sup>[\(1\)](#page-10-0)</sup>





## $F_{\text{OSC}}$  = 100 kHz;  $V_{\text{VCC}}$  = 10 V;  $V_{\text{VIN}}$  =  $V_{\text{HV-Port}}$  = 48 V and  $V_{\text{UV-Port}}$  = 12 V, unless otherwise stated.<sup>[\(1\)](#page-10-0)</sup>





#### $F_{\text{OSC}}$  = 100 kHz;  $V_{\text{VCC}}$  = 10 V;  $V_{\text{VIN}}$  =  $V_{\text{HV-Port}}$  = 48 V and  $V_{\text{UV-Port}}$  = 12 V, unless otherwise stated.<sup>[\(1\)](#page-10-0)</sup>



<span id="page-10-0"></span>

## $F_{\text{OSC}}$  = 100 kHz;  $V_{\text{VCC}}$  = 10 V;  $V_{\text{VIN}}$  =  $V_{\text{HV-Port}}$  = 48 V and  $V_{\text{UV-Port}}$  = 12 V, unless otherwise stated.<sup>(1)</sup>



(1) All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(2) Typical values correspond to  $T_J = 25^{\circ}$ C.

(3) Minimum and maximum limits apply over the –40°C to 125°C junction temperature range.



# <span id="page-11-0"></span>**7.6 Typical Characteristics**









**[LM5170-Q1](https://www.ti.com.cn/product/cn/lm5170-q1?qgpn=lm5170-q1)**

[ZHCSFO3D](https://www.ti.com.cn/cn/lit/pdf/ZHCSFO3) – NOVEMBER 2016 – REVISED AUGUST 2021 **[www.ti.com.cn](https://www.ti.com.cn)**





<span id="page-14-0"></span>

# **8 Detailed Description**

# **8.1 Overview**

The LM5170-Q1 device is a high performance, dual-channel bidirectional current controller intended to manage current transfer between a Higher Voltage Port (HV-Port) and a Lower Voltage Port (LV-Port) like the 48-V and 12-V ports of automotive dual battery systems. It integrates essential analog functions that enable the design of high power converters with a minimal number of external components. It regulates DC current in the direction designated by the DIR pin input signal. The current regulation level is programmed by the analog signal applied at the ISETA pin or the digital PWM signal at the ISETD pin. Independent enable signals activate each channel of the dual controller.

The dual-channel differential current sense amplifiers and dedicated channel current monitors achieve typical accuracy of 1%. The robust 5-A half-bridge gate drivers are capable of controlling parallel MOSFET switches delivering 500 W or more per channel. The diode emulation mode of the buck or boost synchronous rectifiers enables discontinuous mode operation for improved efficiency under light load conditions, and it also prevents negative current. Versatile protection features include the cycle-by-cycle peak current limit, overvoltage protection of both 48-V and 12-V battery rails, detection and protection of MOSFET switch failures, and overtemperature protection.

The LM5170-Q1 uses average current mode control which simplifies compensation by eliminating the right-half plane zero in the boost operating mode and by maintaining a constant loop gain regardless of the operating voltages and load level. The free-running oscillator is adjustable up to 500 kHz and can be synchronized to an external clock within ±20% of the free running oscillator frequency. Stackable multiphase parallel operation is achieved by connecting two LM5170-Q1 controllers in parallel for 3- or 4-phase operation, or by synchronizing multiple LM5170-Q1 controllers to external multiphase clocks for a higher number of phases. The UVLO pin provides master ON/OFF control that disables the LM5170-Q1 in a low quiescent current shutdown state when the pin is held low.

### **Definition of IC Operation Modes:**

- **Shutdown Mode:** When the UVLO pin is < 1.25 V, or VCC < 8 V, or nFAULT < 1.25 V, the LM5170-Q1 is in the shutdown mode with all gate drivers in the low state, all internal logic reset, and the VINX pin disconnected from the VIN pin. When UVLO < 1.25 V, the IC draws < 20 µA through the VIN and VCC pins.
- **Initialization Mode:** When the UVLO pin is > 1.5 V but < 2.5 V, and VCC > 8.5 V, and nFAULT > 2 V, the LM5170-Q1 establishes proper internal logic states and prepares for circuit operation.
- **Standby Mode:** When the UVLO pin is > 2.5 V, and VCC > 8.5 V, and nFAULT > 2 V, the LM5170-Q1 first performs fault detection for 2 to 3 ms, during which the external power MOSFETs are each checked for drainto-source short-circuit conditions. If a fault is detected, the LM5170-Q1 returns to the shutdown mode and is latched in shutdown until reset through UVLO or VCC pins. If no failure is detected, the LM5170-Q1 is ready to operate. The circuit breaker MOSFETs are turned on and the oscillator and ramp generators are activated, but the four gate drive outputs remain off until the EN1 or EN2 initiate the power delivery mode.
- **Power Delivery Mode:** When the UVLO pin > 2.5 V, VCC > 8.5 V, nFAULT > 2 V, EN1 or EN2 > 2 V, DIR is valid (> 2 V or < 1 V), and ISETA > 0 V, the SS capacitor is released and the LM5170-Q1 regulates the DC current at the level set at the ISETA pin.

# <span id="page-15-0"></span>**8.2 Functional Block Diagram**



<span id="page-16-0"></span>

## **8.3 Feature Description**

## **8.3.1 Bias Supply (VCC, VCCA)**

The LM5170-Q1 requires an external bias supply of 9 V to 12 V at the VCC and VCCA pins to function. If an external supply voltage is greater than 12 V, a 10-V LDO or switching regulator must be used to produce 10 V for VCC and VCCA. 图 8-1 shows typical connections of the bias supply. The VCC voltage is directly fed to the lowside MOSFET drivers. A 1-µF to 2.2-µF ceramic capacitor must be placed between the VCC and PGND pins to bypass the driver switching currents. The VCCA pin serves as the bias supply input for the internal logic and analog circuits for which the ground reference is the AGND pin. VCCA should be connected to VCC through a 25- to 50-Ω external resistor. A 0.1-µF to 1-µF bypass capacitor must be placed between the VCCA and AGND pins to filter out possible switching noise.

The internal VCC undervoltage (UV) detection circuit monitors the VCC voltage. When the VCC voltage falls below 8 V on the falling edge, the LM5170-Q1 is held in the shutdown state. For normal operation, the VCC and VCCA voltages must be greater than 8.5 V on a rising edge.



图 **8-1. VCC Bias Supply Connections**

#### **8.3.2 Undervoltage Lockout (UVLO) and Master Enable or Disable**

The UVLO pin serves as the master enable or disable pin. To use the UVLO pin to program undervoltage lockout control for the HV-port, LV-port, or VCC rail, see 节 *[8.5.2](#page-38-0)* for details.

There are two UVLO voltage thresholds. When the pin voltage is externally pulled below 1.25 V, the LM5170-Q1 is in shutdown mode, in which all gate drivers are in the OFF state, all internal logic resets, the VINX pin is disconnected from VIN pin, and the IC draws less than 20 µA through the VIN, VCC and VCCA pins.

When the VCC voltage is above the 8.5 V and the UVLO pin voltage is pulled higher than 1.5 V but lower than 2.5 V, the LM5170-Q1 is in the initialization mode in which the nFAULT pin is pulled up to approximately 5 V, but the rest of the LM5170-Q1 remain off.

When the UVLO pin is pulled higher than 2.5 V, which is the UVLO release threshold and the master enable threshold, the LM5170-Q1 starts the MOSFET failure detection in a period of 2 to 3 ms (see 节 *[8.3.16](#page-29-0)*). If no failure is detected, BRKG pin starts to source a 330-µA current to charge the gates of the breaker MOSFETs.

When the BRKG to BRKS voltage is above 8.5 V, the LM5170-Q1 enters standby mode. In standby mode, the VINX pin is internally connected to the VIN pin through an internal cutoff switch (see  $\boxtimes$  [8-2](#page-17-0)), and the internal 1-MΩ OVPB pullup resistor is connected to the CSB1 pin through another internal cutoff switch (see 88 [8-18](#page-31-0)). The oscillator and the RAMP1 and RAMP2 generators start to operate, and the SYNCOUT pin starts to send clock pulses at the oscillator frequency, and the LM5170-Q1 is ready to operate. The LO1, LO2, HO1, and HO2 drivers remain off until the EN1, EN2, and DIR inputs command them to operate.

When a MOSFET gate-to-source short-circuit failure is detected, the LM5170-Q1 is latched off. The latch can only be reset by pulling the VCC pin below 8 V, or by pulling the UVLO pin below 1.25 V. For details, see  $#$ *[8.3.16](#page-29-0)*.



### <span id="page-17-0"></span>**8.3.3 High Voltage Input (VIN, VINX)**

图 8-2 shows the external and internal configuration for the VIN and VINX pins. Both are rated at 100 Vdc. The VIN pin should be connected either directly to the voltage rail of the HV-Port, or through a small RC filter consisting of 10- to 20-Ω resistor and 0.1-µF to 1-µF bypass capacitor. The internal 330-µA current source supplying the BRKG pin is supplied by the VIN pin.

A cutoff switch connects and disconnects the VIN and VINX pins. When the UVLO pin voltage is greater than 2.5 V, and when the VCC voltage is greater than 8.5 V, the switch is closed and the VINX and VIN pins are connected.

The VINX pin serves as the supply pin for the RAMP generators (see 图 8-2 and 节 *[8.3.9](#page-22-0)* for details). It is also the high-side terminal of the internal 3-MegΩ pullup resistor for the OVPA pin (see 节 *[8.3.17](#page-31-0)* for details). Moreover, it serves as the HV-Port voltage sense for internal circuit use during operation.



图 **8-2. VIN and VINX Pins Configuration**

## **8.3.4 Current Sense Amplifier**

Each channel of the LM5170-Q1 has an independent bidirectional, high accuracy, and high-speed differential current sense amplifier. The differential current sense polarity is determined by the DIR command. The amplifier gain is 50, such that a smaller current sense resistor can be used to reduce power dissipation. The amplified current sense signal is used to perform the following functions:

- Applied to the inverting input of the error amplifier for current loop regulation.
- Used to reconstruct the channel current monitor signal at the IOUT1 and IOUT2 pins.
- Monitored by the cycle-by-cycle peak current limit comparator for instantaneous overcurrent protection.
- Sensed by the current zero cross detector to operate the synchronous rectifiers in diode emulation mode.

The current sense resistor Rcs should be selected for 50-mV current sense voltage when the channel DC current reaches the rated level. The CS1A, CS1B, CS2A, and CS2B pins should be Kelvin connected for accurate sensing.

It is very important that the current sense resistors are non-inductive. Otherwise the sensed current signals are distorted even if the parasitic inductance is only a few nH. Such inductance may not affect the current regulation during continuous conduction mode, but it does affect current zero cross detection, and hence the performance of diode emulation mode under light load. As a consequence, the synchronous rectifier gate pulse is truncated much earlier than the inductor current zero crossing, causing the body diode of the synchronous rectifier to conduct unnecessarily for a longer time. See the  $\#$  [8.3.15](#page-28-0) for details.

If the selected current sense resistor has parasitic inductance, see the  $# 9.1$  $# 9.1$  for methods to compensate for this condition and achieve optimal performance.



### **8.3.5 Control Commands**

#### *8.3.5.1 Channel Enable Commands (EN1, EN2)*

These pins are two state function pins. Always use CH-1 if only single-channel operation is required. Note that CH-2 can only be enabled when CH-1 is also enabled.

- 1. When the EN1 pin voltage is pulled above 2 V (logic state of 1), the HO1 and LO1 outputs are enabled through soft start.
- 2. When the EN1 pin voltage is pulled below 1 V (logic state of 0), CH-1 controller is disabled and both HO1 and LO1 outputs are turned off.
- 3. Similar behaviors for EN2, HO2 and LO2 of CH-2, except that the EN2 pin does not affect the SS pin. Refer to  $#8.3.10$  $#8.3.10$  for details.
- 4. When the EN1 and EN2 pins are left open, an internal 100-kΩ pulldown resistor sets them to the low state.
- 5. The built-in 2-µs glitch filters prevent errant operation due to the noise on the EN1 and EN2 signals.

## *8.3.5.2 Direction Command (DIR)*

This pin is a triple function pin.

- 1. When the DIR pin is actively pulled above 2 V (logic state of 1), the LM5170-Q1 operates in buck mode, and current flows from the HV-Port to the LV-Port.
- 2. When the DIR pin is actively pulled below 1 V (logic state of 0), the LM5170-Q1 operates in boost mode, and current flows from the LV-Port to the HV-Port.
- 3. When the DIR pin is in the third state that is different from the above two, it is considered an invalid command and the LM5170-Q1 remains in standby mode regardless of the EN1 and EN2 states. This tristate function prevents faulty operation when losing the DIR signal connection to the MCU.
- 4. When DIR changes state between 1 and 0 dynamically during operation, the transition causes the SS pin to discharge first to below 0.23 V, then the SS pin pulldown is released and the LM5170-Q1 goes through a new soft-start process to produce the current in the new direction. This eliminates surge current during the direction change.
- 5. The built-in 10-µs glitch filter prevents errant operation by noise on the DIR signal.

## *8.3.5.3 Channel Current Setting Commands (ISETA or ISETD)*

The LM5170-Q1 accepts the current setting command in the form of either an analog voltage or a PWM signal. The analog voltage uses the ISETA pin, and the PWM signal uses the ISETD pin. There is an internal ISETD decoder that converts the PWM duty ratio at the ISETD pin to an analog voltage at the ISETA pin. Owing to possible ground noise impact, TI recommends users to remove EN1 signal to achieve no load (0 A).

图 [8-3](#page-19-0) and 图 [8-4](#page-19-0) show the pin configurations for current programming with an analog voltage or a PWM signal. The channel DC current is expressed in terms of resulted differential current sense voltage  $V_{CS-dc}$ . When ISETA is used, the ISETD pin can be left open or connected to AGND. When ISETD is used, place a ceramic capacitor C<sub>ISFTA</sub> between the ISETA pin and AGND. C<sub>ISETA</sub> and the internal 100-kΩ at the output of the ISETD decoder forms a low-pass RC filter to attenuate the ripple voltage on ISETA. However, the RC filter delays the ISETD dynamic change to be reflected on ISETA. To limit the delay not to exceed  $T_{delay\ ISED}$ , the time constant of the RC filter should satisfy 方程式 1.

$$
100 \text{ k}\Omega \times C_{\text{ISETA}} \le \frac{T_{\text{delay\_ISETD}}}{4}
$$
 (1)

Therefore, the maximum C<sub>ISETA</sub> should be determined by 方程式 2:

$$
C_{\text{ISETA}} \le \frac{T_{\text{delay\_ISETD}}}{4 \times 100 \text{ k}\Omega} \tag{2}
$$

On the other hand, the time constant of the RC filter should be big enough for effective filtering. To attenuate the ripple by 40 dB, the RC filter corner frequency should be at least two decade below F<sub>ISETD</sub>, that is, [方程式](#page-19-0) 3



(3)

<span id="page-19-0"></span>
$$
\frac{1}{2\pi\times 100~k\Omega\times C_{\text{ISETA}}}\leq 0.01\times F_{\text{ISETD}}
$$

Therefore the minimum ISETD signal frequency should be determined by  $\overline{\pi}$   $\overline{\pi}$  4:

$$
F_{\text{ISETD}} \ge \frac{1}{2\pi \times 1 \text{ k}\Omega \times C_{\text{ISETA}}} \ge \frac{400}{2\pi \times T_{\text{delay\_ISETD}}}
$$
(4)

For instance, if ISETA is required to settle down to the steady-state in 1 ms following an ISETD duty ratio step change, namely T<sub>delay</sub> ISETD < 1 ms, the user should select C<sub>ISETA</sub> < 2.5 nF, and F<sub>ISETD</sub> > 64 kHz. If T<sub>delay</sub> ISETD < 0.1 ms, then C<sub>ISETA</sub>  $\leq$  250 pF, and F<sub>ISETD</sub>> 640 kHz. Note that the feedback loop property causes additional delay for the actual current to settle to the new regulation level.



图 **8-3. Pin Configurations for Current Setting Using an Analog Voltage Signal**



图 **8-4. Pin Configurations for Current Setting Using a PWM Signal**

The ISETA pin is directly connected to the noninverting input of the error amplifier. By ISETA programming, the channel DC current is determined by 方程式 5:

$$
V_{CS\,dc} = 0.02 \times V_{ISETA}
$$

Or by 方程式  $6:$ 

$$
I_{\text{c}}\text{channel\_dc} = \frac{V_{CS_{\text{c}}dc_{\text{c}}}}{\text{Rcs}}
$$

Or by 方程式 7:

$$
I_{\text{c}}\text{channel\_dc} = \frac{0.02 \times V_{\text{ISETA}}}{\text{Rcs}}
$$

#### where

• Rcs is the channel current sensing resistor value.

(5)

(6)

(7)



When using ISETD, the produced V<sub>ISETA</sub> by the internal decoder is equal to the product of the effective duty ratio of the ISETD PWM signal (D<sub>ISETD</sub>) and the 3.125-V internal reference voltage. The channel current is determined by 方程式 8:

 $IV_{\text{ISETA}} = 3.125 \text{ V} \times D_{\text{ISETD}}$  (8)

Or by 方程式 9:

$$
V_{CS dc} = 0.0625 \text{ V} \times D_{\text{ISETD}} \tag{9}
$$

Or by 方程式 10:

$$
I_{\text{channel\_dc}} = \frac{0.0625 \text{ V} \times \text{D}_{\text{ISETD}}}{\text{Rcs}}
$$
(10)

#### **8.3.6 Channel Current Monitor (IOUT1, IOUT2)**

The LM5170-Q1 monitors the real time inductor current in each channel at the IOUT1 and IOUT2 pins. The channel current is converted to a small current source scaled by the factors seen in 方程式 11 and 方程式 12:

$$
IOUT1 = \frac{V_{CS1}}{200 \Omega} + 25 \mu A
$$
 (11)

$$
IOUT2 = \frac{V_{CS2}}{200 \Omega} + 25 \mu A
$$
 (12)

where

- $V_{CS1}$  and  $V_{CS2}$  are the real time current sense voltage of CH-1 and CH-2, respectively
- the 25  $\mu$ A is a DC offset current superimposed on to the IOUT signals (refer to  $\boxed{8}$  8-5).

The DC offset current is introduced to raise the no-load signal above the possible ground noise floor. Because the monitor signal is in the form of current, an accurate reading can be obtained across a termination resistor even if the resistor is located far from the LM5170-Q1 but close to the MCU, thus rejecting potential ground differences between the LM5170-Q1 and the MCU.  $\boxtimes$  8-6 shows a typical channel current monitor through a 9.09-KΩ termination resistor and a 10-nF to 100-nF ceramic capacitor in parallel. The RC network converts the current monitor signal into a DC voltage proportional to the channel DC current. For example, when the current sense voltage DC component is 50 mVdc, namely V<sub>CS dc</sub> = 50 mV, the termination RC network will produce a DC voltage of 2.5 V. Note that the maximum IOUT pin voltage is internally clamped to approximately 4 V.



图 **8-5. Channel Monitor Current Source vs Current Sense Voltage**



图 **8-6. Channel Current Monitor**

**NSTRUMENTS** 

<span id="page-22-0"></span>

## **8.3.7 Cycle-by-Cycle Peak Current Limit (IPK)**

The internal 25-µA current source and a single external resistor  $R_{IPK}$  establishes a voltage at the IPK pin to program the cycle-by-cycle current limit threshold. To set the inductor peak current limit value to  $I_{PK}$ ,  $R_{IPK}$  should satisfy 方程式 13:

$$
R_{IPK} = \frac{Rcs \times I_{PK}}{1.1 \mu A}
$$
 (13)

 $I_{PK}$  should be greater than the inductor peak current at full load, and lower than the inductor's rated saturation current I<sub>sat</sub>.

Note that when the IPK pin voltage is greater than 4.5 V, either owing to a very large  $R_{IPK}$  value or the pin being open or some other reason, an internal monitor circuit will shut down the switching, preventing the LM5170-Q1 from operating with erroneous peak current limit threshold.

#### **8.3.8 Error Amplifier**

Each channel of the LM5170-Q1 has an independent gm error amplifier. The output of the error amplifier is connected to the COMP pin, allowing the loop compensation network to be applied between the COMP pins and AGND.

The LM5170-Q1 control loop is the inner current loop of the bidirectional converter system, of which the outer voltage loop can either be controlled by an MCU, a DSP, an FPGA, and so forth, or by an analog circuit. Because the LM5170-Q1 employs the averaged current mode control scheme, the inner loop is basically a first order system. As seen in  $\overline{88}$  [8-7](#page-23-0), a Type-II compensation network consisting of R<sub>COMP</sub>, C<sub>COMP</sub>, and C<sub>HF</sub> is adequate to stabilize the LM5170-Q1 inner current loop. Refer to  $# 9.1$  $# 9.1$  for details of the compensation network selection criteria.

#### **8.3.9 Ramp Generator**

Refer to  $\boxtimes$  [8-7](#page-23-0) for the circuit block diagram of the ramp generator, gm error amplifier, PWM comparator, and soft-start control circuit. The VINX pin serves as the supply pin for the ramp generator. Each ramp generator consists of an external RC circuit ( $R_{RAMP}$  and  $C_{RAMP}$ ) and an internal pulldown switch controlled by the clock signal.



<span id="page-23-0"></span>

图 **8-7. Error Amplifier, Ramp Generator, Soft Start, and PWM Comparator**

When the LM5170-Q1 is enabled,  $C_{RAMP1/2}$  is charged by the VINX pin through  $R_{RAMP1/2}$  at the beginning of each switching cycle. The internal pulldown FET discharges C<sub>RAMP1/2</sub> at the end of the cycle within a 200-ns internal, then the pulldown is released, and C<sub>RAMP1/2</sub> repeats the charging and discharging cycles. In general the RAMP RC time constant is much greater than the period of a switching cycle. Therefore, the RAMP pin voltages are sawtooth signals with a slope proportional to the HV-Port voltage. In this way the RAMP signals convey the line voltage info. Being directly used by the PWM comparators to determine the instantaneous switching duty cycles, the RAMP signals fulfill the line voltage feedforward function and enable the LM5170-Q1 to have a fast response to line transients.

#### **Note**

TI recommends users to select appropriate  $R_{RAMP}$  and  $C_{RAMP}$  values by the following equation such that the RAMP pins reach the peak value of approximately 5 V each cycle when VIN is at 48 V.

$$
R_{\text{RAMP}} = \frac{9.6}{F_{\text{sw}} \times C_{\text{RAMP}}}
$$
(14)

For instance, if F<sub>sw</sub> = 100 kHz, and C<sub>RAMP1</sub> = C<sub>RAMP2</sub> = 1 nF, a resistor of approximately 96 kΩ should be selected for  $R_{\text{RAMP1}}$  and  $R_{\text{RAMP2}}$ .

<span id="page-24-0"></span>

Because C<sub>RAMP1/2</sub> must be fully discharged every cycle through the 15- $\Omega$  channel resistor of the pulldown FET within the 150-ns minimum discharging interval,  $C_{\text{RAMP1/2}}$  should be limited to be less than 2.5 nF nominal at room temperature.

There is also a valid RAMP signal detection circuit for each channel to prevent the channel from errantly running into the maximum duty cycle if RAMP goes away. It detects the peak voltage of the RAMP signal. If the peak voltage is less than 0.6 V in consecutive cycles, it is considered an invalid RAMP and the channel will stop switching by turning both HO and LO off until the RAMP signal recovers. This 0.6-V voltage threshold defines the minimum operating voltage of the HV-Port to be approximately 5.76 V.

#### **8.3.10 Soft Start**

The soft-start feature helps the converter to gradually reach the steady-state operating point, thus reducing startup stresses and surge currents. With the LM5170-Q1, there are two ways to implement the soft start.

## *8.3.10.1 Soft-Start Control by the SS Pin*

Place a ceramic capacitor  $C_{SS}$  between the SS pin and AGND to program the soft-start time. When the EN1 voltage is < 1 V, an internal pulldown switch holds the SS pin at AGND. When the EN1 pin voltage is > 2 V, the SS pulldown is released, and C<sub>SS</sub> is charged up slowly by the internal 25-µA current source, as shown in  $\overline{88}$  [8-7.](#page-23-0) The slow ramping SS voltage clamps the COMP1 and COMP2 pins through two separate clamp circuits. Once the SS voltage exceeds the 1-V offset voltage, the PWM duty cycle starts to increase gradually from zero.

When EN1 is pulled below 1 V,  $C_{SS}$  is discharged by the internal pulldown FET. Once this pulldown FET is turned on, it remains on until the SS voltage falls below 0.23 V, which is the threshold voltage indicating the completion of SS discharge.

Note that the EN2 pin does not affect the SS pin. When EN1 and EN2 are enabled together, the CH-2 output will follow CH-1 by going through the same soft-start process. If EN2 is enabled at a later time and CH-1 has already completed soft start, CH-2 will not be affected by the SS pin. This allows the CH-2 current to ramp up quickly to supply the increased load current. However, when SS is pulled low, both CH-1 and CH-2 are affected at the same time.

#### *8.3.10.2 Soft Start by MCU Through the ISET Pin*

The MCU can control the soft start by gradually ramping up the ISETA voltage, or the ISETD PWM duty ratio, whichever is applicable. When ISETA or ISETD is used to control the soft start,  $C_{SS}$  should be properly selected to a value such that it does not interfere with the ISETA/D soft start.

#### *8.3.10.3 The SS Pin as the Restart Timer*

The SS pin also fulfills the function of a restart timer in an OVP event or following a DIR command change:

(1) Restart Timer in OVP: When OVPA or OVPB catches an overvoltage event (refer to  $#8.3.17$  $#8.3.17$ ), C<sub>SS</sub> is discharged immediately by the internal pulldown FET, and this FET remains ON as long as the overvoltage condition persists. When the overvoltage condition is removed and after the SS voltage is discharged to below 0.23 V, the SS pulldown is released, setting off a new soft-start cycle. The circuit may run in retry or hiccup mode if the overvoltage condition reappears. The retry frequency is determined by the SS capacitor as well as the nature of the overvoltage condition.

(2) Restart Timer: When DIR dynamically flips its state from 0 to 1, or 1 to 0 during operation,  $C_{SS}$  is first discharged to 0.23 V by the internal pulldown FET, then the pulldown is released to set off a new soft-start cycle to gradually build up the channel current in the new direction. In this way, the channel current overshoot is eliminated.

## **8.3.11 Gate Drive Outputs, Dead Time Programming and Adaptive Dead Time (HO1, HO2, LO1, LO2, DT)**

Each channel of the LM5170-Q1 has a robust 5-A (peak) half bridge driver to drive external N-channel power MOSFETs. As shown in  $\overline{8}$  [8-8,](#page-25-0) the low-side drive is directly powered by VCC, and the high-side driver by the bootstrap capacitor  $C_{BT}$ . During the on-time of the low-side driver, the SW pin is pulled down to PGND and  $C_{BT}$ is charged by VCC through the boot diode  $D_{\text{BT}}$ . TI recommends selecting a 0.1- $\mu$ F or larger ceramic capacitor for C<sub>BT</sub>, and an ultra-fast diode of 1 A and 100-V ratings for D<sub>BT</sub>. TI also strongly recommends users to add a 2-

<span id="page-25-0"></span> $Ω$  to 5- $Ω$  resistor (R<sub>BT</sub>) in series with D<sub>BT</sub> to limit the surge charging current and improve the noise immunity of the high-side driver.



图 **8-8. Bootstrap Circuit for High-Side Bias Supply**

During start-up in buck mode,  $C_{BT}$  may not be charged initially; the LM5170-Q1 then holds off the high-side driver outputs (HO1 and HO2) and sends LO pulses of 200-ns width in consecutive cycles to pre-charge  $C_{BT}$ . When the boot voltage is greater than the 6.5-V boot UV threshold, the high-side drivers output PWM signals at the HO1 and HO2 pins for normal switching action.

During start-up in boost mode,  $C_{BT}$  is naturally charged by the normal turnon of the low side MOSFET, therefore there is no such 200-ns pre-charge pulse at the LO pins.

To prevent shoot-through between the high-side and low-side power MOSFETs on the same half bridge leg, two types of dead time schemes can be chosen with the DT pin: the programmable dead time or built-in adaptive dead time.

To program the dead time, place a resistor  $R_{DT}$  across the DT and AGND pins as shown in  $\boxtimes$  [8-9.](#page-26-0)

The dead time t<sub>DT</sub> as depicted in  $\overline{8}$  [8-10](#page-26-0) is determined by 方程式 15:

$$
t_{DT} = R_{DT} \times 4 \frac{ns}{k\Omega} + 16 \text{ ns}
$$
 (15)

Note that this equation is valid for programming  $t_{DT}$  between 20 ns and 250 ns. When the power MOSFET is connected to the gate drive, its gate input capacitance  $C_{\text{ISS}}$  becomes a load of the gate drive output, and the HO and LO slew rate are reduced, leading to a reduced effective  $t_{DT}$  between the high- and low-side MOSFETs. The user should evaluate the effective  $t_{DT}$  to make sure it is adequate to prevent shoot-through between the highand low-side MOSFETs.

When the DT programmability is not used, simply connect the DT pin to VCC as shown in  $\boxtimes$  [8-11](#page-26-0), to activate the built-in adaptive dead time. The adaptive dead time is implemented by real time monitoring of a driver's output (either HO or LO) by the other driver (LO or HO) of the same half bridge switch leg, as shown in  $\boxtimes$  [8-11](#page-26-0) and  $\boxtimes$ [8-12.](#page-27-0) Only when a driver's output voltage falls below 1.25 V does the other driver starts turnon. The effectiveness of adaptive dead time is greatly reduced if a series gate resistor is used, or if the PCB traces of the gate drive have excessive impedance due to poor layout design.

<span id="page-26-0"></span>



图 **8-9. Dead Time Programming With DT Pin (Only One Channel is Shown)**



图 **8-10. Gate Drive Dead Time (Only One Channel is Shown)**



图 **8-11. Dead Time Programming With DT Pin (Only One Channel is Shown)**



(16)



图 **8-12. Adaptive Dead Time (Only One Channel is Shown)**

#### <span id="page-27-0"></span>**8.3.12 PWM Comparator**

Each channel of the LM5170-Q1 has a pulse width modulator (PWM) employing a high-speed comparator. It compares the RAMP pin signal and the COMP pin signal to produce the PWM duty cycle. Note that the COMP signal passes through a 1-V DC offset before it is applied to the PWM comparator, as shown in  $\boxtimes$  [8-7.](#page-23-0) Owing to this DC offset, the duty cycle can reduce to zero when the COMP pin or SS pin is pulled lower than 1 V. The maximum duty cycle is limited by the 200-ns minimum off-time. Note that the programmed dead time may reduce the maximum duty cycle because it is additional to the minimum off-time. Therefore, the available maximum duty cycle, for both buck and boost mode operation, is determined by 方程式 16.

$$
D_{MAX} = 1 - (200 \text{ ns} + t_{DT}) \times F_{sw}
$$

where

 $\cdot$  t<sub>DT</sub> is the dead time given by (15) or the adaptive dead time, whichever applicable.

This maximum duty cycle limits the minimum voltage step-down ratio in buck mode operation, and the maximum step-up ratio in boost mode operation.

Note that the maximum COMP voltage is clamped at approximately 1.5 V higher than the RAMP peak voltage. This prevents the COMP voltage from moving too far above the RAMP voltage which could cause longer recovery time during a large scale upward step load response.

## **8.3.13 Oscillator (OSC)**

The LM5170-Q1 oscillator frequency is set by the external resistor  $R_{\text{OSC}}$  connected between the OSC pin and AGND, as shown in 图 [8-13.](#page-28-0) The OSC pin must never be left open whether or not an external clock is present. To set a desired oscillator frequency  $F_{\text{OSC}}$ , R<sub>OSC</sub> is approximately determined by 方程式 17:

$$
R_{\text{OSC}} = \frac{40 \text{ k}\Omega \times 100 \text{ kHz}}{F_{\text{OSC}}} \tag{17}
$$

R<sub>OSC</sub> must be placed as close as possible to the OSC and AGND pins. Take the tolerance of the external resistor and the frequency tolerance indicated in 节 *[7.5](#page-6-0)* into account when determining the worst case operating frequency.

The LM5170-Q1 also includes a Phase-Locked Loop (PLL) circuit to manage multiphase interleaving phase angle as well as the synchronization to the external clock applied at the SYNCIN pin. When no external clock is present, the converter operates at the oscillator frequency given by 方程式 17. If an external clock signal of a frequency within  $\pm$  20% of F<sub>SW</sub> is applied (see  $\#$  [8.3.14](#page-28-0)), the converter will switch at the frequency of the external clock  $F_{EX\ CLK}$ , namely 方程式 18:

$$
F_{SW} = \begin{cases} F_{OSC} & (in Standardone) \\ F_{E \times_C CLK} & (in Synchronization) \end{cases}
$$
(18)

Two internal clock signals CLK1 and CLK2 are produced to control the interleaving operation of CH-1 and CH-2, respectively. The third clock signal is output at the SYNCOUT pin. All these three clock signals run at the same frequency of  $F_{SW}$ . The phase angles among these three clock signals are controlled by the state of the OPT pin. See  $\#$  [8.4.1](#page-33-0) for details.

<span id="page-28-0"></span>



图 **8-13. Oscillator and Interleaving Clock Programming**

## **8.3.14 Synchronization to an External Clock (SYNCIN, SYNCOUT)**

The LM5170-Q1 can synchronize to an external clock if  $F_{EX\ CLK}$  is within  $\pm 20\%$  of  $F_{OSC}$ . The SYNCIN clock pulse width should be in the range of 100 ns to 500 ns, with a high voltage level > 2 V and low voltage level < 1 V.

 $F_{EX\ CLK}$  can be adjusted dynamically. However the LM5170-Q1 PLL takes approximately 500 µs to settle down to the newly asserted frequency. During the PLL transient, the instantaneous  $F_{SW}$  may temporarily drop by 25%. To avoid overstress during the transient, TI recommends the user to reduce the load current to less than 50% by lowering the ISETA voltage or ISETD duty, or to simply turn off the dual-channels by setting EN1 = EN2 = 0 when making an the external clock change.

## **8.3.15 Diode Emulation**

The LM5170-Q1 has a built-in diode emulation function. Each channel has a real time current zero crossing detector to monitor instantaneous  $V_{CS}$ . When  $V_{CS}$  is detected to cross zero, the LM5170-Q1 turns off the gate drive of the synchronous rectifier to prevent negative current. In this way, the negative current is prevented and the light load efficiency is improved.  $\boxtimes$  8-14 shows key waveforms of a typical operation transiting into the diode emulation mode.



To obtain optimal diode emulation performance, it requires the V<sub>CS</sub> signal to be accurate in real time. Any signal distortion caused by parasitic inductances in the current sense resistor or sensing traces may lead to erroneous zero crossing detection and cause non-optimal diode emulation operation, and the sync FET may be turned off



<span id="page-29-0"></span>while the current is still high in the positive direction. See  $\#$  [9.1](#page-40-0) for coping with current sense parasitic inductances for optimal diode emulation operation.

#### **8.3.16 Power MOSFET Failure Detection and Failure Protection (nFAULT, BRKG, BRKS)**

The LM5170-Q1 includes a circuit to detect a MOSFET switch short-circuit failure during start-up. If a MOSFET drain and source are found shorted, the LM5170-Q1 pulls down the nFAULT pin to flag the fault, and the controller remains in an OFF state. This feature prevents the LM5170-Q1 from starting with a short-circuit-failed MOSFET, thereby preventing catastrophic failures.

The LM5170-Q1 also integrates a control circuit to control the circuit breaker. As shown in  $\boxtimes$  [8-15,](#page-30-0) the circuit breaker consists of a pair of back-to-back MOSFETs. When the breaker is off, the current path between the HV-Port and LV-Port is cut-off so as to prevent possible catastrophic failures.

#### **Note**

The failure detection function must be deactivated if the circuit breaker is not present, or if the circuit breaker FETs are not controlled by the LM5170-Q1.

#### *8.3.16.1 Failure Detection Selection at the SYNCOUT Pin*

Depending on application preference, the failure detection function can be activated or deactivated by the SYNCOUT pin. During start-up, the LM5170-Q1 first detects the external resistor attached to the SYNCOUT pin. To enable the failure detection function, do not place resistor between the SYNCOUT and AGND pins (refer to [图](#page-30-0) [8-15](#page-30-0) or 图 [8-16\)](#page-30-0).

To disable the failure detection function, place a 10-kΩ resistor between the SYNCOUT and AGND pins, as shown in  $\boxtimes$  [8-17,](#page-30-0) and the LM5170-Q1 skips the 2- to 3-ms interval of MOSFET failure detection. Instead, it will activate the standby mode in approximately 300 µs after VCC is above 8.5 V and UVLO is greater than 2.5 V. If the circuit breaker is not present or not controlled by the LM5170-Q1, do not leave the BRKG and BRKS pins floating, but terminate the BRKG and BRKS pins with 20-kΩ resistors as shown in  $\frac{88}{17}$ .

#### *8.3.16.2 Nominal Circuit Breaker Function*

If the failure detection function is enabled, which also implies the circuit breaker being controlled by the LM5170- Q1, the LM5170-Q1 will perform a MOSFET failure detection during start-up. The detection starts after the UVLO is pulled higher than 2.5 V and VCC above 8.5 V. The detection operation lasts for 2 to 3 ms. During the detection, the LM5170-Q1 checks the high-side and low-side MOSFETs of both channels as well as the circuit breaker MOSFETs to see if any of them has drain-to-source shorted. If no failure is detected, a 330-µA current source at the BRKG pin is turned on to charge up the breaker MOSFET gates. When the BRKG to BRKS voltage rises above 8.5 V, the LM5170-Q1 enters standby mode, waiting for the EN1 and EN2 commands to operate in power delivery mode. The voltage across BRKG and BRKS is internally clamped to 12 V, preventing overvoltage stress on the breaker MOSFET gates.

If a failure of any MOSFET is detected, the LM5170-Q1 immediately pulls the nFAULT pin low, and keeps the LM5170-Q1 in a latched shutdown mode, thereby preventing catastrophic failure.

The nFAULT pin can also be externally pulled low during normal operation and the LM5170-Q1 immediately turns off the circuit breaker and stays in a latched shutdown. There is a 2-µs glitch filter at the nFAULT pin to prevent errant shutdown by possible noises at the nFAULT pin.

To release the nFAULT shutdown latch, it requires the UVLO pin to be externally forced below 1.25 V, or VCC is below 8 V.

图 [8-15](#page-30-0) and 图 [8-16](#page-30-0) show two ways to use the circuit breaker function. A TVS is recommended to prevent surge voltage when the circuit breaker is turned off during operation.

The BRKG 330-µA current source is powered by the VIN pin, or the HV-Port. Therefore, the differential voltage between the HV-Port and LV-Port should be greater than 10 V to ensure that BRKG to BRKS voltage can establish > 8.5 V and allow the LM5170-Q1 to enter power delivery mode. The BRKG to BRKS voltage is internally clamped to 12 V if the differential voltage of the two ports is greater.

<span id="page-30-0"></span>

The load dump transient at the LV-Port may raise the rail voltage and reduce the differential voltage of the two ports to below 10 V. To maintain the circuit breaker to be closed during the transient, TI recommends adding a 1 nF to 10-nF capacitor across BRKG and BRKS to hold the gate voltage during the transient.

Note that the BRKG 330-µA current source will always be turned on once the LM5170 starts up. If the failure detection mode is deactivated, the LM5170-Q1 will also skip checking the BRKG to BRKS votlage condition. Therefore, the circuit breaker can still be controlled by the LM5170-Q1 even if the failure detection is deactivated. If the steady-state differential voltage between the HV-Port and LV-Port is less than 10 V during power up, TI does not recommend the user to activate the failure detection function. Also, if the differential voltage is less than 8 V, TI recommends not to use the circuit breaker function of the LM5170-Q1 at all.















#### <span id="page-31-0"></span>**8.3.17 Overvoltage Protection (OVPA, OVPB)**

As shown in 图 8-18 and 图 [8-19,](#page-32-0) the LM5170-Q1 includes the overvoltage protection function for both HV-Port and LV-Port. Use the OVPA pin for the HV-Port protection, and the OVPB pin for the LV-Port protection. It should be pointed out that the OVPB protection function is disabled during the boost operation mode, while the OVPA function is always enabled in both buck or boost operation modes.

### *8.3.17.1 HV-V- Port OVP (OVPA)*

A dedicated comparator monitors the HV-Port voltage through a resistor divider. The divider consists of an internal 3-MegΩ pullup resistor between the VINX and OVPA pins, and an external pulldown resistor between the OVPA pin and AGND. When the OVPA pin voltage exceeds the 1.185-V threshold, both HOs and LOs are turned off. At the same time  $C_{SS}$  is discharged, preparing for the restart through soft start when the OV alarm is removed. See  $\#$  [8.3.10](#page-24-0) for details.

#### *8.3.17.2 LV-Port OVP (OVPB)*

A dedicated comparator monitors the LV-Port voltage through a resistor divider. The divider consists of the internal 1-MegΩ pullup resistor between the CSB1 and OVPB pins, and an external pulldown resistor between the OVPB pin and AGND. When the OVPB pin voltage exceeds the 1.185-V threshold, both HOs and LOs are turned off. At the same time the SS capacitor is discharged, preparing to restart through soft start when the OV alarm is removed. See 节 *[8.3.10](#page-24-0)* for details.

Note the hysteresis voltage of both OVPA and OVPB comparators is approximately 100 mV. There are 5-µs built-in glitch filters for both OVPA and OVPB comparators. In addition, a small capacitor can be considered to place from the OVP pins to AGND. All these will help prevent errant operation by possible noises on the OVPA and OVPB signals.



图 **8-18. Overvoltage Protection: When Circuit Breaker Function is Not Used**

<span id="page-32-0"></span>



图 **8-19. Overvoltage Protection: When Circuit Breaker Function is Used**



# <span id="page-33-0"></span>**8.4 Device Functional Modes**

## **8.4.1 Multiphase Configurations (SYNCOUT, OPT)**

There are various options to make multiphase configurations.

#### *8.4.1.1 Multiphase in Star Configuration*

Each LM5170 synchronizes to an external clock, and the clock signals should have appropriate phase delays among them for proper multiphase interleaving operation. The interleave angle between the two phases of each LM5170-Q1 can be programmed to 180° or 240° by the OPT pin. $\bar{\mathcal{R}}$  8-1 summarizes the settings of the external clocks and the OPT pin state for multiphase configurations.

| <b>NUMBER</b><br><b>OF PHASES</b> | <b>PHASE SHIFT</b><br><b>BETWEEN EXTERNAL</b><br><b>CLOCKS FOR</b><br><b>MULTIPHASE</b><br><b>INTERLEAVING</b> | <b>OPT LOGIC</b><br>STATE <sup>(1)</sup> | <b>CH-2 PHASE</b><br><b>LAGGING VS CH-1</b> | <b>NUMBER OF LM5170-</b><br><b>Q1 CONTROLLERS</b><br><b>NEEDED</b> | <b>NUMBER OF EXTERNAL</b><br><b>CLOCKS NEEDED</b> |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------|
|                                   | $180^\circ$                                                                                                    |                                          | $180^\circ$                                 |                                                                    | 1 or $0$                                          |
|                                   | $120^\circ$                                                                                                    |                                          | $240^\circ$                                 | 2                                                                  |                                                   |
|                                   | $90^{\circ}$                                                                                                   |                                          | $180^\circ$                                 | ⌒                                                                  |                                                   |
| 6                                 | 60° or 120°                                                                                                    |                                          | $180^\circ$                                 | 3                                                                  |                                                   |
|                                   | $45^{\circ}$                                                                                                   |                                          | $180^\circ$                                 | 4                                                                  |                                                   |
| 2xN                               | (180° / N)                                                                                                     |                                          | $180^\circ$                                 | N                                                                  |                                                   |

表 **8-1. Multiphase Configurations With Individual External Clock**

(1) OPT State = 0 when the pin connects to AGND, and 1 when the pin voltage is > 2.5 V.







### *8.4.1.2 Configuration of 2, 3, or 4 Phases in Master-Slave Daisy-Chain Configurations*

This can be used to achieve 1, 2, 3, or 4 phases without using an external clock.  $\bar{\mathcal{R}}$  8-2 summarizes the OPT settings for the daisy-chain multiphase configurations.  $\&$  8-21 shows the daisy-chain connections for multiphase configurations.

| <b>NUMBER</b><br><b>OF PHASES</b> | <b>OPT LOGIC STATE<sup>(1)</sup></b> | <b>CH-2 PHASE</b><br>LAGGING VS CH-1 LAGGING VS CH-1 | <b>SYNCOUT PHASE</b> | <b>NUMBER OF LM5170-</b><br><b>Q1 CONTROLLERS</b><br><b>NEEDED</b> | <b>NUMBER OF EXTERNAL</b><br><b>CLOCKS NEEDED</b> |
|-----------------------------------|--------------------------------------|------------------------------------------------------|----------------------|--------------------------------------------------------------------|---------------------------------------------------|
|                                   |                                      | $180^\circ$                                          | $90^{\circ}$         |                                                                    | 0 or 1                                            |
|                                   |                                      | $240^\circ$                                          | $120^\circ$          |                                                                    | 0 or 1                                            |
|                                   |                                      | $180^\circ$                                          | $90^{\circ}$         |                                                                    | 0 or 1                                            |

表 **8-2. Multiphase Configurations With Built-In Daisy-Chain Master-Slave Configuration**

(1) OPT State = 0 when the pin connects to AGND, and 1 when the pin voltage is > 2.5 V.



#### 图 **8-21. Three or Four Phases Interchangeable Configuration**

#### *8.4.1.3 Configuration of 6 or 8 Phases in Master-Slave Daisy-Chain Configurations*

To configure 6 or 8 phases, it requires two daisy chains shown in  $\&$  [8-22](#page-35-0) through  $\&$  [8-25](#page-37-0). Note that two phaseshifted external clock signals are required for proper interleaving operation. When external clock signals are not available, the 6-phase can be configured in 120° interleaving, and 8-phase in 90° interleaving by daisy chain (refer to  $\boxtimes$  [8-23](#page-35-0) and  $\boxtimes$  [8-25](#page-37-0)), in which two phases of the system are synchronized in phase.



<span id="page-35-0"></span>










图 **8-24. Eight Phases 45° Interleaving Configuration**





图 **8-25. Eight Phases 90° Interleaving Configuration**

## **8.4.2 Multiphase Total Current Monitoring**

To minimize the number to signal lines, multichannel monitors can be combined into a total current monitor.  $\boxed{\mathbb{S}}$ 8-26 shows an example of total current monitor of a three phase system in which the unused fourth phase monitor (U2-IOUT2) is grounded.



图 **8-26. 3-Phase Total Current Monitor**

<span id="page-38-0"></span>

## **8.5 Programming**

#### **8.5.1 Dynamic Dead Time Adjustment**

In addition to a fixed dead time programming by  $R_{DT}$ , the dead time can be dynamically adjusted either by applying an analog voltage or a PWM signal as shown in  $\&$  8-27. Varying the analog voltage or the duty ratio of the PWM signal will adjust the DT programming. For analog adjustment, a single stage RC filter is recommended to filter out any possible noise. For PWM adjustment, a two-stage RC filter is recommended to minimize the ripple voltage resulted on the DT pin.



(a) Adjustment by Analog Voltage



(b) Dynamic Dead Time Adjustment



When an analog voltage is applied, the resulted dead time is determined by 方程式 19:

$$
t_{DT}(V_{ADJ}) = \left(\frac{1}{R_{DT}} + \frac{1}{R_{ADJ1} + R_{AJD2}} - \frac{0.8 \times V_{ADJ}}{R_{ADJ1} + R_{ADJ2}}\right)^{-1} \times 4\frac{ns}{k\Omega} + 16 \text{ ns}
$$
\n(19)

where

•  $V_{ADJ}$  is the analog voltage used to adjust the dead time

When a PWM signal is applied, the resulted dead time is determined by 方程式 20:

$$
t_{DT}(D_{ADJ}) = \left(\frac{1}{R_{DT}} + \frac{1}{R_{ADJ1} + R_{AJD2} + R_{AJD3}} - \frac{0.8 \times \left[ (V_{HI} - V_{LO}) \times D_{ADJ} + V_{LO} \right]}{R_{ADJ1} + R_{ADJ2} + R_{ADJ3}} \right)^{-1} \times 4 \frac{ns}{k\Omega} + 16 ns
$$
\n(20)

where

- $V_{HI}$  and  $V_{LO}$  are the high and low voltage levels of the PWM signal, respectively,
- $\cdot$  D<sub>ADJ</sub> is the duty factor of the PWM signal.

### **8.5.2 Optional UVLO Programming**

The UVLO pin is the LM5170-Q1's master enable pin. It can be directly controlled by an external control unit like an MCU.



(22)

<span id="page-39-0"></span>Nevertheless, the UVLO pin can also fulfill the undervoltage lockout function of a particular power rail. The rail can be either the HV-Port, or the LV-Port, or VCC. Use a resistor divider to set the UVLO threshold, as shown in 图 8-28. The divider should satisfy 方程式 21:

$$
\frac{R_{UVLO2}}{R_{UVLO1} + R_{UVLO2}} \times V_{UVLO} = 2.5 \text{ V}
$$
\n(21)

The UVLO hysteresis is accomplished with an internal 25- $\mu$  A current source. When UVLO > 2.5 V, the current source is activated to instantly raise the voltage at the UVLO pin. When the UVLO pin voltage falls below the 2.5-V threshold the current source is turned off, causing the voltage at the UVLO pin to fall. The UVLO hysteresis is determined by 方程式 22:

$$
V_{HYS} = R_{UVLO1} \times 25 \mu A
$$

An optional ceramic capacitor C<sub>UVLO</sub> can be placed in parallel with R<sub>UVLO2</sub> to improve the noise immunity. C<sub>UVLO</sub> is usually between 1 nF to 10 nF. A large  $C_{UVLO}$  may cause excessive delay to respond to a real UVLO event.

If 方程式 22 does not provide adequate hysteresis voltage, the user can add R<sub>UVLO3</sub> as shown in 图 8-29. The hysteresis voltage is thus given by 方程式 23:





## **9 Application and Implementation**

**Note**

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## **9.1 Application Information**

The LM5170-Q1 is suitable for the bidirectional DC-DC converters for the automotive 48-V and 12-V dual battery systems, and battery backup systems. It can also create stackable, high power, unidirectional buck or boost converters with balanced power sharing among multiphases.

#### **9.1.1 Typical Key Waveforms**

The following describes the typical power up sequence of the LM5170-Q1 bidirectional converter in a 48-V to 12- V dual battery system.



## *9.1.1.1 Typical Power-Up Sequence*

图 9-1 shows key waveforms of power-up sequence.





## *9.1.1.2 One to Eight Phase Programming*

图 [9-2](#page-42-0) and 表 [9-1](#page-42-0) show a typical logic control signals and external clock requirements to run an eight phase system

<span id="page-42-0"></span>





图 **9-2. Eight Phase Configuration**

### **9.1.2 Inner Current Loop Small Signal Models**

The following describes the inner current loop that is controlled by the LM5170-Q1. The outer voltage loop should be managed by the MCU, or by an external analog circuit. The interface signals between the inner current loop and outer voltage loop are basically the DIR and ISET signals, of which the DIR signal controls the current direction, and the ISET signal carries the error information of the outer voltage loop.



#### <span id="page-43-0"></span>*9.1.2.1 Small Signal Model*

图 9-3 shows the current loop block diagram. The power plant transfer function from the error voltage (Vea) to the channel inductor current  $(i_{\text{Lm}})$  is determined by the following, regardless the current flow direction.



#### 图 **9-3. Control Loop Block Diagram**

$$
H(s) = \frac{\hat{i}_{\rm lm}}{\hat{V}_{\rm ea}} = \frac{1}{K_{\rm FF} \times (R_{\rm CS} + R_{\rm S})} \times \frac{1}{s \times \frac{L_m}{R_{\rm CS} + R_{\rm S}} + 1}
$$
(24)

where

- $\cdot$  L<sub>m</sub> is the power inductor,
- $R_{CS}$  the current sense resistor,
- $R<sub>S</sub>$  the equivalent total resistance along the current path excluding  $R<sub>CS</sub>$ ,
- K<sub>FF</sub> the ramp generator coefficient. When the RAMP signal is generated per [方程式](#page-23-0) 14, K<sub>FF</sub> = 0.104.

#### *9.1.2.2 Inner Current Loop Compensation*

方程式 24 indicates that the power plant is basically a first-order system. A Type-II compensator as shown in 图 9-3 is adequate to stabilize the loop for both buck and boost mode operations.

Assuming the output impedance of the gm amplifier is  $R_{GM}$ , the gain from the inductor to the output of gm amplifier is determined by 方程式 25:

$$
G(s) = \frac{\hat{V}_{ea}}{\hat{l}_{m}} = 50 \times R_{CS} \times Gm \times [R_{GM} \text{ II } Z_{COMP}(s)]
$$
\n(25)

where

- the coefficient 50 is the current sense amplifier gain;
- Gm is the transconductance of the gm error amplifier, which is 1 mA/V;
- $Z_{\text{COMP}}(s)$  is the equivalent impedance of the compensation network seen at the COMP pin (see [方程式](#page-44-0) 26)

<span id="page-44-0"></span>
$$
Z_{COMP}(s) = \frac{1}{C_{HF} + C_{COMP}} \times \frac{1 + s \times R_{COMP} \times C_{COMP}}{s \times \left(1 + s \times R_{COMP} \times \frac{C_{HF} \times C_{COMP}}{C_{HF} + C_{COMP}}\right)}
$$
(26)

Usually C<sub>HF</sub> is << C<sub>COMP</sub>. Thus 方程式 26 can be simplified to 方程式 27:

$$
Z_{\text{COMP}}(s) = \frac{1}{C_{\text{COMP}}} \times \frac{1 + s \times R_{\text{COMP}} \times C_{\text{COMP}}}{s \times (1 + s \times R_{\text{COMP}} \times C_{\text{HF}})}
$$
(27)

Because R<sub>GM</sub> is > 5 Meg Ω, and the frequency range for loop compensation is usually above a few kHz, the effects of RGM on the loop gain in the interested frequency range becomes negligible. Therefore, substituting  $\dot{\pi}$ 程式 28 into [方程式](#page-43-0) 25, and neglecting R<sub>GM</sub>, one can get the following:

$$
G(s) = \frac{\hat{V}_{ea}}{\hat{i}_{m}} = \frac{50 \times R_{CS} \times Gm}{C_{COMP}} \times \frac{1 + s \times R_{COMP} \times C_{COMP}}{s \times (1 + s \times R_{COMP} \times C_{HF})}
$$
(28)

The total open-loop gain of the inner current loop is the product of H(s) and G(s):

$$
G_{\text{total}}(s) = H(s) \times G(s) \tag{29}
$$

Or:

$$
G_{\text{total}}(s) = \frac{1}{K_{FF} \times (R_{CS} + R_S) \times C_{\text{COMP}}} \times \frac{50 \times R_{CS} \times Gm}{s \times \frac{L_m}{R_{CS} + R_S} + 1} \times \frac{1 + s \times R_{\text{COMP}} \times C_{\text{COMP}}}{s \times (1 + s \times R_{\text{COMP}} \times C_{\text{HF}})}
$$
(30)

The poles and zeros of the total loop transfer function are determined by:

$$
f_{p1} = 0 \tag{31}
$$

$$
f_{p2} = \frac{(R_{CS} + R_S)}{2\pi \times L_m}
$$
\n(32)

$$
f_{p3} = \frac{1}{2\pi \times R_{\text{COMP}} \times C_{\text{HF}}} \tag{33}
$$

$$
f_z = \frac{1}{2\pi \times R_{\text{COMP}} \times C_{\text{COMP}}}
$$
(34)

To tailor the total inner current loop gain to cross over at  $f_{CO}$ , select the components of the compensation network according to the following guidelines, then fine tune the network for optimal loop performance.

1. The zero  $f_z$  is placed at the power stage pole  $f_{p2}$ ,

1

- 2. The pole  $f_{p3}$  is placed at approximately two decade higher then  $f_{\text{CO}}$ ,
- 3. The total open-loop gain is set to unity at  $f_{CO}$ , namely,

$$
|H(2i \times \pi \times f_{CO}) \times G(2i \times \pi \times f_{CO})| = 1
$$
\n(35)

Therefore, the compensation components can be derived from the above equations, as shown in [方程式](#page-45-0) 36.

#### Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=ZHCSFO3D&partnum=LM5170-Q1)* 45

<span id="page-45-0"></span> $\int$ 



$$
R_{COMP} = \frac{1}{50 \times R_{CS} \times Gm \times |H(2i \times \pi \times f_{CO})|} = \frac{K_{FF}}{50 \times R_{CS} \times Gm} \times |2i \times \pi \times f_{CO} \times L_m + (R_{CS} + R_S)|
$$
  
\n
$$
C_{COMP} = \frac{L_m}{(R_{CS} + R_S) \times R_{COMP}}
$$
  
\n
$$
C_{HF} = \frac{C_{COMP}}{100}
$$
 (36)

#### **9.1.3 Compensating for the Non-Ideal Current Sense Resistor**

TI strongly recommends employing a non-inductive resistor for  $R_{CS}$ . Even a few nH of inductance will cause the current sense signal to be remarkably distorted, as shown in  $\boxtimes$  [9-4](#page-46-0). The adversary consequences include reduced peak current limit than actually programmed and false current zero-crossing detection well above 0 A. The former may reduce the available maximum current to be delivered; and the latter will terminate the sync FET gate early and the body diode is used to conduct the remaining current, thereby reducing the efficiency as well as the accuracies of the channel DC current regulation and IOUT monitors under light load.

When the current sense resistor has some parasitic inductance, it is necessary to compensate the effects of inductance with an RC circuit, as shown in  $\boxtimes$  [9-5.](#page-46-0) The user should place a 1- $\Omega$  resistor in each of the current sense signal path, and the selection of C<sub>CS</sub> should satisfy 方程式 37, assuming the inductance of the current sense resistor is  $L_{CS}$ :

$$
C_{CS} = \frac{L_{CS}}{2 \Omega \times R_{CS}}
$$
 (37)

For instance, if R<sub>CS</sub> =1 mΩ, L<sub>CS</sub> = 1 nH, the required compensation capacitor C<sub>CS</sub> should be approximately 0.5 µF.

Note that selecting C<sub>CS</sub> greater than the value given by 方程式 37 would over compensate the inductance and consequently defer the current zero crossing detection point to a negative current. Excessively larger capacitor should not be used to prevent malfunction of the controller.

<span id="page-46-0"></span>



#### 图 **9-4. Effects of Parasitic Inductance on the Current Sense Signal and Zero Crossing Detection**



#### 图 **9-5. Compensation Network to Compensate the Current Sense Resistor**'**s Parasitic Inductance**



#### <span id="page-47-0"></span>**9.1.4 Outer Voltage Loop Control**

The LM5170-Q1 serves as a current regulator that regulates the DC component of the power inductor current to the value programmed at the ISETA pin. To regulate the output voltage, an outer voltage loop should be employed. The outer voltage loop can be implemented with an analog circuit (see  $\&$  9-6) or a digital circuit like an MCU (see  $\boxtimes$  9-7). The error voltage signal of the output voltage loop is the ISET command for the inner current loop.TI advises that the outer voltage loop crossover frequency should be one decade below that of the inner current loop crossover frequency  $f_{CO}$ . Refer to the LM5170-Q1 Design Calculator for the loop compensation guidance.



图 **9-6. Analog Outer Voltage Loop Control**



图 **9-7. Digital Outer Voltage Loop Control**



## **9.2 Typical Application**

## **9.2.1 60-A, Dual-Phase, 48-V to 12-V Bidirectional Converter**

A typical application example is a 60-A, dual-phase bidirectional converter as shown in  $\boxtimes$  9-8. The HV-Port voltage range is 32 V to 70 V and the LV-Port 0 V to 23 V. Each phase is able to deliver 30-Adc current through the inductor.



图 **9-8. Schematic of the Example Dual-Phase Bidirectional Converter**

#### *9.2.1.1 Design Requirements*

 $\bar{\mathcal{R}}$  [9-2](#page-49-0) lists the design parameters for this example.



## <span id="page-49-0"></span>表 **9-2. Design Parameters PARAMETER EXAMPLE VALUE NOTE**  $V_{\text{LV min}}$  and  $V$  6 V LV-Port minimum operating voltage  $V_{LV \text{ req}}$  14 V 14 V LV-Port nominal voltage  $V_{LV\ max}$  23 V LV-Port maximum operating voltage V<sub>HV</sub> <sub>min</sub>  $V_{\text{HV}}$  min and  $V_{\text{HV}}$  32 V  $\vert$  HV-Port minimum operating voltage V<sub>HV\_reg</sub> and the setting voltage 50 V and HV-Port nominal operating voltage V<sub>HV\_max</sub> extending voltage 70 V and TO V and HV-Port maximum operating voltage F<sub>SW</sub> F<sub>SW</sub> 200 kHz Switching frequency I<sub>max</sub> **1** and 1 and 1 and 20 A Maximum channel DC current, bidirectional Itotal 60 A Total bidirectional DC at the LV-Port

### *9.2.1.2 Detailed Design Procedure*

#### **9.2.1.2.1 Determining the Duty Cycle**

Obviously, the duty cycles are determined by 方程式 38 through 方程式 41:

$$
D_{BK\_min} = \frac{V_{LV\_reg}}{V_{HV\ max}} = \frac{14 \text{ V}}{70 \text{ V}} = 0.2
$$
 (38)

$$
D_{BK\_max} = \frac{V_{LV\_reg}}{V_{HV\ min}} = \frac{14 \text{ V}}{32 \text{ V}} = 0.438
$$
\n(39)

$$
D_{\text{BST\_min}} = \frac{V_{\text{HV\_reg}} - V_{\text{LV\_max}}}{V_{\text{HV\_reg}}} = \frac{50 \text{ V} - 23 \text{ V}}{50 \text{ V}} = 0.54 \tag{40}
$$

$$
D_{\text{BST\_max}} = \frac{V_{\text{HV\_reg}} - V_{\text{LV\_min}}}{V_{\text{HV\_reg}}} = \frac{50 \text{ V} - 6 \text{ V}}{50 \text{ V}} = 0.88 \tag{41}
$$

#### **9.2.1.2.2 Oscillator Programming**

To operate the converter at the desired switching frequency F<sub>SW</sub>, select the R<sub>OSC</sub> by satisfying  $\bar{\pi}$  #  $\pm$  17, namely,

$$
R_{\text{OSC}} = \frac{40 \text{ k}\Omega \times 100 \text{ kHz}}{100 \text{ kHz}} = 40 \text{ k}\Omega
$$
\n(42)

Choose the closest standard resistor, that is,  $R_{\text{OSC}}$  =40.2 k  $\Omega$ .

#### **9.2.1.2.3 Power Inductor, RMS and Peak Currents**

The inductor current has a triangle waveform, as shown in  $\boxtimes$  [9-4.](#page-46-0) TI recommends selecting an inductor such that its peak-to-peak ripple current is less than 80% of the channel inductor full load DC current. Therefore, the inductor should satisfy 方程式 43:

$$
L_{m} \ge \frac{V_{LV\_reg} \times (1 - D_{BK\_min})}{80\% \times I_{max} \times F_{sw}} = \frac{14 V \times (1 - 0.2)}{0.8 \times 30 A \times 100 kHz} = 4.67 \mu H
$$
\n(43)

Select  $L_m = 4.7 \mu H$ .

Then, the actual inductor peak to peak inductor current is determined by [方程式](#page-50-0) 44:

<span id="page-50-0"></span>

$$
I_{\text{pk-pk}} = \frac{V_{\text{LV\_reg}} \times (1 - D_{\text{BK\_min}})}{L_{\text{m}} \times F_{\text{sw}}} = \frac{14 \text{ V} \times (1 - 0.2)}{4.7 \text{ }\mu\text{H} \times 100 \text{ kHz}} = 23.83 \text{ A}
$$
\n(44)

The peak inductor current is determined by 方程式 45:

$$
I_{\text{peak}} = I_{\text{max}} + \frac{I_{\text{pk-pk}}}{2} = 30 \text{ A} + \frac{23.83}{2} = 41.9 \text{ A}
$$
 (45)

Select an inductor that has a saturation current  $I_{sat}$  at least 20% greater than  $I_{peak}$  to ensure full power with adequate margin. In this example, TI recommends selecting an inductor of  $I_{sat}$  > 49 A.

The power inductor's full load Root Mean Square (RMS) current  $I_{LMRMS}$  determines its conduction losses. The RMS current is given by 方程式 46:

$$
I_{\text{Lm\_RMS}} = \sqrt{I_{\text{max}}^2 + \frac{1}{12} \times I_{\text{pk-pk}}^2} = 30.8 \text{ A}
$$
 (46)

#### **9.2.1.2.4 Current Sense (R<sub>CS</sub>)**

To achieve the highest regulation accuracy over wider load range, the user should target to create 50-mV of V<sub>CS</sub> at full current. Therefore, R<sub>CS</sub> should be selected as 方程式 47:

$$
R_{CS} \le \frac{50 \text{ mV}}{I_{\text{max}}} = \frac{50 \text{ mV}}{30 \text{ A}} = 1.667 \text{ m}\Omega
$$
\n(47)

Ideally, a 1.5-mΩ current sense resistor should be chosen for this example. However, owing to availability, a standard non-inductive 1-mΩ current sense resistor is selected, namely,

$$
R_{CS} = 1.0 \text{ m}\Omega \tag{48}
$$

Because  $R_{CS}$  conducts the same current as the power inductor, its power dissipation is also determined by I<sub>Lm</sub><sub>RMS</sub>.

If the selected  $R_{CS}$  has parasitic inductance (assuming it is 1 nH), it should be compensated, and the compensation capacitor C<sub>CS</sub> should satisfy [方程式](#page-45-0) 37.

$$
C_{CS} = \frac{L_{CS}}{2 \Omega \times R_{CS}} = \frac{1 \text{ nH}}{2 \Omega \times 1 \text{ m}\Omega} = 0.5 \text{ }\mu\text{F}
$$
\n(49)

Select the closest standard capacitor,  $C_{CS}$  = 0.47 µF.

For optimal performance, it is good practice to add a 100-pF ceramic capacitor at each current sense pin to filter out common-mode noise, as shown in  $\boxed{8}$  [9-9](#page-51-0).

<span id="page-51-0"></span>**[LM5170-Q1](https://www.ti.com.cn/product/cn/lm5170-q1?qgpn=lm5170-q1)** [ZHCSFO3D](https://www.ti.com.cn/cn/lit/pdf/ZHCSFO3) – NOVEMBER 2016 – REVISED AUGUST 2021 **[www.ti.com.cn](https://www.ti.com.cn)**





图 **9-9. Current Sense With Compensation to Cancel the Effects of Parasitic Inductances**

#### **9.2.1.2.5 Current Setting Limits (ISETA or ISETD)**

TI recommends setting a hard limit of the maximum current programming signal such that the converter cannot be over driven by an errant current programming signal. Assume the converter is allowed up to 10% overloading current. Refer to [方程式](#page-19-0) 7, the analog current setting signal ISETA should be limited by the following voltage level:

$$
V_{\text{ISETA\_max}} \le \frac{110\% \times I_{\text{max}} \times R_{\text{CS}}}{0.02} = \frac{110\% \times 30 \text{ A} \times 1 \text{ m}\Omega}{0.02} = 1.65 \text{ V}
$$
(50)

Refer to [方程式](#page-21-0) 10, the PWM current setting signal ISETD should be limited by the following duty cycle:

$$
D_{\text{ISETD\_max}} \le \frac{110\% \times I_{\text{max}} \times R_{\text{CS}}}{0.0625 \text{ V}} = \frac{110\% \times 30 \text{ A} \times 1 \text{ m}\Omega}{0.0625 \text{ V}} = 52.8\%
$$
\n(51)

#### **9.2.1.2.6 Peak Current Limit**

One purpose of the peak current limit is to protect the power inductor from saturation. Select  $R_{IPK}$  such that the peak current limit threshold is 5~10% greater than  $I_{peak}$ . According to [方程式](#page-22-0) 13, one gets:

$$
R_{IPK} = \frac{R_{CS} \times 105\% \times I_{peak}}{1.1 \,\mu A} = \frac{1 \, m\Omega \times 105\% \times 41.9 \, A}{1.1 \,\mu A} = 40 \, k\Omega
$$
\n(52)

Select R<sub>IPK</sub> = 40.2 kΩ, which results in a nominal inductor peak current limit of 44.2 A per channel.



#### **9.2.1.2.7 Power MOSFETS**

The power MOSFETs must be chosen with a  $V_{DS}$  rating capable of withstanding the maximum HV-port voltage plus transient spikes (ringing). In this example, the maximum HV-rail voltage is 70 V. Selecting the 80 V rated MOSFETs will allow 10-V transient spikes.

When the voltage rating is determined, select the MOSFETs by making tradeoffs between the MOSFET  $R_{ds(ON)}$ and total gate charge Qg to balance the conduction and switching losses. For high power applications, parallel MOSFETs to share total power and reduce the dissipation on any individual MOSFET, hence relieving the thermal stress. The conduction losses in each MOSFET is determined by 方程式 53.

$$
P_{Q_{\text{cond}}} = \frac{1.8 \times R_{\text{ds}(\text{ON})}}{N} \times I_{Q_{\text{RMS}}}^2 \tag{53}
$$

where

- N is the number of MOSFETs in parallel
- 1.8 is the approximate temperature coefficient of the Rds(ON) at 125 °C
- and the total RMS switch current  $I_{\Omega$  RMS is approximately determined by 方程式 54

$$
I_{Q\_RMS} \approx \sqrt{D_{max}} \times I_{max} = \sqrt{D_{max}} \times I_{max}
$$
 (54)

where

 $\cdot$  D<sub>max</sub> is the maximum duty cycle, either in the buck mode or boost mode.

The switching transient rise and fall times are approximately determined by:

$$
\Delta t_{\text{rise}} \approx \frac{N \times Q_g}{4 \text{ A}}
$$
 (55)

$$
\Delta t_{\text{fall}} \approx \frac{\text{N} \times \text{Q}_{g}}{5 \text{ A}} \tag{56}
$$

And the switching losses of each of the paralleled MOSFETs are approximately determined by:

$$
P_{Q\_sw} = \frac{1}{2} \times C_{oss} \times V_{HV}^2 \times F_{sw} + \frac{1}{2} \times \frac{I_{peak}}{N} \times V_{HV} \times (\Delta t_{rise} + \Delta t_{fall}) \times F_{sw}
$$
(57)

where

 $\cdot$  C<sub>oss</sub> is the MOSFET's output capacitance.

The power MOSFET usually requires a gate-to-source resistor of 10 kΩ to 100 kΩ to mitigate the effects of a failed gate drive. When using parallel MOSFETs, a good practice is to use 1- to 2- $\Omega$  gate resistor for each MOSFET, as shown in  $\boxtimes$  [9-10](#page-53-0).



(59)

(60)

<span id="page-53-0"></span>

图 **9-10. Paralleled MOSFET Configuration**

If the dead time is not optimal, the body diode of the power synchronous rectifier MOSFET will cause losses in reverse recovery. Assuming the reverse recovery charge of the power MOSFET is  $Q_{rr}$ , the reverse recovery losses are thus determined by 方程式 58:

$$
P_{Q_{rr}} = Q_{rr} \times V_{HV_{r}} = (58)
$$

To reduce the reverse recovery losses, an optional Schottky diode can be placed in parallel with the power MOSFETs. The diode should have the same voltage rating as the MOSFET, and it must be placed directly across the MOSFETs drain and source. The peak repetitive forward current rating should be greater than I<sub>peak</sub>, and the continuous forward current rating should be greater than the following 方程式 59:

$$
I_{SD\_avg} = I_{peak} \times t_{DT} \times F_{sw}
$$

### **9.2.1.2.8 Bias Supply**

The LM5170-Q1 requires an external 10- to 12-V VCC bias supply to operate. If not available in the system, the user can generate it from the LV-port using a buck-boost or SEPIC converter, or from the HV-port using a buck converter. Refer to the Texas Instruments [LM25118-Q1](https://www.ti.com.cn/product/cn/lm25118-q1) and [LM5118-Q1](https://www.ti.com.cn/product/cn/lm5118-q1) to implement a buck-boost converter, or [LM5001-Q1](https://www.ti.com.cn/product/cn/lm5001-q1) to implement a SEPIC converter, or the [LM5160-Q1](https://www.ti.com.cn/product/cn/lm5160-q1) and [LM5161-Q1](https://www.ti.com.cn/product/cn/lm5161-q1) to implement a buck converter.

The total load current of the bias supply is mainly determined by the total MOSFET gate charge Qg. Assume the system employs multiple LM5170-Q1s to implement M number of phases, and each phase uses N number of MOSFETs in parallel as one switch. There are 2× N MOSFETs per phase to drive. Then the total current to drive these MOSFETs through VCC bias supply is determined by 方程式 60.

$$
I_{VCC} = 2 \times M \times N \times Q_g \times F_{sw} + M \times 5 \text{ mA}
$$

where

• 5 mA is the worst case maximum current used by the control logic circuit of each phase.

In an example of a four-phase system employing two parallelled MOSFETs for one switch, where  $M = 4$ ,  $N = 2$ ,  $Q_q$  = 100 nC, and  $F_{sw}$  = 100 KHz, the bias supply should be able to support at least the following total load current:

$$
I_{VCC} \ge 2 \times 4 \times 2 \times 100 \, nC \times 100 \, kHz + 4 \times 5 \, mA = 180 \, mA
$$
 (61)

In an example of an eight-phase system employing the same parallel MOSFETs for one switch, the bias supply should be able to support the following total load current:

(62)

 $I_{\text{VCC\_8ph}} = 2 \times 8 \times 2 \times 100 \text{ nC} \times 100 \text{ kHz} + 8 \times 5 \text{ mA} = 360 \text{ mA}$ 

The VCC AC bypass ceramic capacitor  $C_{VCC}$  = 1 to approximately 2.2 µF, rated at least 16 V, must be placed close to the VCC and PGND pins. Similarly, a ceramic capacitor  $C_{VCCA}$  = 1 µF, rated at least 16 V, must be placed close to the VCCA and AGND pins. Place a  $24 - \Omega$  resistor between VCC and VCCA pins.

#### **9.2.1.2.9 Boot Strap**

Select a ceramic capacitor  $C_{HB1} = C_{HB2} = 0.1$  to approximately 0.22 µF, placed close to the HB and SW pins. The fast switching diode of the forward current rated at 1-A and reverse voltage not lower than  $V_{HV\ max}$  should be selected as the boot strap diode, through which the boot capacitor  $C_{HB1}$  or  $C_{HB2}$  is charged by VCC. To reduce the noise caused by the fast charging current, a  $2-\Omega$  to 5- $\Omega$  current limiting resistor must be placed in series with each boot diode.

#### **9.2.1.2.10 RAMP Generators**

According to [方程式](#page-23-0) 14, the ramp generator should be selected such that a peak voltage of 5 V is produced each cycle when the HV-port voltage is 48 V.

Select  $C_{\text{RAMP1}} = C_{\text{RAMP2}} = 1 \text{ nF. Therefore,}$ 

$$
R_{\text{RAMP}} = \frac{9.6}{F_{\text{sw}} \times C_{\text{RAMP}}} = \frac{9.6}{100 \text{ kHz} \times 1 \text{ nF}} = 96 \text{ k}\Omega
$$
\n(63)

Choose the closest standard resistor value, namely:

$$
R_{\text{RAMP1}} = R_{\text{RAMP2}} = 95.3 \text{ k}\Omega.
$$

For optimal performance, C<sub>RAMP1</sub> and C<sub>RAMP2</sub> should be ceramic capacitors with tolerance not greater than 10%. Capacitors of the 5% or 1% C0G and NPO types are preferred.

#### **9.2.1.2.11 OVP**

As shown in  $\boxed{8}$  [8-18](#page-31-0) and  $\boxed{8}$  [8-19](#page-32-0), the HV-Port and LV-Port overvoltage protection thresholds can be programmed by R<sub>OVPA</sub> and R<sub>OVPB</sub>, respectively. These resistor values are determined by 方程式 64 and 方程式 65.

$$
R_{\text{OVPA}} = \frac{1.185 \text{ V}}{V_{\text{HV\_max}} - 1.185 \text{ V}} \times 3000 \text{ k}\Omega = \frac{1.185 \text{ V}}{70 \text{ V} - 1.185 \text{ V}} \times 3000 \text{ k}\Omega = 51.66 \text{ k}\Omega
$$
\n
$$
R_{\text{OVPB}} = \frac{1.185 \text{ V}}{V_{\text{LV\_max}} - 1.185 \text{ V}} \times 1000 \text{ k}\Omega = \frac{1.185 \text{ V}}{23 \text{ V} - 1.185 \text{ V}} \times 1000 \text{ k}\Omega = 54.3 \text{ k}\Omega
$$
\n
$$
(65)
$$

Select the closest standard resistor values. In this example,  $R_{\text{OVPA}} = 51.1 \text{ k}\Omega$ , and  $R_{\text{OVPB}} = 54.9 \text{ k}\Omega$ .

#### **9.2.1.2.12 Dead Time**

To use the built-in adaptive dead time, the DT pin must be connected to VCCA pin.

To program the dead time, follow [方程式](#page-25-0) 15 to select the resistor R<sub>DT</sub>. To dynamically adjust the dead time with an external analog voltage signal, follow [方程式](#page-38-0) 19. To dynamically adjust the dead time with an external PWM signal, follow [方程式](#page-38-0) 20.

In the example circuit, the nominal dead time is selected to be 55 ns. According to [方程式](#page-25-0) 15, the programming resistor should be:

$$
t_{DT} = R_{DT} \times 4 \frac{ns}{k\Omega} + 16 \text{ ns}
$$
 (66)



(67)

$$
R_{DT} = \frac{t_{DT} - 16 \text{ ns}}{4} \times 1 \frac{\text{k}\Omega}{\text{ns}} = \frac{55 \text{ ns} - 16 \text{ ns}}{4} \times 1 \frac{\text{k}\Omega}{\text{ns}} = 9.75 \text{ k}\Omega
$$

Select the standard value,  $R_{DT}$  = 10 k  $\Omega$ .

#### **9.2.1.2.13 IOUT Monitors**

TI recommends making the following selections:

$$
R_{\text{IOUT1}} = R_{\text{IOUT2}} = 9.09 \text{ k} \Omega \tag{68}
$$

$$
C_{100T1} = C_{100T2} = 0.01 \, \mu \tag{69}
$$

Then the monitors' delay is determined by the following time constant:

$$
\tau_{\text{IOUT}} = R_{\text{IOUT1}} \times C_{\text{CIOUT1}} = 9.09 \text{ k}\Omega \times 0.01 \text{ }\mu\text{F} = 90.9 \text{ }\mu\text{s}
$$
\n
$$
\tag{70}
$$

At full load, the DC component of the monitor voltage is determined by:

$$
V_{IOUT1} = V_{IOUT2} = \left(\frac{I_{max} \times R_{CS}}{200 \Omega} + 25 \mu A\right) \times R_{IOUT1} = \left(\frac{30 A \times 1 m\Omega}{200 \Omega} + 25 \mu A\right) \times 9.09 k\Omega = 1.591 V
$$
\n(71)

Because the inductor ripple current is 23.8 A, according to [方程式](#page-21-0) 11, the IOUT peak to peak ripple current is:

$$
\Delta IOUT1 = \frac{I_{pk-pk} \times R_{CS}}{200 \ \Omega} = \frac{23.8 \ A \times 1 \ m\Omega}{200 \ \Omega} = 119 \ \mu A
$$
 (72)

The RC filter corner frequency is thus given by:

$$
F_{\text{OUT}} = \frac{1}{6.28 \times R_{\text{IOUT}} \times C_{\text{IOUT}}} = \frac{1}{6.28 \times 9.09 \text{ k}\Omega \times 10 \text{ nF}} = 1.75 \text{ kHz}
$$
\n(73)

The resulting peak-to-peak monitor ripple voltage is approximately determined by:

$$
\Delta V_{IOUT} = \Delta IOUT1 \times R_{IOUT} \times 10^{-log \left(\frac{F_{sw}}{F_{IOUT}}\right)} = 119 \ \mu A \times 9.09 \ k\Omega \times 10^{-log \left(\frac{100 kHz}{1.75 kHz}\right)} = 19 \ mV
$$
\n(74)

Which is approximately 1.1% peak-to-peak ripple on top of the full load DC monitor voltage. Increasing  $C_{\text{IOUT}}$ value will further attenuate the ripple voltage, but also cause longer monitor delays.

#### **9.2.1.2.14 UVLO Pin Usage**

The example circuit uses the UVLO pin as the master enable pin of the LM5170-Q1. However, the UVLO pin can also fulfill the function of undervoltage lockout, either the 48-V rail UVLO, or 12-V rail UVLO, or VCC UVLO.

Assume the user implements the 48-V rail UVLO, and the low-side resistor  $R_{UVLO2}$  = 10 kΩ, the 48 V UVLO release threshold V<sub>UVLO</sub> = 24 V, and UVLO hysteresis is V<sub>HYS</sub> =2.4 V. Referring to 图 [8-29](#page-39-0) and [方程式](#page-39-0) 21, one can find that  $R_{UVLO1}$  is given by:

$$
R_{UVLO1} = \frac{V_{UVLO} - 2.5 \text{ V}}{2.5 \text{ V}} \times R_{UVLO2} = \frac{24 \text{ V} - 2.5 \text{ V}}{2.5 \text{ V}} \times 10 \text{ k}\Omega = 86 \text{ k}\Omega
$$
\n(75)

The final selection should select the closest standard resistor of  $R_{UVLO1}$  = 86.6 k Ω.

And R<sub>UVLO3</sub> should satisfy [方程式](#page-39-0) 23, namely,



$$
R_{UVLO3} = \frac{\frac{V_{HYS}}{25 \mu A} - R_{UVLO1}}{1 + \frac{R_{UVLO1}}{R_{UVLO2}}} = \frac{\frac{2.4 \text{ V}}{25 \mu A} - 86.6 \text{ k}\Omega}{1 + \frac{86.6 \text{ k}\Omega}{10 \text{ k}\Omega}} = 0.973 \text{ k}\Omega
$$
\n(76)

Select the closest standard resistor,  $R_{UVLO1}$  = 976  $\Omega$ .

If the user chooses to add the capacitor  $C_{UVLO} = 1$  nF, it leads to a delay time constant of 10 µs to filter possible noise at the at the UVLO pin.

#### **9.2.1.2.15 VIN Pin Configuration**

The VIN pin must always be connected to the HV voltage rail. It is good practice to add a small RC filter to improve the VIN noise immunity, as shown in  $\&$  9-11. Usually the filter resistor selection is 10 to 20  $\Omega$ , and the bypass capacitor is 0.1 µF to 1.0 µF.



图 **9-11. VIN Pin Configuration**

#### **9.2.1.2.16 Loop Compensation**

 $\int$ 

Assuming the total resistance along the current path including the external power cables, PCB current tracks, and battery internal impedances is 50 mΩ, according to [方程式](#page-45-0) 36, the compensation network for the inner current loop is determined by:

$$
R_{COMP} = \frac{K_{FF}}{50 \times R_{cs} \times Gm} \times |2i \times \pi \times f_{CO} \times L_m + (R_{CS} + R_S)| = \frac{0.104}{50 \times 1 \text{ m\text{A/V}}} \times |2i \times \pi \times 10 \text{ kHz} \times 4.7 \text{ µH} + 51 \text{ m\text{Q}}| = 0.623 \text{ k\text{Q}}
$$

$$
C_{COMP} = \frac{L_m}{(R_{CS} + R_S) \times R_{COMP}} = \frac{4.7 \text{ µH}}{(50 \text{ m\text{Q}} + 1 \text{ m\text{Q}}) \times 0.623 \text{ k\text{Q}}} = 147 \text{ nF}
$$

$$
C_{HF} = \frac{C_{COMP}}{100} = 1.47 \text{ nF}
$$
(77)



Selecting the closest standard values for the compensation network, namely,

 $R_{COMP1}$  =  $R_{COMP2}$  = 634 Ω  $C_{COMP1} = C_{COMP2} = 150$  nF

 $C_{HF1} = C_{HF2} = 1 nF$ 

These initial component selections produce a total loop phase margin of 90°, which is larger than necessary. Fine tune the loop compensation by reselecting  $C_{COMP1} = C_{COMP2} = 15$  nF, then the phase margin is 45° for an optimal dynamic performance.

图 9-12 shows the Bode Plots of the power plant, the compensation gain, and the resulting total open loop.



Frequency (Hz)

图 **9-12. Bode Plots of the Example Converter**

#### **9.2.1.2.17 Soft Start**

Soft start can be programmed with a ceramic capacitor  $C_{SS}$ . Note that  $C_{SS}$  also determines the retry frequency when the converter is an under overvoltage condition (OVPA or OVPB). Because the soft start completes when the SS pin voltage reaches approximately 5 V, the capacitor C<sub>SS</sub> can be chosen by [方程式](#page-58-0) 78 to limit the full load start-up time within  $\triangle T_{SS} = 2$  ms:

<span id="page-58-0"></span>

$$
C_{SS} = \frac{25 \mu A \times \Delta T_{SS}}{5 \text{ V}} = \frac{25 \mu A \times 2 \text{ ms}}{5 \text{ V}} = 10 \text{ nF}
$$

(78)

Select the closest standard ceramic capacitor, that is,  $C_{SS}$  = 10 nF.

#### **9.2.1.2.18 ISET Pins**

To control the current setting by an analog voltage, ground the ISETD pin. To control the current setting by a PWM signal, there are two options to choose.

The first option is to use the built-in ISETD-to-ISETA decoder as shown in 图 [8-4.](#page-19-0) The PWM duty cycle to ISETA voltage conversion ratio satisfies [方程式](#page-18-0) 8. The selection of C<sub>ISETA</sub> and F<sub>ISETD</sub> should be constrained by 方程式 1 and [方程式](#page-19-0) 4. The advantages of this option include convenience and current control accuracy. The drawback is the delay it may cause.

Another option is to use an external two-stage RC filter to convert the PWM ISETD signal to a DC voltage feeding the ISETA pin as shown in  $\boxtimes$  9-13. To achieve the same ISETA ripple voltage, this option only requires  $C_{\text{ISETA}}$  =1.5 nF, and the delay time of this two-stage filter is only 10% of the built-in decoder, or 15 µs versus the built-in decoder's 150 µs. The drawback of this option is the conversion errors if the PWM signal voltage levels are not well regulated. This option is more suitable for operation under a closed digital outer voltage loop because the ISETD to ISETA conversion error can be readily compensated by the closed outer voltage loop.



图 **9-13. Two-Stage RC Filter to Convert the PWM into an Analog Voltage at the ISETA Pin**



## *9.2.1.3 Application Curves*







## **10 Power Supply Recommendations**

The LM5170-Q1-based converter is designed to operate with two differential voltage rails like the 48-V and 12-V dual battery system, or a storage system having a battery on one end and the Super-Cap on the other end. When operating with bench power supplies, each supply should be capable of sourcing and sinking the maximum operating current. This may require to parallel an Electronic load (E-Load) with the bench power supply (PS) to emulate the batteries, as shown in  $\boxed{8}$  10-1.

It can also be used with a voltage source on one end and a load on the other end if the outer voltage control loop is closed. The outer voltage loop can be implemented either with digital means like an MCU or with analog circuit, as shown in  $\boxed{8}$  [9-6](#page-47-0) and  $\boxed{8}$  [9-7.](#page-47-0)



Copyright © 2016, Texas Instruments Incorporated

### 图 **10-1. Emulated Dual Battery System With Bench Power Supplies and E-Loads**



## **11 Layout**

## **11.1 Layout Guidelines**

Careful PCB layout is critical to achieve low EMI and stable power supply operation as well as optimal efficiency. Make the high frequency current loops as small as possible, and follow these guidelines of good layout practices:

- 1. For high power board design, use at least a 4-layer PCB of 2-oz or thicker copper planes. Make the first inner layer a ground plane that is adjacent to the top layer on which the power components are installed, and use the second inner layer for the critical control signals including the current sense, gate drive, commands, and so forth. The ground plane between the signal and top layers helps shield switching noises on the top layer away from affecting the control signals.
- 2. Optimize the component placements and orientations before routing any traces. Place the power components such that the power flow from port to port is direct, straight and short. Avoid making the power flow path zigzag on the board.
- 3. Identify the high frequency AC current loops. In the bidirectional converter, the AC current loop of each channel is along the path of the HV-port rail capacitors, high-side MOSFET, low-side MOSFET, and back to the HV-port rail capacitors' return. Place these components such that the current flow path is short, direct and the special area enclosed by the loop is minimized.
- 4. Place the power circuit symmetrically between CH-1 and CH-2. Split the HV-port rail capacitors and LV-port rail capacitors evenly between CH-1 and CH-2.
- 5. If more than one LM5170-Q1 is used on the same PCB for multi phases, place the circuits of each LM5170- Q1 in the similar pattern.
- 6. Use adequate copper for the power circuit, so as to minimize the conductions losses on high-current PCB tracks. Adequate copper can also help dissipate the heat generated by the power components, especially the power inductors, power MOSFETs, and current sense resistors. However, pay attention to the polygon of the switch node, which connects the high-side MOSFET source, low-side MOSFET drain, power inductor, and the controller SW pin. The switch node polygon sees high dv/dt during switching operation. To minimize the EMI emission by the switch node polygon, make its size sufficient but not excessive to conduct the switched current.
- 7. Use appropriate number of via holes to conduct current to, and heat through, the inner layers.
- 8. Always separate the power ground from the analog ground, and make a single point connection of the power ground, analog ground, and the EP pad, at the location of the PGND pin.
- 9. Minimize current-sensing errors by routing each pair of CSA and CSB traces using a kelvin-sensing directly across the current sense resistors. The pair of traces must be routed closely side by side for good noise immunity.
- 10. Route sensitive analog signals of the CS, IOUT, COMP, OVPA, and OVPB pins away from the high-speed switching nodes (HB, HO, LO, and SW).
- 11. Route the paired gate drive traces, namely the pairs of HO1 and SW1, HO2 and SW2, LO1 and return, and LO2 and return, closely side by side. Route CH-1 gate drive traces in symmetry with CH-2's.
- 12. Place the IC setting, programming and controlling components as close as possible to the corresponding pins, including the following component:  $R_{\text{OSC}}$ ,  $R_{\text{DT}}$ ,  $R_{\text{IPK}}$ ,  $C_{\text{RAMP1}}$ ,  $C_{\text{RAMP2}}$ ,  $R_{\text{OVPB}}$ ,  $C_{\text{ISETA}}$ ,  $C_{\text{COMP1}}$ , R<sub>COMP2</sub>, C<sub>COMP1</sub>, C<sub>COPM2</sub>, C<sub>HF1</sub>, and C<sub>HF2</sub>.
- 13. Place the bypass capacitors as close as possible to the corresponding pins, including  $C_{VIN}$ ,  $C_{VCC}$ ,  $C_{VCCA}$ ,  $C_{HBA}$ ,  $C_{HP2}$ ,  $C_{OPVA}$ ,  $C_{OVPR}$ , as well as the 100-pF current sense common-mode bypassing capacitors.
- 14. Flood each layer with copper to take up the empty areas for optimal thermal performance.
- 15. Apply heat sink to components as necessary according to the system requirements.



## **11.2 Layout Examples**

The following figures are some examples illustrating these layout guidelines. For the detailed PCB layout artwork of the LM5170-Q1 Evaluation Module (LM5170EVM-BIDIR), please refer to the *[LM5170-Q1 EVM User's Guide](https://www.ti.com/lit/pdf/SNVU543)*  (SNVU543).



图 **11-1. A Layout Example of Dual-Channel Power Circuit Placement**





## 图 **11-2. A Layout Example of MOSFET Gate Drive Routing**



(a) Kelvin Contact of Resistor without Sense Pins



#### (b) Kelvin Contact of Resistor with Sense Pins

### 图 **11-3. A Layout Example of Current Sense Routing**





图 **11-4. A Layout Example of LM5170-Q1 Critical Signal Routing**

Product Folder Links: *[LM5170-Q1](https://www.ti.com.cn/product/cn/lm5170-q1?qgpn=lm5170-q1)*



## **12 Device and Documentation Support**

## **12.1 Device Support**

### **12.1.1 Development Support**

For development support, see the following:

- [LM25118-Q1](https://www.ti.com.cn/product/cn/lm25118-q1)
- [LM5118-Q1](https://www.ti.com.cn/product/cn/lm5118-q1)
- [LM5001-Q1](https://www.ti.com.cn/product/cn/lm5001-q1)
- [LM5160-Q1](https://www.ti.com.cn/product/cn/lm5160-q1)
- [LM5161-Q1](https://www.ti.com.cn/product/cn/lm5161-q1)

### **12.2** 接收文档更新通知

要接收文档更新通知,请导航至 [ti.com](https://www.ti.com) 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## **12.3** 支持资源

TI E2E™ [支持论坛](https://e2e.ti.com)是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI [的《使用条款》](https://www.ti.com/corp/docs/legal/termsofuse.shtml)。

## **12.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### **12.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **12.6** 术语表

TI [术语表](https://www.ti.com/lit/pdf/SLYZ022) 本术语表列出并解释了术语、首字母缩略词和定义。

## **13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 [\(https:www.ti.com/legal/termsofsale.html\)](https://www.ti.com/legal/termsofsale.html) 或 [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

#### **OTHER QUALIFIED VERSIONS OF LM5170-Q1 :**

• Catalog : [LM5170](http://focus.ti.com/docs/prod/folders/print/lm5170.html)

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



\*All dimensions are nominal



**7 x 7, 0.5 mm pitch** QUAD FLATPACK

# **GENERIC PACKAGE VIEW**

**PHP 48 TQFP - 1.2 mm max height** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.




# **PACKAGE OUTLINE**

# **PHP0048C PowerPAD TQFP - 1.2 mm max height** TM

PLASTIC QUAD FLATPACK



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.
- 5. Feature may not be present.



PowerPAD is a trademark of Texas Instruments.

# **EXAMPLE BOARD LAYOUT**

# **PHP0048C PowerPAD TQFP - 1.2 mm max height** TM

PLASTIC QUAD FLATPACK



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. See technical brief, Powerpad thermally enhanced package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



# **EXAMPLE STENCIL DESIGN**

# **PHP0048C PowerPAD TQFP - 1.2 mm max height** TM

PLASTIC QUAD FLATPACK



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司