<span id="page-0-0"></span>

参考文献

[ZHCSGM4D](https://www.ti.com.cn/cn/lit/pdf/ZHCSGM4) – AUGUST 2017 – REVISED SEPTEMBER 2024

# **OPA838 1mA**、**300MHz** 增益带宽、电压反馈运算放大器

# **1** 特性

- 增益带宽积:300MHz
- 超低(修整后)的电源电流:950µA
- 带宽: 90MHz ( $A_V$  = 6V/V)
- 较高的全功率带宽: 45MHz, 4V<sub>PP</sub>
- 负轨输入,轨至轨输出
- 单电源工作电压范围:2.7V 至 5.4V
- 25°C 输入失调电压:±125µV(最大值)
- 输入失调电压温漂:< ±1.6µV/°C(最大值)
- 输入电压噪声: 1.8nV/√Hz (> 200Hz)
- 输入电流噪声:1pA/√Hz (> 2000Hz)
- 关断电流小于 1µA,可节省电力

# **2** 应用

- 低功耗跨阻放大器
- 低噪声高增益级
- 12 位至 16 位低功耗 SAR ADC 驱动器
- 高增益有源滤波器设计
- 超声波流量计

## **3** 说明

OPA838 解补偿电压反馈运算放大器只需 0.95mA 的修 整电源电流,即可以 1.8nV/√Hz 的输入噪声电压提供 高达 300MHz 的增益带宽积。这些特性相结合,可为 光电二极管跨阻设计和高电压增益级(它们在信号接收 器应用中需要超低的输入电压噪声)提供功耗超低的器 件。

以 6V/V 的最小建议同相增益运行时会产生 90MHz、–3dB 带宽。超低的输入噪声和失调电压使 OPA838 成为高增益的理想选择。即使在 1000V/V 的 直流耦合增益下,也可获得 300kHz 的信号带宽,且最 大输出失调电压为 ±125mV。

单通道 OPA838 采用 6 引脚 SOT-23、6 引脚 SC70 和 8 引脚 X2QFN 封装,所有封装都具有电源关断特性。 OPA838 还采用 5 引脚 SC70 封装。



(1) 有关更多信息,请参阅节 [11](#page-40-0)。

(2) 封装尺寸(长 × 宽)为标称值,并包括引脚(如适用)。

(3) 预发布信息(非量产数据)。



### **3V** 单电源,小于 **3mW** 的光电二极管放大器,具有小于 **1.1pA/**√**Hz** 的总电流噪声(以输入为基准),并具有总 体 **SSBW** 为 **1MHz** 的 **100k**Ω 增益

本资源的原文使用英文撰写。为方便起见,TI 提供了译文;由于翻译过程中可能使用了自动化工具,TI 不保证译文的准确性。 为确认 **▲▲**<br>准确性,请务必访问 ti.com 参考最新的英文版本 (控制文档)。



# **Table of Contents**





# **4 Device Comparison Table**



(1) For a complete selection of TI high-speed amplifiers, visit [www.ti.com](https://www.ti.com).

<span id="page-2-0"></span>

## **5 Pin Configuration and Functions**







图 **5-2. DCK Package, 5-Pin SC70 (Top View)**



图 **5-3. DXB (Preview) Package, 8-Pin X2QFN (Top View)**





# <span id="page-3-0"></span>**6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Stay below this ± supply turn-on edge rate to prevent the edge-triggered ESD absorption device across the supply pins from turning on.

(3) Long-term continuous output current for electromigration limits.

#### **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/spra953)* application report.

<span id="page-4-0"></span>

# **6.5 Electrical Characteristics V<sub>S</sub> = 5 V**

at V<sub>S+</sub> = 5 V, V<sub>S -</sub> = 0 V, R<sub>F</sub> = 1 k Ω , R<sub>G</sub> = 200 Ω , R<sub>L</sub> = 2 k Ω , G = 6 V/V, input and output referenced to midsupply, and  ${\sf T}_{\sf A}\approx$  25°C,  $\,$  (unless otherwise noted)





# <span id="page-5-0"></span>**6.5 Electrical Characteristics**  $V_s = 5 V$  **(续)**

at  $V_{S+}$  = 5 V,  $V_{S-}$  = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and  $T_A \approx 25^{\circ}$ C, (unless otherwise noted)



(1) Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information.

(2) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as:  $(0.8 \times V_{PEAK} / \sqrt{2}) \times 2 \pi \times$  $f_{-\text{3dB}}$  where this  $f_{-\text{3dB}}$  is the typical measured 4-V<sub>PP</sub> bandwidth at gains of 6 V/V.

(3) Current is considered positive out of the pin.

(4) Input offset voltage drift, input bias current drift, and input offset current drift typical specifications are mean  $\pm 1\sigma$  characterized by the full temperature range end-point data. Maximum drift specifications are set by the min, max packaged test range on the wafer-level screened drift. Drift is not specified by the final automated test equipment (ATE) or by QA sample testing.

<span id="page-6-0"></span>

- (5) Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range.
- (6) The typical specification is at 25°C T<sub>J</sub>. The minimum and maximum limits are expanded for the ATE to account for an ambient range from 22°C to 32°C with a 4-µA/°C temperature coefficient on the supply current.



# <span id="page-7-0"></span>**6.6 Electrical Characteristics V<sub>S</sub> = 3 V**

at V<sub>S+</sub> = 3 V, V<sub>S−</sub> = 0 V, R<sub>F</sub> = 1 kΩ, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 kΩ, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub>  $\approx$ 25°C, (unless otherwise noted)



<span id="page-8-0"></span>

# **6.6 Electrical Characteristics V<sub>S</sub> = 3 V (续)**

at V<sub>S+</sub> = 3 V, V<sub>S-</sub> = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub>  $\approx$ 25°C, (unless otherwise noted)



(1) Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information.

(2) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as:  $(0.8 \times V_{PEAK} / \sqrt{2}) \times 2 \pi \times$  $f_{-3dB}$  where this  $f_{-3dB}$  is the typical measured 4-VPP bandwidth at gains of 6 V/V.

(3) Current is considered positive out of the pin.

(4) Input offset voltage drift, input bias current drift, and input offset current drift typical specifications are mean  $\pm 1\sigma$  characterized by the full temperature range end-point data. Maximum drift specifications are set by the min, max packaged test range on the wafer-level screened drift. Drift is not specified by the final automated test equipment (ATE) or by QA sample testing.



- <span id="page-9-0"></span>(5) Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range.
- (6) The typical specification is at 25°C T<sub>J</sub>. The minimum and maximum limits are expanded for the ATE to account for an ambient range from 22°C to 32°C with a 4-µA/°C temperature coefficient on the supply current.

<span id="page-10-0"></span>

## **6.7 Typical Characteristics:**  $V_s$  **= 5 V**

at V<sub>S+</sub> = 5 V, V<sub>S-</sub> = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub>  $\approx$ 25°C (unless otherwise noted)



# <span id="page-11-0"></span>**6.7 Typical Characteristics: V<sub>S</sub> = 5 V (continued)**

at V<sub>S+</sub> = 5 V, V<sub>S-</sub> = 0 V, R<sub>F</sub> = 1 kΩ, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 kΩ, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub>  $\approx$ 25°C (unless otherwise noted)





## **6.7 Typical Characteristics: V<sub>S</sub> = 5 V (continued)**

at V<sub>S+</sub> = 5 V, V<sub>S-</sub> = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub>  $\approx$ 25°C (unless otherwise noted)





## <span id="page-13-0"></span>**6.8 Typical Characteristics: V<sub>S</sub> = 3 V**

at  $V_{S+}$  = 3 V,  $V_{S-}$  = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub> = 25°C (unless otherwise noted)



14 [提交文档反馈](https://www.ti.com/feedbackform/techdocfeedback?litnum=ZHCSGM4D&partnum=OPA838) Copyright © 2024 Texas Instruments Incorporated



## **6.8 Typical Characteristics: V<sub>S</sub> = 3 V (continued)**

at  $V_{S+}$  = 3 V,  $V_{S-}$  = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub> = 25°C (unless otherwise noted)



Copyright © 2024 Texas Instruments Incorporated  $t$  . The component of the control of the control of the control of  $\# \dot{\mathcal{X}}$ /档反馈 to the control of the contr

# **6.8 Typical Characteristics: V<sub>S</sub> = 3 V (continued)**

at V<sub>S+</sub> = 3 V, V<sub>S-</sub> = 0 V, R<sub>F</sub> = 1 k Ω, R<sub>G</sub> = 200 Ω, R<sub>L</sub> = 2 k Ω, G = 6 V/V, input and output referenced to midsupply, and T<sub>A</sub> = 25°C (unless otherwise noted)



English Data Sheet: [SBOS867](https://www.ti.com/lit/pdf/SBOS867)

<span id="page-16-0"></span>

## **6.9 Typical Characteristics: Over Supply Range**





# <span id="page-17-0"></span>**6.9 Typical Characteristics: Over Supply Range (continued)**



<span id="page-18-0"></span>

# **6.9 Typical Characteristics: Over Supply Range (continued)**





# <span id="page-19-0"></span>**6.9 Typical Characteristics: Over Supply Range (continued)**



<span id="page-20-0"></span>

# **7 Detailed Description**

## **7.1 Overview**

The OPA838 is a power-efficient, decompensated, voltage-feedback amplifier (VFA). Combining a negative-rail input stage and a rail-to-rail output (RRO) stage, the device provides a flexible option where higher gain or transimpedance designs are required. This 300-MHz gain-bandwidth product (GBP) amplifier requires less than 1 mA of supply current over a 2.7‑V to 5.4-V total supply operating range. A shutdown feature on the 6-pin package versions provides power savings where the system requires less than 1 µA when shut down. A decompensated amplifier operating at low gains (less than 6 V/V) can experience a low phase margin that risks oscillation. The TINA model for the OPA838 predicts those conditions.

## **7.2 Functional Block Diagram**

The OPA838 is a standard voltage-feedback op amp with two high-impedance inputs and a low-impedance output. Standard applications circuits are supported; see  $\boxtimes$  7-1 and  $\boxtimes$  7-2. These application circuits are shown with a dc  $V_{REF}$  on the inputs that set the dc operating points for single-supply designs. The  $V_{REF}$  is often ground, especially for split-supply applications.



#### 图 **7-1. Noninverting Amplifier**



图 **7-2. Inverting Amplifier**



## <span id="page-21-0"></span>**7.3 Feature Description**

### *7.3.1 Input Common-Mode Voltage Range*

When the primary design goal is a linear amplifier with high CMRR, the input pins must stay within the input operating range ( $V_{ICR}$ ). These input pins are referenced off of each supply as an input headroom requirement. Specified operation at 25°C is maintained to the negative supply voltage, and to within 1.3 V of the positive supply voltage. The common-mode input range specifications in the table data use CMRR to set the limit. The limits are selected to make sure CMRR does not degrade more than 3 dB less than the minimum CMRR value if the input voltage is within the specified range.

During linear operation, the voltage difference between the input pins is small (0 V) and the input common-mode voltage is analyzed at either input pin, as both pins are at the same potential. The voltage at  $V_{IN+}$  is simple to evaluate. In noninverting configuration (see  $\&$  [7-1](#page-20-0)), the input signal (V<sub>IN</sub>) must not violate the V<sub>ICR</sub>. In inverting configuration (see  $\overline{8}$  [7-2](#page-20-0)), the reference voltage (V<sub>REF</sub>), must be within the V<sub>ICR</sub>.

The input voltage limits have fixed headroom to the power rails and track the power supply voltages. For a single 5-V supply, the linear 25°C minimum input voltage ranges from 0 V to 3.7 V, and 0 V to 1.4 V for a single 2.7‑V supply. The delta headroom from each power supply rail is the same in each case (0 V and 1.3 V).

#### *7.3.2 Output Voltage Range*

The OPA838 device is a rail-to-rail output op amp. Rail-to-rail output typically means that the output voltage swings to within 100 mV of the supply rails. There are different ways to specify this: one is with the output still in linear operation and another is with the output saturated. Saturated output voltages are closer to the power supply rails than linear outputs, but the signal is not a linear representation of the input. Saturation and linear operation limits are affected by the output current, where higher currents lead to more voltage loss in the output transistors; see  $\overline{8}$  [6-56](#page-19-0).

The specification tables show saturated output voltage specifications with a 2-k Ω load.  $[8]$  [6-11](#page-11-0) and  $[8]$  [6-43](#page-17-0) illustrate saturated voltage-swing limits versus output load resistance, and  $\boxtimes$  [6-12](#page-11-0) and  $\boxtimes$  [6-44](#page-17-0) illustrate the output saturation voltage versus load current. With a light load, the output voltage limits have constant headroom to the power rails and track the power supply voltages. For example, with a 1-kΩ load and a single 5-V supply, the linear output voltage ranges from 0.12 V to 4.88 V and ranges from 0.12 V to 2.58 V for a 2.7-V supply. The delta from each power supply rail is the same in each case: 0.12 V.

With devices like the OPA838 where the input range is lower than the output range, the input limits the available signal swing at low gains. Because the OPA838 is intended for higher gains, the smaller input swing range does not limit operation and full rail-to-rail output is available. Inverting voltage gain and transimpedance configurations are typically limited by the output voltage limits of the op amp if the noninverting input pin is biased in range.

<span id="page-22-0"></span>

#### *7.3.3 Power-Down Operation*

The OPA838 includes a power-down feature. Under logic control, the amplifier can switch from normal operation to a standby current of less than 1  $\mu$ A. When the PD pin is connected high (greater than or equal to 1.5 V over the negative supply), the amplifier is active. Connecting the  $\overline{PD}$  pin low (less than or equal to 0.55 V over the negative supply) disables the amplifier. To protect the input stage of the amplifier, the device uses internal, backto-back diodes (two in series each way) between the inverting and noninverting input pins. If the differential voltage in shutdown exceeds 1.2 V, those diodes turn on.

Actively drive the PD pin high or low; do not float this pin. If the power-down mode is not used, tie the PD pin to the positive supply rail.

When the op amp is powered from a single-supply and ground, with PD driven from logic devices with similar  $V_{DD}$  voltages to the op amp, no special considerations are required. When the op amp is powered from a splitsupply with  $V_{S-}$  less than ground, an open-collector type of interface with a pullup resistor is more appropriate. Pullup resistor values must be less than 100 kΩ. Recovery from power down is illustrated in  $\&$  [6-53](#page-18-0) and  $\&$  [6-54](#page-18-0) for several gains. In single-supply mode, with the gain resistor at ground, the output approaches the positive supply on initial power-up until the internal nodes charge, and then recover to the target output voltage; see  $\boxtimes$ [6-51](#page-18-0) and 图 [6-52.](#page-18-0)

#### *7.3.4 Trade-Offs in Selecting The Feedback Resistor Value*

The OPA838 is specified using a 1-kΩ feedback resistor with a 200-Ω gain resistor to ground in a noninverting gain of 6 V/V configuration. These values give a good compromise, keeping the noise contribution of the resistors well below that of the amplifier noise terms and minimal power in the feedback network as the output voltage swing creates load current back into the feedback network. Decreasing these values improves the noise at the cost of more power dissipated in the feedback network. Low values increase the harmonic distortion as the feedback load decreases. Increasing the  $R_F$  value at a particular gain increases the output noise contribution of those resistors possibly becoming dominant. As the feedback resistor values continue to increase (and the  $R_G$ at a fixed target gain), there is a loss of phase margin as the impedance that drives the inverting input capacitance brings in an added loop pole at lower frequencies.  $\boxtimes$  7-3 shows this at a gain of 6 V/V with increasing  $R_F$  values. This noninverting test shows more peaking as the  $R_F$  values increase due to the 1-pF common-mode input capacitance at the inverting input. The TINA simulation model gives excellent prediction of these effects.



图 **7-3. Frequency Response With Various Feedback Resistor Values**



Operating the OPA838 in inverting mode with higher  $R_F$  values increases response peaking due to the loss of phase margin effect. In the inverting case, a pair of capacitors can flatten the response at the cost of lower closed-loop bandwidth.  $\boxed{8}$  7-4 shows an example with a 20-kΩ R<sub>F</sub> value at an inverting gain of -5 V/V (noise gain = 6 V/V) with optional capacitors (C<sub>F</sub> and C<sub>G</sub>). <sup>2</sup> 7-4 shows optional bias current cancellation elements on the noninverting input. The total resistance value matches the parallel combination of  $R_G \parallel R_F$ , which reduces the DC output error term due to bias current to  $I_{OS} \times R_F$ . The 10-nF capacitor is added across the larger part of this bias current canceling resistance to filter noise and the 20  $\Omega$  is split out to isolate the capacitor self resonance from the noninverting input.  $\mathbb{R}$  7-5 illustrates the small-signal response shape with and without these capacitors. The feedback capacitor  $(C_F)$ , is selected to set a desired closed-loop bandwidth with  $R_F$ .  $C_G$  is added to ground to shape the noise gain up over frequency to be greater than or equal to 6 V/V at higher frequencies. In this example, that higher frequency noise gain is  $1 + 6 / 1.2 = 6$  V/V, adding the 1-pF device common-mode capacitance to the external 5 pF. Using the capacitors to set the feedback ratio removes the pole produced in the feedback driving from purely resistive source to the inverting parasitic capacitance.







图 **7-5. Inverting Response With and Without Compensation**

<span id="page-24-0"></span>

#### *7.3.5 Driving Capacitive Loads*

The OPA838 can drive small capacitive loads directly without oscillation (less than 6@pF). When driving capacitive loads greater than 6 pF,  $\boxtimes$  [6-49](#page-18-0) illustrates the recommended R<sub>OUT</sub> vs capacitor load parametric on gains. At higher gains, the amplifier starts with greater phase margin into a resistive load and can operate with lower  $R_{\text{OUT}}$  for a given capacitive load. Without  $R_{\text{OUT}}$ , output capacitance interacts with the output impedance of the amplifier, which causes phase shift in the loop gain of the amplifier that reduces the phase margin. This causes peaking in the frequency response with overshoot and ringing in the pulse response.  $\boxtimes$  [6-49](#page-18-0) targets a 30° phase margin for the OPA838. A 30° phase margin produces a 5.7‑dB peaking in the frequency response at the amplifier output pin that is rolled off by the output RC pole; see  $\boxtimes$  7-7. This peaking can cause clipping for large signals driving a capacitive load. Increasing the  $R_{OUT}$  value can reduce the peaking at the cost of a more band-limited overall response.



图 **7-7. Frequency Response to Output Pin and Capacitive Load**



### <span id="page-25-0"></span>**7.4 Device Functional Modes**

#### *7.4.1 Split-Supply Operation (±1.35 V to ±2.7 V)*

To facilitate testing with common lab equipment, the OPA838 EVM (see EVM board link) is built to allow splitsupply operation. This configuration eases lab testing because the midpoint between the power rails is ground, and most signal generators, network analyzers, oscilloscopes, spectrum analyzers, and other lab equipment have inputs and outputs with a ground reference. This simplifies characterization by removing the requirement for blocking capacitors.

 $\overline{8}$  7-8 shows a simple noninverting configuration analogous to  $\overline{8}$  [7-1](#page-20-0) with a ±2.5-V supply and V<sub>REF</sub> equal to ground. The input and output swing symmetrically around ground. For ease of use, split-supplies are preferred in systems where signals swing around ground. Using bipolar (or split) supplies shifts the thresholds for the shutdown control. The disable control is referenced from the negative supply, typically ground, in a single-supply application. However, to disable using a negative supply requires that the pin is set to within 0.55 V greater than the negative supply. If disable is not required, connect that pin to the positive supply to maintain correct operation, even for split-supply applications. Do not float the disable pin; assert the pin to a voltage.









### *7.4.2 Single-Supply Operation (2.7 V to 5.4 V)*

Most newer systems use a single power supply to improve efficiency and to simplify power supply design. The OPA838 can be used with single-supply power (ground for the negative supply) with no change in performance from split supply, as long as the input and output pins are biased within the linear operating region of the device. The outputs nominally swing rail-to-rail with approximately a 100-mV headroom required for linear operation. The inputs can swing below the negative rail (typically ground) and to within 1.3 V of the positive supply. For dccoupled, single-supply operation, the higher-gain operating applications typical of a decompensated op amp keep the input swings less than the input swing limit to the positive supply. Typically, the 1.3-V input headroom required to the positive supply does not limit operation.

图 7-10 shows an example design that takes a 0-V to 0.5-V input range, level shifts the output up to 0.15 V for a 0-V input using the 4.5-V reference voltage common for 5-V SAR ADCs, and sets the gain to produce a 4.1-V output swing for the 0.5‑V input swing. This example assumes a 0‑Ω source that is required to sink the 39 µA required to bias the positive input pin to produce the 0.15-V output for a 0-V input. The R<sub>F</sub> and R<sub>G</sub> values are scaled down slightly to provide bias current cancellation by matching the parallel combination of the two bias setup resistors on the noninverting input.  $\mathbb{R}$  7-11 illustrates an example step response for this circuit that produces an output from 0.15 V for a 0-V input to 4.35 V for a 0.5-V input.



图 **7-10. DC-Coupled, Single-Supply, Noninverting Interface With Output Level Shift**



图 **7-11. Unipolar Input to Level Shifted Output Step Response**



If ac-coupling is acceptable, a simple way to operate single-supply is to run inverting.  $\boxed{8}$  7-12 shows a lowpower, high-gain example. In this example, a gain of –20 V/V is implemented (inverting usually does not matter for ac-coupled channels) where the V+ input is biased midscale. This example is showing an optional biascurrent cancellation setup, which is not necessary unless the output dc level requires good accuracy. The parallel combination of the divider resistors plus the 80.7- $\Omega$  isolating resistor match the feedback resistor value. With the blocking capacitor at the inverting input, the feedback resistor impedance must be matched to achieve bias current cancellation. In this 3-V supply example, the two inputs and the output are biased at 1.5 V. This places the input pins in range and centers the output for maximum V <sub>PP</sub> available.  $\&$  7-13 illustrates the smallsignal response for this example showing a  $f_{-3dB}$  range from a low-end cutoff of 887 Hz set by the input capacitor value to a 17.5-MHz high-frequency cutoff.







图 **7-13. Inverting Single-Supply Response With AC-Coupled Input**

These are only two of the many ways a single-supply design can be implemented. Many other methods exist, where using a dc reference voltage or ac-coupling are common. A good compilation of options can be found in *[Single-Supply Op Amp Design Techniques](https://www.ti.com/lit/pdf/SLOA030)*.

<span id="page-28-0"></span>

#### *7.4.3 Power Shutdown Operation*

As noted, the 6-pin packages that offer a power-shutdown feature must have that pin asserted. To retain the lowest possible shutdown power, no internal pullup resistors are present in the OPA838. The control threshold is referenced off the negative supply with a nominal internal threshold near 1 V greater than the negative supply. Worst-case tolerances dictate the required low-level voltage to provide a shutdown of 0.55 V (or less) greater than the negative supply, and 1.5 V (or more) greater than the negative supply to maintain enabled operation. The required control pin current is less than ±50 nA. For SOT-23-6 applications that do not require a shutdown functionality, connect the disable control pin to the positive supply. For SC70 package applications that do not require a shutdown, use the 5-pin package where the control pad is internally connected to the positive supply. When disabled, the output nominally goes to a high-impedance state. However, the feedback network provides a path for discharge for an off-state voltage condition.  $\&$  [6-51](#page-18-0) illustrates the turn-on time with a sinusoidal input that is relatively slow, while  $\& 6-52$  $\& 6-52$  illustrates the turn-off time is fast.  $\& 6-53$  and  $\& 6-54$  $\& 6-54$  illustrate the singlesupply operation with a dc input to produce a midsupply output at gains of 6 V/V and 10 V/V. In all cases, the output voltage transitions to a point close to the positive supply voltage and then moves to the desired output voltage 0.5 µs to 1.5 µs after the disable control line goes high. The supply current in shutdown is a low 0.1 µA nominally with a maximum 1 µA.



F G

## <span id="page-29-0"></span>**8 Application and Implementation**

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### **8.1 Application Information**

#### *8.1.1 Noninverting Amplifier*

The OPA838 can be used as noninverting amplifier with signal input to the noninverting input (V<sub>IN+</sub>). 图 [7-1](#page-20-0) illustrates a basic block diagram of the circuit.  $V_{REF}$  is often ground when split supplies are used.

If V<sub>IN</sub> = V<sub>REF</sub> + V<sub>SIG</sub>, and the gain setting resistor (R<sub>G</sub>) is dc referenced to V<sub>REF</sub>, use 方程式 1 to calculate the output of the amplifier.

$$
V_{OUT} = V_{SIG} \left( 1 + \frac{R_F}{R_G} \right) + V_{REF}
$$
\n(1)

The noninverting signal gain (also called the noise gain) of the circuit is set by:  $G = 1 + \frac{R}{R}$ 

V<sub>REF</sub> provides a reference around which the input and output signals swing. Output signals are in-phase with the input signals within the flat portion of the frequency response. For a high-speed, low-noise device like the OPA838, the values selected for R<sub>F</sub> (and the R<sub>G</sub> for the desired gain) can strongly influence the operation of the circuit. For the characteristic curves, the noninverting circuit of 图 [8-1](#page-30-0) shows the test configuration. 表 8-1 lists the recommended resistor values over gain.



图 **8-1. Noninverting Characterization Circuit**

<span id="page-30-0"></span>表 8-1 lists the recommended resistor values from target gains of 6 V/V to 20 V/V. This table controls the R<sub>F</sub> and R<sub>G</sub> values to set the resistor noise contribution at approximately 40% of the total output noise power. This increases the spot noise at the output over what the op amp voltage noise produces by 20%. Lower values reduce the output noise of any design at the cost of more power in the feedback circuit. Using the TINA model and simulation tool shows the impact of different resistor value choices on response shape and noise.





## *8.1.2 Inverting Amplifier*

The OPA838 can be used as an inverting amplifier with signal input to the inverting input ( $V_{IN}$  ) through the gain-setting resistor  $(R_G)$   $\boxtimes$  [7-2](#page-20-0) illustrates a basic block diagram of the circuit.

If  $V_{IN}$  =  $V_{REF}$  +  $V_{SIG}$ , and the noninverting input is dc biased to  $V_{REF}$ , the output of the amplifier is calculated according to 方程式 2:

$$
V_{OUT} = V_{SIG} \left(\frac{-R_F}{R_G}\right) + V_{REF} \tag{2}
$$

 $-R_F$ 

The signal gain of the circuit G  $G = \frac{-R_F}{R_G}$  and  $V_{REF}$  provides a reference point around which the input and output signals swing. For bipolar-supply operation,  $V_{REF}$  is often GND. The output signal is 180° out-of-phase with the input signal in the pass band of the application.  $\boxtimes$  [8-2](#page-31-0) illustrates the 50- Ω input matched configuration used for the inverting characterization plots. In this case, an added termination resistor is placed in parallel with the input R<sub>G</sub> resistor to provide an impedance match to 50- Ω test equipment.  $\bar{\mathcal{R}}$  [8-2](#page-31-0) lists the suggested values for R<sub>F</sub>, R<sub>G</sub>, and  $R_T$  for inverting gains from  $-6$  V/V to  $-20$  V/V.

Copyright © 2024 Texas Instruments Incorporated  $t$  and  $\frac{d}{dx}$  and  $\frac{d}{dx}$   $\frac{d}{dx}$ 



<span id="page-31-0"></span>

#### 图 **8-2. Inverting With Input Impedance Matching**

| <b>WAS CONTROLLED IN THE UPPER THE STATE OF A THRUSH</b> |               |               |                            |                    |                            |                     |           |
|----------------------------------------------------------|---------------|---------------|----------------------------|--------------------|----------------------------|---------------------|-----------|
| <b>AVERAGE</b>                                           | $R_F(\Omega)$ | $R_G(\Omega)$ | <b>EXACT R<sub>T</sub></b> | <b>STANDARD RT</b> | <b>INPUT Z<sub>I</sub></b> | <b>ACTUAL (V/V)</b> | GAIN (dB) |
| - 6                                                      | 1180          | 196           | 67.1                       | 66.5               | 49.7                       | $-6.02$             | 15.59     |
| $-7$                                                     | 1370          | 196           | 67.1                       | 66.5               | 49.7                       | $-6.99$             | 16.89     |
| - 8                                                      | 1540          | 191           | 67.7                       | 68.1               | 50.2                       | $-8.06$             | 18.13     |
| - 9                                                      | 1690          | 187           | 68.2                       | 68.1               | 49.9                       | $-9.04$             | 19.12     |
| $-10$                                                    | 1870          | 187           | 68.2                       | 68.1               | 49.9                       | $-10$               | 20        |
| $-11$                                                    | 2050          | 187           | 68.2                       | 68.1               | 49.9                       | $-10.96$            | 20.80     |
| $-12$                                                    | 2210          | 182           | 68.9                       | 68.1               | 49.6                       | $-12.14$            | 21.69     |
| $-13$                                                    | 2370          | 182           | 68.9                       | 68.1               | 49.6                       | $-13.02$            | 22.29     |
| $-14$                                                    | 2550          | 182           | 68.9                       | 68.1               | 49.6                       | $-14.01$            | 22.93     |
| $-15$                                                    | 2740          | 182           | 68.9                       | 68.1               | 49.6                       | $-15.05$            | 23.55     |
| $-16$                                                    | 2870          | 178           | 69.5                       | 69.8               | 50.1                       | $-16.12$            | 24.15     |
| $-17$                                                    | 3090          | 182           | 68.9                       | 69.8               | 50.5                       | $-16.98$            | 24.6      |
| $-18$                                                    | 3240          | 178           | 69.5                       | 69.8               | 50.1                       | $-18.20$            | 25.2      |
| $-19$                                                    | 3400          | 178           | 69.5                       | 69.8               | 50.1                       | $-19.10$            | 25.62     |
| $-20$                                                    | 3570          | 178           | 69.5                       | 69.8               | 50.1                       | $-20.06$            | 26.04     |

表 **8-2. Inverting Recommended Resistor Values**

## *8.1.3 Output DC Error Calculations*

The OPA838 can provide excellent DC signal accuracy due to high open-loop gain, high common-mode rejection, high power-supply rejection, and low input offset voltage and bias current offset errors. To take full advantage of this low input offset voltage, pay careful attention to input bias current cancellation. The low-noise input stage for the OPA838 has a relatively high input bias current (1.6 µA typical out the pins) but with a close match between the two input currents. This is a negative rail input device using PNP input devices where the base current flows out of the device pins. A large resistor to ground on the V+ input shifts positively because of the input bias current. The mismatch between the two input bias currents is very low, typically only ±20 nA of input offset current. Match the DC source impedances out of the two inputs to reduce the total output offset voltage. For example, one way to add bias current cancellation to the circuit in  $\boxtimes$  [7-8](#page-25-0) is to insert a 165- $\Omega$  series resistor into the noninverting input to match the parallel combination of  $R_F$  and  $R_G$  for this basic gain of 6 V/V noninverting gain circuit. These same calculations apply to the output offset drift. Analyzing the simple circuit of  $\overline{8}$  [7-8,](#page-25-0) the noise gain for the input offset voltage drift is 1 + 1k / 200 = 6 V/V. This results in an output drift term of  $\pm 1.6$   $\mu$ V/°C × 6 =  $\pm 9.6$   $\mu$ V/°C. Because the two impedances out of the inputs are matched, the residual error due to the maximum ±500 pA/°C offset current drift is exactly that number times the 1-kΩ feedback resistor value, or ±50 µV/°C. The total output DC error drift band is ±59 µV/°C.

<span id="page-32-0"></span>

#### *8.1.4 Output Noise Calculations*

The decompensated voltage feedback of the OPA838 op amp offers among the lowest input voltage and current noise terms for any device with a supply current less than 1 mA.  $\&$  8-3 shows the op amp noise analysis model that includes all noise terms. In this model, all the noise terms are shown as noise voltage or current density terms in nV/√Hz or pA/√Hz.



图 **8-3. Op-Amp Noise-Analysis Model**

The total output spot noise voltage is computed as the square root of the squared contributing terms to the output noise voltage. This computation is adding all the contributing noise powers at the output by superposition, then taking the square root to return to a spot noise voltage. 方程式 3 shows the general form for this output noise voltage using the terms presented in  $\boxed{8}$  8-3.

$$
E_{O} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S}) + 4kTR_{S}}[NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG}
$$
\n(3)

Dividing this expression by the noise gain (NG =  $1 + R_F / R_G$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in 方程式 4.

$$
E_N = \sqrt{E_{Nl}^2 + (I_{BN}R_S)^2 + 4kTR_S + \left(\frac{I_{BI}R_F}{NG}\right)^2 + \frac{4kTR_F}{NG}}
$$
\n(4)

Using the resistor values shown in  $\bar{\text{R}}$  [8-1](#page-30-0) with R<sub>S</sub> = 0  $\Omega$  results in a constant input-referred voltage noise of 2.86 nV/√Hz. Reducing the resistor values brings this number closer to the intrinsic 1.9 nV/√Hz of the OPA838. Adding  $R_S$  for bias current cancellation in noninverting mode adds the noise from  $R_S$  to the total output noise; see 方程式 3. In inverting mode, bypass the R<sub>S</sub> bias-current cancellation resistor with a capacitor for the best noise performance.

#### **8.2 Typical Applications**

#### *8.2.1 High-Gain Differential I/O Designs*

A high-gain differential-to-differential I/O circuit can be used to drive a second-stage FDA or a differential-tosingle-ended stage. This circuit is frequently used in applications where high input impedance is required (for example, if the source cannot be loaded).  $\boxtimes$  8-3 illustrates an example design where the differential gain is 41 V/V. An added element between the two  $R<sub>G</sub>$  resistors increases the noise gain for the common-mode feedback. Make sure to provision for the added element; otherwise, a decompensated VFA (such as the OPA838) often oscillates. With only the  $R_G$  elements in the differential I/O design, the common-mode feedback is

Copyright © 2024 Texas Instruments Incorporated  $t$  . The component of the control of



<span id="page-33-0"></span>unity-gain and often causes high-frequency, common-mode oscillations. To resolve this issue, split the  $R_G$ elements in half and add a low-impedance path, such as a capacitor or a DC reference, between the two  $R_G$ values.



图 **8-4. High-Gain Differential I/O Stage**

Integrated results are available, but the OPA838 provides a low-power, high-frequency result. For best CMRR performance, match the resistors. A good rule is CMRR is approximately equal to the resistor tolerance; therefore, a 0.1% tolerance provides approximately 60-dB CMRR.

#### **8.2.1.1 Design Requirements**

As an example design, start with the circuit in  $\boxtimes$  8-4.

- Set the target gain and split the  $R_G$  element in half. For this example, target a gain of 41 V/V.
- Assess the DC common-mode biasing on the noninverting inputs. The DC biasing must be in range and have a gain of 1 to the output. This is not illustrated in  $\boxtimes$  [8-3](#page-32-0).
- If a DC reference is used as the mid-R  $_G$  bias, setting the reference equal to the noninverting input bias voltage sets the output common-mode to that voltage. Using a capacitor as illustrated in  $\boxtimes$  [8-3](#page-32-0) accomplishes the same results.





#### **8.2.1.2 Detailed Design Procedure**

- Set the total R<sub>G</sub> value near the high gain values using  $\frac{1}{2}$  [8-1.](#page-30-0) This 178-Ω total must be split for a center tap to increase the common-mode noise gain, as shown by the 88.7- $\Omega$  value in  $\boxtimes$  [8-4.](#page-33-0)
- Set R<sub>F</sub> using a standard value near the calculated from solving [方程式](#page-29-0) 1 using half of the total R<sub>G</sub> value.
- Simulate the common-mode noise with different elements on the R<sub>G</sub> center tap as shown in  $\sqrt{8}$  8-5. Decide which is most appropriate to the application.

The common-mode loop instability without the  $R_G$  center tap is not often apparent in the closed-loop differential simulations. The common-mode loop instability without the  $R_G$  center tap can often be detected in a commonmode output-noise simulation as  $\boxtimes$  8-5 shows. Grounding the inputs  $\boxtimes$  [8-4](#page-33-0) and running an output-noise simulation for the common-mode tap point in  $\mathbb{R}$  [8-3](#page-32-0) shows a peaking in the noise at high frequency. This peaking indicates low-phase margin for the common-mode loop.  $\boxtimes$  8-5 shows this peaking in the lowest noise curve, with two options for improving phase margin. The first option used in  $\boxtimes$  [8-4](#page-33-0) is a capacitor to ground set to increase the common-mode noise gain only at higher frequencies. This increase can be seen by the peaking in the common-mode noise of  $\boxtimes$  8-5. Another alternative is to provide a dc voltage reference on the R<sub>G</sub> center tap. This method raises the common-mode noise gain from dc and beyond. Neither of these latter two options show any evidence of low phase-margin peaking. These two options do increase the output common-mode noise significantly at lower frequencies. Typically, an increase in output common-mode noise is more acceptable than low-phase margin because the next stage (FDA, ADC, differential to single stage) rejects common-mode noise.

Using the 10-nF center tap capacitor,  $\boxtimes$  8-6 shows the differential I/O small-signal response showing the expected 300 MHz / 41  $\approx$  7.3 MHz closed-loop bandwidth. The capacitor to ground between the R<sub>G</sub> elements does not impact the differential frequency response.



#### **8.2.1.3 Application Curves**



#### *8.2.2 Transimpedance Amplifier*

A common application for a high-gain-bandwidth voltage-feedback op amp is to amplify a small photodiode current from a capacitive detector.  $\boxed{8}$  8-7 shows the front-page transimpedance circuit with more detail. Here, a fixed  $-0.23$  negative voltage generator [\(LM7705](https://www.ti.com.cn/product/cn/LM7705)) is used on the negative supply to make sure the output has adequate headroom when the output is at 0 V. The transimpedance stage is designed here for a 2.4‑MHz flat (Butterworth) response while a simple RC post-filter band-limits the broadband noise and sets the overall bandwidth to 1 MHz. The requirements for a high-dynamic-range transimpedance (or charge) amplifier include the very low input voltage noise intrinsic to a decompensated device like the OPA838. The noise gain over frequency for this type of circuit starts out at unity gain, and then begins to peak with a single zero response. This peaking is due to the pole formed in the feedback by the feedback resistor and the total capacitance on the inverting input. That noise gain response is flattened out at higher frequencies by the feedback capacitor value to be the 1 +  $C_S$  /  $C_F$  capacitor ratio. This noise gain is normally a very high, allowing the decompensated OPA838 to be applied to this application. The noise gain is intentionally peaked to a high value in this application; therefore, the very low input voltage noise (1.8 nV/√Hz) of the OPA838 improves dynamic range.



图 **8-7. 100-k**Ω **Wide Bandwidth Transimpedance Design**

#### **8.2.2.1 Design Requirements**

To implement a controlled frequency response transimpedance design, set the transimpedance stage amplifier bandwidth higher than a controlled post RC filter. This allows variation in the source capacitance and amplifier gain bandwidth product with less overall bandwidth variation to the final output. In this example design:

- Assume a nominal source capacitance value of 100 pF. This normally comes from the capacitance versus reverse bias plot for the photodiode. No reverse bias is illustrated in  $\&$  [8-8](#page-36-0), but the current source is typically a back biased diode with a negative supply on the anode and the cathode connected to the op amp inverting input. In this polarity, the signal current sinks into the diode and raises the op amp output voltage above ground.
- For the best dc precision, add a matching resistor on the noninverting input to reduce the input bias current error to  $I_{OS} \times R_F$ . This resistor adds to the input voltage noise; TI recommends bypassing that resistor with as large as a capacitor as required to roll off resistor noise. This capacitor has a relatively low frequency self resonance that interacts with the input stage and can impair stability. Add a small series 20‑Ω resistor from the capacitor into the noninverting input to de-Q the resonant source impedance without adding too much noise.
- Set the feedback capacitor to achieve the desired frequency response shape.
- Add a post RC filter to control the overall bandwidth to 1 MHz. In this example, a 2.2‑nF capacitor allows a low 73.2‑Ω series resistor. When driving a sampling ADC (like a SAR), this combination helps reduce the sampling glitch and speed settling time.

#### <span id="page-36-0"></span>**8.2.2.2 Detailed Design Procedure**

The primary design requirement is to set the achievable transimpedance gain and compensate the operational amplifier with  $C_F$  for the desired response shape. A detailed transimpedance design methodology is available in *[Transimpedance Considerations for High-Speed Amplifiers.](https://www.ti.com/lit/pdf/SBOA122)* With a source capacitance set and the amplifier selected to provide a particular gain bandwidth product, the achievable transimpedance gain and resulting Butterworth bandwidth are tightly coupled as 方程式 5 illustrates. Use 方程式 6 to solve for a maximum R<sub>F</sub> value. When the R<sub>F</sub> is selected, the feedback pole is set by  $\bar{\pi}$  &  $\bar{\pi}$  7 to be at 0.707 of the characteristic frequency. At that compensation point, the closed-loop bandwidth is that characteristic frequency with a Butterworth response.

- With the 100-pF source capacitance, 300-MHz gain bandwidth product, and the 2.2-MHz closed-loop bandwidth target in the transimpedance stage, solve 方程式 6 for a maximum gain of 100 k Ω.
- Set the feedback pole at 0.707 times that 2.2-MHz Butterworth bandwidth. This sets the target 1 / (2  $\pi \times R_F$  $\times$  C<sub>F</sub>) = 1.55 MHz. Solving for C<sub>F</sub> sets the target to 1 pF
- If dc precision is desired, add a 100-k Ω resistor to ground on the noninverting input. If DC precision is not required, ground the noninverting input
- Add a resistor noise filtering capacitor in parallel with the 100-k  $\Omega$  resistor.
- Add a small series resistor isolating this capacitor from the noninverting input.
- Select a final filter capacitor for the load. (In this example, a value of 2.2 nF is used as a typical SAR input capacitor.)
- Add a series resistor to the final filter capacitor to form a 1-MHz pole. In this example, that is 73.2  $\Omega$ .
- Confirm this resistor is greater than the minimum recommended value illustrated in  $\boxtimes$  [6-49.](#page-18-0)

$$
F_{-3dB} \approx \sqrt{\frac{GBP}{2\pi R_f C_S}}
$$
 (5)

$$
R_{f\text{max}} \approx \frac{\text{GBP}}{F_{\text{-3dB}}^2 2\pi C_S} \tag{6}
$$

$$
\frac{1}{2\pi R_f C_f} = 0.707 \times \sqrt{\frac{\text{GBP}}{2\pi R_f C_S}}
$$
 (7)

Implementing this design and simulating the performance using the TINA model for the response to the output pin and to the final capacitive load shows the expected results of  $\boxtimes$  8-8. Here, the exact 2.2-MHz flat Butterworth response to the output pin is shown with the final single pole rolloff at 1 MHz at the final 2.2-nF capacitor.

#### **8.2.2.3 Application Curve**



图 **8-8. Small-Signal Response for 100-k**Ω **Transimpedance Gain**



### <span id="page-37-0"></span>**8.3 Power Supply Recommendations**

The OPA838 device is intended to work in a supply range of 2.7 V to 5.4 V. Good power-supply bypassing is required. Minimize the distance (less than 0.1 inch) from the power-supply pins to high-frequency, 0.1-μF decoupling capacitors. A larger capacitor (2.2 µF is typical) is used with a high-frequency, 0.1-µF supplydecoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split-supply is used, use these capacitors for each supply to ground. If necessary, place the larger capacitors further from the device and share these capacitors among several devices in the same area of the PCB. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. An optional 0.1-µF supply decoupling capacitor across the two power supplies (for bipolar operation) reduces second harmonic distortion.

The OPA838 has a positive supply current temperature coefficient; see  $\boxtimes$  [6-57.](#page-19-0) This helps improve the input offset voltage drift. Supply current requirements in system design must account for this effect using the maximum intended ambient and  $\boxed{8}$  [6-57](#page-19-0) to size the supply required. The very low power dissipation for the OPA838 typically does not require any special thermal design considerations. For the extreme case of 125°C operating ambient, use the approximate maximum 200°C/W for the three packages, and a maximum internal power of

5.4-V supply × 1.25-mA 125°C supply current from  $\boxed{8}$  [6-57](#page-19-0) gives a maximum internal power of 6.75 mW. This only gives a 1.35°C rise from ambient to junction temperature which is well below the maximum 150°C junction temperature. Load power adds to this, but also increases the junction temperature only slightly over ambient temperature.

<span id="page-38-0"></span>

## **8.4 Layout**

#### *8.4.1 Layout Guidelines*

*8.4.2 Layout Example*

The *[OPA838 EVM](https://www.ti.com/lit/pdf/SLOU474)* can be used as a reference when designing the circuit board. TI recommends following the EVM layout of the external components near to the amplifier, ground plane construction, and power routing as closely as possible. General guidelines are listed below:

- 1. Signal routing must be direct and as short as possible into and out of the op amp.
- 2. The feedback path must be short and direct avoiding vias if possible.
- 3. Ground or power planes must be removed from directly under the negative input and output pins of the amplifier.
- 4. TI recommends placing a series output resistor as close to the output pin as possible when driving capacitive or matched loads.
- 5. A 2.2-µF power-supply decoupling capacitor must be placed within two inches of the device and can be shared with other op amps. For split-supply operation, a capacitor is required for both supplies.
- 6. A 0.1-µF power-supply decoupling capacitor must be placed as close to the supply pins as possible, preferably within 0.1 inch. For split-supply operation, a capacitor is required for both supplies.
- 7. The PD pin uses logic levels referenced off the negative supply. If the pin is not used, the pin must tie to the positive supply to enable the amplifier. If the pin is used, the pin must be actively driven. A bypass capacitor is not necessary, but is used for EMI rejection in noisy environments.



图 **8-9. EVM Layout Example**



### <span id="page-39-0"></span>**9 Device and Documentation Support**

### **9.1 Device Support**

#### *9.1.1* 开发支持

#### **9.1.1.1 TINA-TI™** 仿真软件(免费下载)

TINA-TI™ 仿真软件是一款简单易用、功能强大且基于 SPICE 引擎的电路仿真程序。TINA-TI 仿真软件是 TINA™ 软件的一款免费全功能版本,除了一系列无源和有源模型外,此版本软件还预先载入了一个宏模型库。TINA-TI 仿 真软件提供所有传统的 SPICE 直流、瞬态和频域分析, 以及其他设计功能。

TINA-TI 仿真软件提供全面的后处理能力,便于用户以多种方式获得结果,用户可从[设计和仿真工具](https://www.ti.com/design-resources/design-tools-simulation.html)网页[免费下](http://www.ti.com/tool/tina-ti) [载。](http://www.ti.com/tool/tina-ti)虚拟仪器提供选择输入波形和探测电路节点、电压以及波形的能力,从而构建一个动态的快速启动工具。

#### 备注

必须安装 TINA 软件或者 TINA-TI 软件后才能使用这些文件。请从 TINA-TI™ [软件文件夹中](http://www.ti.com/tool/tina-ti)下载免费的 TINA-TI 仿真软件。

#### **9.2 Documentation Support**

#### *9.2.1 Related Documentation*

For related documentation see the following:

Texas Instruments, *[OPA835DBV, OPA836DBV EVM](https://www.ti.com/lit/pdf/SLOU314)* user's guide

### **9.3** 接收文档更新通知

要接收文档更新通知,请导航至 [ti.com](https://www.ti.com) 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### **9.4** 支持资源

TI E2E™ [中文支持论坛](https://e2e.ti.com)是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI [的使用条款](https://www.ti.com/corp/docs/legal/termsofuse.shtml)。

### **9.5 Trademarks**

TINA-TI™ and TI E2E™ are trademarks of Texas Instruments. TINA™ is a trademark of DesignSoft, Inc. 所有商标均为其各自所有者的财产。

#### **9.6** 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。

#### **9.7** 术语表

TI [术语表](https://www.ti.com/lit/pdf/SLYZ022) 本术语表列出并解释了术语、首字母缩略词和定义。

## **10 Revision History**

注:以前版本的页码可能与当前版本的页码不同

<span id="page-40-0"></span>

# **Changes from Revision C (October 2023) to Revision D (September 2024) Page** • 向数据表添加了 DXB(X2QFN,8)封装和相关内容........................................................................................[1](#page-0-0)





# **11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing<br>per ASME Y14.5M.<br>2. This drawing is subject to change without notice.





## **EXAMPLE BOARD LAYOUT**

# **DXB0008A X2QFN - 0.4 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).





## **EXAMPLE STENCIL DESIGN**

## **DXB0008A X2QFN - 0.4 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**STRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Mar-2024







# **PACKAGE OUTLINE**

# **DCK0006A** SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- 4. Falls within JEDEC MO-203 variation AB.



# **EXAMPLE BOARD LAYOUT**

# **DCK0006A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DCK0006A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DCK0005A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-203.
- 4. Support pin may differ or may not be present.
- 5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



# **EXAMPLE BOARD LAYOUT**

# **DCK0005A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.

8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DCK0005A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司