









SN74LV595A-Q1

ZHCSQR2G - AUGUST 2003 - REVISED MARCH 2023

# SN74LV595A-Q1 具有三态输出寄存器的 8 位移位寄存器

### 1 特性

- 符合汽车应用要求
- 采用具有可湿性侧面的 QFN (WBQB) 封装
- 可支持客户特殊配置控制与重大变更批准
- 2V 至 5.5V V<sub>CC</sub> 运行
- V<sub>CC</sub> = 3.3V、T<sub>A</sub> = 25°C 时, V<sub>OLP</sub> (输出接地反 弹)典型值小于 0.8V
- V<sub>CC</sub> = 3.3V , T<sub>A</sub> = 25°C 时 , V<sub>OHV</sub> ( 输出 V<sub>OH</sub> 下 冲)典型值大于 2.3V
- 所有端口上均支持以混合模式电压运行
- 8 位串行输入/并行输出移位寄存器
- I<sub>off</sub> 支持局部断电模式运行
- 移位寄存器具有直接清零功能

### 2 应用

- 输出扩展
- LED 矩阵控制
- 7 段显示控制

### 3 说明

SN74LV595A-Q1 包含一个对 8 位 D 类存储寄存器进 行馈送的8位串行输入、并行输出移位寄存器。存储 寄存器具有并行三态输出。移位寄存器和存储寄存器分 别有单独的时钟。移位寄存器具有一个直接覆盖清零 (SRCLR) 输入以及用于级联结构的串行 (SER) 输入和 串行输出。当输出使能端 (OE) 输入为高电平时,所有 输出(QH'除外)处于高阻抗状态。

该器件完全符合使用 Ioff 的部分断电应用的规范要求。 Ioff 电路禁用输出,从而可防止其断电时破坏性电流从 该器件回流。

### 封装信息<sup>(1)</sup>

| 器件型号          | 封装             | 封装尺寸 (标称值)      |
|---------------|----------------|-----------------|
| SN74LV595A-Q1 | PW (TSSOP, 16) | 5.00mm × 4.40mm |
| 3N/4LV393A-Q1 | WBQB (WQFN、16) | 3.60mm × 2.60mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1)



逻辑图(正逻辑)



### **Table of Contents**

| 1 特性1                                                                     | 7 Parameter Measurement Information     | 11               |
|---------------------------------------------------------------------------|-----------------------------------------|------------------|
| 2 应用 1                                                                    | 8 Detailed Description                  | 12               |
| 3 说明1                                                                     | 8.1 Overview                            | 12               |
| 4 Revision History2                                                       | 8.2 Functional Block Diagram            | 12               |
| 5 Pin Configuration and Functions3                                        | 8.3 Feature Description                 | 13               |
| 6 Specifications4                                                         | 8.4 Device Functional Modes             | 15               |
| 6.1 Absolute Maximum Ratings4                                             | 9 Application and Implementation        | 16               |
| 6.2 ESD Ratings4                                                          | 9.1 Application Information             | 16               |
| 6.3 Recommended Operating Conditions5                                     | 9.2 Typical Application                 | 16               |
| 6.4 Thermal Information5                                                  | 9.3 Power Supply Recommendations        | 19               |
| 6.5 Electrical Characteristics                                            | 9.4 Layout                              | 19               |
| 6.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ 6     | 10 Device and Documentation Support     | <mark>2</mark> 0 |
| 6.7 Timing Requirements, V <sub>CC</sub> = 3.3 V ± 0.3 V7                 | 10.1 Documentation Support              | 20               |
| 6.8 Timing Requirements, V <sub>CC</sub> = 5 V ± 0.5 V7                   | 10.2 接收文档更新通知                           | 20               |
| 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 10.3 支持资源                               |                  |
| 6.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V8          | 10.4 Trademarks                         |                  |
| 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V8            | 10.5 静电放电警告                             |                  |
| 6.12 Timing Diagrams9                                                     | 10.6 术语表                                |                  |
| 6.13 Noise Characteristics9                                               | 11 Mechanical, Packaging, and Orderable | 20               |
| 6.14 Operating Characteristics                                            | Information                             | 20               |
| 6.15 Typical Characteristics                                              |                                         | 20               |
|                                                                           |                                         |                  |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision F (November 2022) to Revision G (March 2023)                                      | Page             |
|---------------------------------------------------------------------------------------------------------|------------------|
| • 根据当前标准更新了文档的结构布局                                                                                      | 1                |
| • Updated thermal values for PW package from R $\theta$ JA = 108 to 138.7, R $\theta$ JC(top) = 40.8 to | o 69.1, R θ JB = |
| 51.1 to 81.8, $\Psi$ JT = 3.8 to 20.3, $\Psi$ JB = 50.6 to 81.3, all values in °C/W                     | 5                |
| Changes from Revision E (June 2022) to Revision F (November 2022)                                       | Page             |
| • 将数据表的状态从 <i>预告信息</i> 更改为 <i>量产数据</i>                                                                  | 1                |

English Data Sheet: SCLS539



# **5 Pin Configuration and Functions**



图 5-1. PW Package, 16-Pin TSSOP (Top View)



图 5-2. WBQB Package, 16-Pin WQFN Transparent (Top View)

表 5-1. Pin Functions

| PIN              |     | TYPE <sup>(1)</sup> | DESCRIPTION                |
|------------------|-----|---------------------|----------------------------|
| NAME             | NO. | IIFE\/              | DESCRIPTION                |
| GND              | 8   | G                   | Ground                     |
| ŌĒ               | 13  | I                   | Output Enable Pin          |
| Q <sub>A</sub>   | 15  | 0                   | Q <sub>A</sub> Output      |
| Q <sub>B</sub>   | 1   | 0                   | Q <sub>B</sub> Output      |
| Q <sub>C</sub>   | 2   | 0                   | Q <sub>C</sub> Output      |
| $Q_D$            | 3   | 0                   | Q <sub>D</sub> Output      |
| Q <sub>E</sub>   | 4   | 0                   | Q <sub>E</sub> Output      |
| Q <sub>F</sub>   | 5   | 0                   | Q <sub>F</sub> Output      |
| $Q_G$            | 6   | 0                   | Q <sub>G</sub> Output      |
| Q <sub>H</sub>   | 7   | 0                   | Q <sub>H</sub> Output      |
| Q <sub>H</sub> ' | 9   | 0                   | Q <sub>H</sub> Output      |
| SRCLR            | 10  | I                   | SRCLR Input                |
| SRCLK            | 11  | I                   | SRCLK Input                |
| RCLK             | 12  | I                   | RCLK Input                 |
| SER              | 14  | I                   | SER Input                  |
| V <sub>CC</sub>  | 16  | Р                   | Positive Supply            |
| PAD              | _   | _                   | Thermal Pad <sup>(2)</sup> |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

<sup>(2)</sup> WBQB Package Only



## **6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                             |                                                             | MIN   | MAX        | UNIT |
|------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                                        |                                                             | - 0.5 | 7.0        | V    |
| VI               | Input voltage range <sup>(2)</sup>                                                          |                                                             | - 0.5 | 7.0        | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                                                             |       | 4.6        | V    |
| V <sub>O</sub>   | Output voltage range applie                                                                 | d to any output in the high or low state <sup>(2) (3)</sup> | - 0.5 | 7.0<br>7.0 | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                                                          | V <sub>1</sub> < 0                                          |       | - 20       | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>                                                         | V <sub>O</sub> < 0                                          |       | -50        | mA   |
| Io               | Continuous output current                                                                   |                                                             |       | ±35        | mA   |
|                  | Continuous current through                                                                  | V <sub>CC</sub> or GND                                      |       | ±70        | mA   |
| TJ               | Junction temperature                                                                        |                                                             |       | 150        | °C   |
| T <sub>stg</sub> | Storage temperature                                                                         |                                                             | - 65  | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                        | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------------------------|-------|------|
|                    | · · · ·                 | Human-body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (MM), per JEDEC specification                                            | ±200  | V    |
|                    | a.eea.ge                | Charged-device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B          | ±1000 |      |

(1) AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



# **6.3 Recommended Operating Conditions**

|                                   |                                 |                                               | MIN                   | MAX                   | UNIT |
|-----------------------------------|---------------------------------|-----------------------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub>                   | Supply voltage                  |                                               | 2                     | 5.5                   | V    |
|                                   |                                 | V <sub>CC</sub> = 2 V                         | 1.5                   |                       |      |
| .,                                | High level innut valte ne       | V <sub>CC</sub> = 2.3 V to 2.7 V              | V <sub>CC</sub> × 0.7 |                       | V    |
| V <sub>IL</sub> V <sub>I</sub> VO | High-level input voltage        | V <sub>CC</sub> = 3 V to 3.6 V                | V <sub>CC</sub> × 0.7 |                       | V    |
|                                   |                                 | V <sub>CC</sub> = 4.5 V to 5.5 V              | V <sub>CC</sub> × 0.7 |                       |      |
|                                   |                                 | V <sub>CC</sub> = 2 V                         |                       | 0.5                   |      |
| .,                                | Law layel input veltage         | V <sub>CC</sub> = 2.3 V to 2.7 V              |                       | V <sub>CC</sub> × 0.3 | V    |
| V <sub>IL</sub>                   | Low-level input voltage         | V <sub>CC</sub> = 3 V to 3.6 V                |                       | V <sub>CC</sub> × 0.3 | V    |
|                                   |                                 | V <sub>CC</sub> = 4.5 V to 5.5 V              |                       | V <sub>CC</sub> × 0.3 |      |
| VI                                | Input voltage <sup>(1)</sup>    |                                               | 0                     | 5.5                   | V    |
| .,                                | Output voltage                  | High or low state                             | 0                     | V <sub>CC</sub>       | V    |
| V <sub>o</sub>                    | Output voltage                  | 3-state                                       | 0                     | 5.5                   | V    |
|                                   |                                 | V <sub>CC</sub> = 2 V                         |                       | - 50                  | μΑ   |
|                                   |                                 | V <sub>CC</sub> = 2.3 V to 2.7 V              |                       | - 2                   |      |
| Іон                               | High level output current       | output current V <sub>CC</sub> = 3 V to 3.6 V |                       | - 8                   | mA   |
|                                   |                                 | V <sub>CC</sub> = 4.5 V to 5.5 V              |                       | - 16                  |      |
|                                   |                                 | V <sub>CC</sub> = 2 V                         |                       | 50                    | μA   |
|                                   |                                 | V <sub>CC</sub> = 2.3 V to 2.7 V              |                       | 2                     |      |
| I <sub>OL</sub>                   | Low level output current        | V <sub>CC</sub> = 3 V to 3.6 V                |                       | 8                     | mA   |
|                                   |                                 | V <sub>CC</sub> = 4.5 V to 5.5 V              |                       | 16                    |      |
|                                   |                                 | V <sub>CC</sub> = 2.3 V to 2.7 V              |                       | 200                   |      |
| Δ t/ Δ v                          | Input transition rise/fall time | V <sub>CC</sub> = 3 V to 3.6 V                |                       | 100                   | ns/V |
|                                   |                                 | V <sub>CC</sub> = 4.5 V to 5.5 V              |                       | 20                    |      |
|                                   |                                 | SN74LV595AIPWRQ1                              | - 40                  | 85                    |      |
| T <sub>A</sub>                    | Operating free-air temperature  | SN74LV595AQPWRQ1<br>or SN74LV595AQWBQRQ1      | - 40                  | 125                   | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs*.

### **6.4 Thermal Information**

|                        |                                              | SN74LV595A-Q1 |             |      |  |
|------------------------|----------------------------------------------|---------------|-------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP)    | WBQB (WQFN) | UNIT |  |
|                        |                                              | 16 PINS       | 16 PINS     |      |  |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 138.7         | 86          | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 69.1          | 82.6        | °C/W |  |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 81.8          | 54.9        | °C/W |  |
| $\Psi$ JT              | Junction-to-top characterization parameter   | 20.3          | 9.5         | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 81.3          | 54.9        | °C/W |  |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A           | 32.5        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST                                    | CONDITIONS                | V               | - 40°                 | C to 85°C | - 40°                 | C to 125°C |      | UNIT |
|------------------|-----------------------------------------|---------------------------|-----------------|-----------------------|-----------|-----------------------|------------|------|------|
| PARAMETER        | IEST                                    | CONDITIONS                | V <sub>CC</sub> | MIN                   | TYP MAX   | MIN                   | TYP        | MAX  | UNII |
|                  |                                         | I <sub>OH</sub> = -50 μA  | 2 V to 5.5 V    | V <sub>CC</sub> - 0.1 |           | V <sub>CC</sub> - 0.1 |            |      |      |
|                  |                                         | I <sub>OH</sub> = -2 mA   | 2.3 V           | 2                     |           | 2                     |            |      |      |
| V                | Q <sub>H</sub> ,                        | I <sub>OH</sub> = -6 mA   | 3 V             | 2.48                  |           | 2.45                  |            |      | V    |
| V <sub>OH</sub>  | Q <sub>A</sub> - Q <sub>H</sub>         | I <sub>OH</sub> = -8 mA   | 3 V             | 2.48                  |           | 2.45                  |            |      | v    |
|                  | Q <sub>H</sub> ,                        | I <sub>OH</sub> = - 12 mA | 4.5 V           | 3.8                   |           | 3.7                   |            |      |      |
|                  | Q <sub>A</sub> - Q <sub>H</sub>         | I <sub>OH</sub> = - 16 mA | 4.5 V           | 3.8                   |           | 3.7                   |            |      |      |
|                  |                                         | I <sub>OL</sub> = 50 μA   | 2 V to 5.5 V    |                       | 0.        | 1                     |            | 0.1  |      |
|                  |                                         | I <sub>OL</sub> = 2 mA    | 2.3 V           |                       | 0.        | 1                     |            | 0.45 |      |
| V                | Q <sub>H</sub> ,                        | I <sub>OL</sub> = 6 mA    | 3 V             |                       | 0.4       | 1                     |            | 0.5  | V    |
| V <sub>OL</sub>  | Q <sub>A</sub> -Q <sub>H</sub>          | I <sub>OL</sub> = 8 mA    | 3 V             |                       | 0.4       | 1                     |            | 0.5  | v    |
|                  | Q <sub>H</sub> ,                        | I <sub>OL</sub> = 12 mA   | 4.5 V           |                       | 0.5       | 5                     |            | 0.65 |      |
|                  | Q <sub>A</sub> -Q <sub>H</sub>          | I <sub>OL</sub> = 16 mA   | 4.5 V           |                       | 0.5       | 5                     |            | 0.65 |      |
| I <sub>1</sub>   | V <sub>I</sub> = 5.5 V or GN            | ID                        | 0 to 5.5 V      |                       | ±         | 1                     |            | ±1   | μΑ   |
| I <sub>OZ</sub>  | Q <sub>A</sub> - Q <sub>H</sub>         | $V_O = V_{CC}$ or GND,    | 5.5 V           |                       | ±         | 5                     |            | ±10  | μΑ   |
| I <sub>CC</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND | ), I <sub>O</sub> = 0     | 5.5 V           |                       | 2         | )                     |            | 40   | μΑ   |
| I <sub>off</sub> | $V_I$ or $V_O = 0$ to 5                 | 5.5 V                     | 0 V             |                       |           | 5                     |            | 10   | μA   |
| Ci               | V <sub>I</sub> = V <sub>CC</sub> or GND | )                         | 3.3 V           |                       | 3.5       |                       | 3.5        |      | pF   |

# 6.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

|                   |                |                                      | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = -4<br>TO 12 |     | UNIT |
|-------------------|----------------|--------------------------------------|-----------------------|-----|-----------------------|-----|------------------------------|-----|------|
|                   |                |                                      | MIN                   | MAX | MIN                   | MAX | MIN                          | MAX |      |
|                   |                | SRCLK high or low                    | 7                     |     | 7.5                   |     | 8.5                          |     |      |
| t <sub>w</sub> Pu | Pulse duration | RCLK high or low                     | 7                     |     | 7.5                   |     | 8.5                          |     | ns   |
|                   |                | SRCLR low                            | 6                     |     | 6.5                   |     | 7.5                          |     |      |
|                   |                | SER before SRCLK †                   | 5.5                   |     | 5.5                   |     | 6.5                          |     |      |
|                   | Setup time     | SRCLK † before RCLK † (1)            | 8                     |     | 9                     |     | 10                           |     | 20   |
| t <sub>su</sub>   | Setup time     | SRCLR low before RCLK †              | 8.5                   |     | 9.5                   |     | 10.5                         |     | ns   |
|                   |                | SRCLR high (inactive) before SRCLK ↑ | 4                     |     | 4                     |     | 5                            |     |      |
| t <sub>h</sub>    | Hold time      | SER after SRCLK †                    | 1.5                   |     | 1.5                   |     | 2.5                          |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

English Data Sheet: SCLS539

# 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

|                               | , , ,          | ,                                    | T <sub>A</sub> = 25°C TO 85°C |     |     | T <sub>A</sub> = -4<br>TO 12 |     | UNIT |     |
|-------------------------------|----------------|--------------------------------------|-------------------------------|-----|-----|------------------------------|-----|------|-----|
|                               |                |                                      | MIN                           | MAX | MIN | MAX                          | MIN | MAX  |     |
|                               |                | SRCLK high or low                    | 5.5                           |     | 5.5 |                              | 6.5 |      |     |
| t <sub>w</sub> Pulse duration | Pulse duration | RCLK high or low                     | 5.5                           |     | 5.5 |                              | 6.5 |      | ns  |
|                               |                | SRCLR low                            | 5                             |     | 5   |                              | 6   |      |     |
|                               |                | SER before SRCLK †                   | 3.5                           |     | 3.5 |                              | 4.5 |      |     |
|                               | Setup time     | SRCLK † before RCLK † (1)            | 8                             |     | 8.5 |                              | 9.5 |      | ns  |
| t <sub>su</sub>               | Setup time     | SRCLR low before RCLK †              | 8                             |     | 9   |                              | 10  |      | 115 |
|                               |                | SRCLR high (inactive) before SRCLK † | 3                             |     | 3   |                              | 4   |      |     |
| t <sub>h</sub>                | Hold time      | SER after SRCLK ↑                    | 1.5                           |     | 1.5 |                              | 2.5 |      | ns  |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

# 6.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$

over operating free-air temperature range (unless otherwise noted)

|                  |                |                                      | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = -4 |  | T <sub>A</sub> = -4<br>TO 12 |  | UNIT |
|------------------|----------------|--------------------------------------|-----------------------|-----|-----------------------|-----|-----------------------|-----|---------------------|--|------------------------------|--|------|
|                  |                |                                      | MIN                   | MAX | MIN                   | MAX | MIN                   | MAX |                     |  |                              |  |      |
|                  |                | SRCLK high or low                    | 5                     |     | 5                     |     | 6                     |     |                     |  |                              |  |      |
| t <sub>w</sub> F | Pulse duration | RCLK high or low                     | 5                     |     | 5                     |     | 6                     |     | ns                  |  |                              |  |      |
|                  |                | SRCLR low                            | 5.2                   |     | 5.2                   |     | 6.2                   |     |                     |  |                              |  |      |
|                  |                | SER before SRCLK †                   | 3                     |     | 3                     |     | 4                     |     |                     |  |                              |  |      |
|                  | Catus times    | SRCLK † before RCLK † (1)            | 5                     |     | 5                     |     | 6                     |     |                     |  |                              |  |      |
| t <sub>su</sub>  | Setup time     | SRCLR low before RCLK ↑              | 5                     |     | 5                     |     | 6                     |     | ns                  |  |                              |  |      |
|                  |                | SRCLR high (inactive) before SRCLK † | 2.5                   |     | 2.5                   |     | 3.5                   |     |                     |  |                              |  |      |
| t <sub>h</sub>   | Hold time      | SER after SRCLK †                    | 2                     |     | 2                     |     | 3                     |     | ns                  |  |                              |  |      |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

### 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range, C<sub>I</sub> = 50 pF (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                 | T   | ( = 25°C |      | T <sub>A</sub> = -4<br>TO 8 |        | T <sub>A</sub> = -4<br>TO 12 |      | UNIT |
|------------------|-----------------|--------------------------------|-----|----------|------|-----------------------------|--------|------------------------------|------|------|
|                  | (INFOT)         | (001701)                       | MIN | TYP      | MAX  | MIN                         | MAX    | MIN                          | MAX  |      |
| f <sub>max</sub> |                 |                                | 60  | 70       |      | 40                          |        | 30                           |      | MHz  |
| t <sub>PLH</sub> | RCLK            | 0 0                            |     | 11.2     | 17.2 | 1                           | 19.3   | 1                            | 22.3 | ns   |
| t <sub>PHL</sub> | ROLK            | Q <sub>A</sub> -Q <sub>H</sub> |     | 11.2     | 17.2 | 1                           | 19.3   | 1                            | 22.3 | ns   |
| t <sub>PLH</sub> | SRCLK           | 0                              |     | 13.1     | 22.5 | 1                           | 1 25.5 | 1                            | 28.5 | ns   |
| t <sub>PHL</sub> | SKULK           | Q <sub>H</sub> '               |     | 13.1     | 22.5 | 1                           | 25.5   | 1                            | 28.5 | ns   |
| t <sub>PHL</sub> | SRCLR           | Q <sub>H</sub>                 |     | 12.4     | 18.8 | 1                           | 21.1   | 1                            | 24.1 | ns   |
| t <sub>PZH</sub> | . OE            | 0 0                            |     | 10.8     | 17   | 1                           | 18.3   | .3 1 21.                     |      | ns   |
| t <sub>PZL</sub> | OE              | Q <sub>A</sub> -Q <sub>H</sub> |     | 13.4     | 21   | 1                           | 23     | 1                            | 26   | ns   |
| t <sub>PHZ</sub> | OE              | 0 0                            |     | 12.2     | 18.3 | 1                           | 19.5   | 1                            | 22.5 | ns   |
| t <sub>PLZ</sub> | OE              | Q <sub>A</sub> -Q <sub>H</sub> |     | 14       | 20.9 | 1                           | 22.6   | 1                            | 25.6 | ns   |



# 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $C_L$  = 50 pF (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                 | T,  | = 25°C |      | T <sub>A</sub> = -2<br>TO 85 |        | T <sub>A</sub> = -4<br>TO 12 |                                                | UNIT |  |
|------------------|-----------------|--------------------------------|-----|--------|------|------------------------------|--------|------------------------------|------------------------------------------------|------|--|
|                  | (INFOT)         | (001701)                       | MIN | TYP    | MAX  | MIN                          | MAX    | MIN                          | MAX                                            |      |  |
| f <sub>max</sub> |                 |                                | 55  | 105    |      | 50                           |        | 40                           |                                                | MHz  |  |
| t <sub>PLH</sub> | RCLK            | 0 -0                           |     | 7.9    | 15.4 | 1                            | 17     | 1                            | 20                                             | ns   |  |
| t <sub>PHL</sub> | NOLK            | Q <sub>A</sub> -Q <sub>H</sub> |     | 7.9    | 15.4 | 1                            | 17     | 1                            | MAX 0 1 20 1 20 1 21.5 1 21.5 1 20.2 1 20 1 20 | ns   |  |
| t <sub>PLH</sub> | SRCLK           | Q <sub>H</sub> '               |     | 9.2    | 16.5 | 1                            | 18.5 1 | 21.5                         | ns                                             |      |  |
| t <sub>PHL</sub> | ONOLIN          | ∠H.                            |     | 9.2    | 16.5 | 1                            | 18.5   | 1                            | 21.5                                           | ns   |  |
| t <sub>PHL</sub> | SRCLR           | Q <sub>H</sub> '               |     | 9      | 16.3 | 1                            | 17.2   | 1                            | 20.2                                           | ns   |  |
| t <sub>PZH</sub> | ŌĒ              | 0 -0                           |     | 7.8    | 15   | 1                            | 17     | 17 1                         |                                                | ns   |  |
| t <sub>PZL</sub> | OL              | Q <sub>A</sub> -Q <sub>H</sub> |     | 9.6    | 15   | 1                            | 17     | 1                            | 20                                             | ns   |  |
| t <sub>PHZ</sub> | ŌĒ              | 0 -0                           |     | 8.1    | 15.7 | 1                            | 16.2   | 16.2 1                       |                                                | ns   |  |
| t <sub>PLZ</sub> | OE .            | Q <sub>A</sub> -Q <sub>H</sub> |     | 9.3    | 15.7 | 1                            | 16.2   | 1                            | 19.2                                           | ns   |  |

# 6.11 Switching Characteristics, $V_{CC}$ = 5 V $\pm$ 0.5 V

over recommended operating free-air temperature range,  $C_L$  = 50 pF (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                 | T   | <sub>A</sub> = 25°C |      | T <sub>A</sub> = -4<br>TO 85 |      | T <sub>A</sub> = -4<br>TO 12 |                                                  | UNIT |  |
|------------------|-----------------|--------------------------------|-----|---------------------|------|------------------------------|------|------------------------------|--------------------------------------------------|------|--|
|                  | (1141 01)       | (001101)                       | MIN | TYP                 | MAX  | MIN                          | MAX  | MIN                          | MAX                                              |      |  |
| f <sub>max</sub> |                 |                                | 95  | 140                 |      | 85                           |      | 75                           |                                                  | MHz  |  |
| t <sub>PLH</sub> | RCLK            | 0 -0                           |     | 5.6                 | 9.4  | 1                            | 10.5 | 1                            | 13.5                                             | ns   |  |
| t <sub>PHL</sub> | NOLK            | Q <sub>A</sub> -Q <sub>H</sub> |     | 5.6                 | 9.4  | 1                            | 10.5 | 1                            | 13.5<br>13.5<br>14.4<br>14.4<br>14.1<br>15<br>15 | ns   |  |
| t <sub>PLH</sub> | SRCLK           | Q <sub>H</sub> '               |     | 6.4                 | 10.2 | 1                            | 11.4 | 1.4 1                        | 14.4                                             | ns   |  |
| t <sub>PHL</sub> | SKOLK           | QH'<br>                        |     | 6.4                 | 10.2 | 1                            | 11.4 | 1                            | 14.4                                             | ns   |  |
| t <sub>PHL</sub> | SRCLR           | Q <sub>H</sub> '               |     | 6.4                 | 10   | 1                            | 11.1 | 1                            | 14.1                                             | ns   |  |
| t <sub>PZH</sub> | ŌĒ              | 0 -0                           |     | 5.7                 | 10.6 | 1                            | 12   | 1 15                         |                                                  | ns   |  |
| t <sub>PZL</sub> | OL              | Q <sub>A</sub> -Q <sub>H</sub> |     | 6.8                 | 10.6 | 1                            | 12   | 1                            | 15                                               | ns   |  |
| t <sub>PHZ</sub> | ŌĒ              | 0 -0                           |     | 3.5                 | 10.3 | 1                            | 11   | 1                            | 14                                               | ns   |  |
| t <sub>PLZ</sub> | J JE            | Q <sub>A</sub> -Q <sub>H</sub> |     | 3.4                 | 10.3 | 1                            | 11   | 1                            | 14                                               | ns   |  |

English Data Sheet: SCLS539





NOTE: XXXX implies that the output is in 3-State mode.

Copyright © 2016, Texas Instruments Incorporated

图 6-1. Timing Diagram

### **6.13 Noise Characteristics**

 $V_{CC} = 3.3 \text{ V}, C_1 = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

| <del>*(()</del> 0.0 | ν, ο <sub>ι</sub> σο ρι, τ <sub>Α</sub> 2ο σ  |      |       |      |      |
|---------------------|-----------------------------------------------|------|-------|------|------|
|                     | PARAMETER                                     | MIN  | TYP   | MAX  | UNIT |
| V <sub>OL(P)</sub>  | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.3   |      | V    |
| V <sub>OL(V)</sub>  | Quiet output, minimum dynamic V <sub>OL</sub> |      | - 0.2 |      | V    |
| V <sub>OH(V)</sub>  | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.8   |      | V    |
| V <sub>IH(D)</sub>  | High-level dynamic input voltage              | 2.31 |       |      | V    |
| $V_{IL(D)}$         | Low-level dynamic input voltage               |      |       | 0.99 | V    |

(1) Characteristics are for surface-mount packages only.



# **6.14 Operating Characteristics**

T<sub>A</sub> = 25°C

|     | PARAMETER                     | TEST CONDITION                     | S                       | TYP | UNIT |
|-----|-------------------------------|------------------------------------|-------------------------|-----|------|
| C . | Power dissipation capacitance | C <sub>1</sub> = 50 pF, f = 10 MHz | V <sub>CC</sub> = 3.3 V | 111 | ρF   |
| Opd | rower dissipation capacitance | OL - 30 pr , r - 10 Wil IZ         | V <sub>CC</sub> = 5 V   | 114 | ρı   |

# **6.15 Typical Characteristics**



English Data Sheet: SCLS539



#### 7 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

**VOLTAGE WAVEFORMS** 

PROPAGATION DELAY TIMES

**INVERTING AND NONINVERTING OUTPUTS** 

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_{\Omega} = 50 \Omega$ ,  $t_r \leq 3$  ns,  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

图 7-1. Load Circuit and Voltage Waveforms

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

VOLTAGE WAVEFORMS

**ENABLE AND DISABLE TIMES** 

LOW- AND HIGH-LEVEL ENABLING

### 8 Detailed Description

#### 8.1 Overview

The SN74LV595A-Q1 contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear ( $\overline{SRCLR}$ ) input, serial (SER) input, and a serial output for cascading. When the output-enable ( $\overline{OE}$ ) input is high, all outputs except Q<sub>H'</sub> are in the high-impedance state.

Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### 8.2 Functional Block Diagram



图 8-1. Logic Diagram (Positive Logic)

Product Folder Links: SN74LV595A-Q1

### 8.3 Feature Description

#### 8.3.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10-k  $\Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

#### 8.3.2 Latching Logic

This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory.

When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up.

The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table.

#### 8.3.3 Partial Power Down (Ioff)

This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table.

Product Folder Links: SN74LV595A-Q1

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

#### 8.3.4 Wettable Flanks

This device includes wettable flanks for at least one package. See the *Features* section on the front page of the data sheet for which packages include this feature.



图 8-2. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After Soldering

Wettable flanks help improve side wetting after soldering, which makes QFN packages easier to inspect with automatic optical inspection (AOI). As shown in 88-2, a wettable flank can be dimpled or step-cut to provide additional surface area for solder adhesion which assists in reliably creating a side fillet. Please see the mechanical drawing for additional details.

#### 8.3.5 Clamp Diode Structure

⊗ 8-3 shows the inputs and outputs to this device have negative clamping diodes only.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



图 8-3. Electrical Placement of Clamping Diodes for Each Input and Output

Product Folder Links: SN74LV595A-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### **8.4 Device Functional Modes**

表 8-1. Function Table

|     |       | INPUTS(1) |      |    | FUNCTION                                                                                                  |
|-----|-------|-----------|------|----|-----------------------------------------------------------------------------------------------------------|
| SER | SRCLK | SRCLR     | RCLK | ŌĒ | FUNCTION                                                                                                  |
| Х   | х     | х         | х    | Н  | Outputs Q <sub>A</sub> -Q <sub>H</sub> are disabled.<br>Q <sub>H'</sub> remains enabled.                  |
| Х   | Х     | Х         | Х    | L  | Outputs Q <sub>A</sub> -Q <sub>H</sub> are enabled.                                                       |
| Х   | Х     | L         | Х    | Х  | Shift register is cleared.                                                                                |
| L   | 1     | Н         | Х    | х  | First stage of the shift register goes low. Other stages store the data of previous stage, respectively.  |
| Н   | 1     | Н         | Х    | Х  | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. |
| Х   | Х     | Х         | 1    | х  | Shift-register data is stored in the storage register.                                                    |

<sup>(1)</sup> H = High Voltage Level, L = Low Voltage Level, X = Do not Care, Z = High Impedance



### 9 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 Application Information

The SN74LV595A-Q1 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are 5-V tolerant allowing for down translation to  $V_{CC}$ .

## 9.2 Typical Application



图 9-1. SN74LV595A-Q1 Expanding IOs to Drive LEDs

#### 9.2.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV595A-Q1 plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV595A-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74LV595A-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74LV595A-Q1 can drive a load with total resistance described by  $R_L \geqslant V_O$  /  $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices.

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.2.2 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV595A-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k  $\Omega$  resistor value is often used due to these factors.

The SN74LV595A-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the Feature Description section for additional information regarding the inputs for this device.

#### 9.2.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Product Folder Links: SN74LV595A-Q1

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

17



#### 9.2.4 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV595A-Q1 to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)})$   $\Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M  $\Omega$ ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

### 9.2.5 Application Curves



图 9-2. Simplified Functional Diagram Showing Clock Operation

#### 9.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F capacitor is recommended. If there are multiple  $V_{CC}$  terminals then 0.01  $\mu$ F or 0.022  $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1  $\mu$ F and 1.0  $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in 

9-3 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 9.4.2 Layout Example



图 9-3. Layout Example for the SN74LV595A-Q1

English Data Sheet: SCLS539



### 10 Device and Documentation Support

### **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation, see the following:

- · Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices appliation report

### 10.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 10.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 10.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SCLS539

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| SN74LV595AIPWRG4Q1    | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LV595AI      |
| SN74LV595AIPWRG4Q1.A  | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LV595AI      |
| SN74LV595AIPWRQ1      | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | LV595AI      |
| SN74LV595AIPWRQ1.A    | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | LV595AI      |
| SN74LV595AQPWRQ1      | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV595AQ      |
| SN74LV595AQPWRQ1.A    | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV595AQ      |
| SN74LV595AQWBQBRQ1    | Active | Production    | WQFN (BQB)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV595Q       |
| SN74LV595AQWBQBRQ1.A  | Active | Production    | WQFN (BQB)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV595Q       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 9-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV595A-Q1:

● Enhanced Product: SN74LV595A-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV595AIPWRG4Q1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595AIPWRQ1   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595AQPWRQ1   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595AQWBQBRQ1 | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| 7 III GIII TOTTOTOTO GI O TIOTITIGI |              |                 |      |      |             |            |             |  |  |  |  |  |  |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|--|--|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |  |  |
| SN74LV595AIPWRG4Q1                  | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |  |  |  |  |  |  |
| SN74LV595AIPWRQ1                    | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |  |  |  |  |  |  |
| SN74LV595AQPWRQ1                    | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |  |  |  |  |  |  |
| SN74LV595AQWBQBRQ1                  | WQFN         | BQB             | 16   | 3000 | 210.0       | 185.0      | 35.0        |  |  |  |  |  |  |

2.5 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

**INDSTNAME** 



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



**INDSTNAME** 



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



**INDSTNAME** 



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月