

## 限流配电开关

查询样品: TPS2062-Q1, TPS2065-Q1

#### 特性

- 符合汽车应用要求
- 70mΩ 高侧金属氧化物半导体场效应晶体 (MOSFET)
- 1A 持续电流
- 散热和短路保护
- 精确电流限制 (最小值 1.1A,最大值1.9)
- 工作电压范围: 2.7V 至 5.5V
- 上升时间典型值 0.6ms
- 欠压闭锁
- 毛刺脉冲消除故障报告 (OC)
- 加电期间无**OC**毛刺脉冲
- 最大待机电源电流 1µA

- 双向开关
- 环境温度范围: -40°C 至 125°C
- 内置软启动
- UL 列表-文件号E169910

#### 应用范围

- 大电容负载
- 短路保护



#### 说明

TPS2062/5-Q1 配电开关主要用于很可能出现大电容负载和短路情况的应用。 这个器件组装有一个用于配电系统的 70mΩ N-通道 MOSFET 电源开关。此类系统要求在单一封装内具有多个电源开关。 每个开关由一个逻辑使能输入 控制。 栅极驱动由一个内部电荷泵提供,此电荷泵设计用于控制电源开关上升时间和下降时间以大大减少切换期间 的电流涌入。 电荷泵无需外部组件并可在低至 2.7V 的电源电压下工作。

当输出负载超过限流阀值或者短路出现时,此器件通过切换至恒定电流模式,并通过将过流 (OCx) 下拉至逻辑输出低电平来将输出电流限制在安全水平上。 当持续重过载和短路增加了开关内的功率耗散时,将引起结温上升,这时一个过热保护电路将关闭此开关以避免器件损坏。 一旦器件充分冷却,此器件将自动从热关断中恢复。 内部电路确保此开关在有效输入电压出现前保持关闭状态。 这个配电开关设计用于将电流限值的典型值设定在 1.5A 上。



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACK        | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|-------------|--------------------|-----------------------|------------------|--|--|
| 40°C to 405°C  | MSOP - DGN  | Reel of 2500       | TPS2062QDGNRQ1        | PSOQ             |  |  |
| –40°C to 125°C | VSSOP - DGN | Reel of 2500       | TPS2065QDGNRQ1        | PTLQ             |  |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1)

| over operating nee an temperature ran           | 9                                                     |                |  |  |
|-------------------------------------------------|-------------------------------------------------------|----------------|--|--|
| Input voltage range, V <sub>I(IN)</sub> (2)     | -0.3 V to 6 V                                         |                |  |  |
| Output voltage range (2), V <sub>O(OUTx)</sub>  | t voltage range <sup>(2)</sup> , V <sub>O(OUTx)</sub> |                |  |  |
| Input voltage range, $V_{I(\overline{ENx})}$    |                                                       | -0.3 V to 6 V  |  |  |
| Voltage range, $V_{I(\overline{OCx})}$          | -0.3 V to 6 V                                         |                |  |  |
| Continuous output current, I <sub>O(OUTx)</sub> | Internally limited                                    |                |  |  |
| Continuous total power dissipation              | See Dissipation Rating Table                          |                |  |  |
| Operating virtual junction temperature rang     | le, T <sub>J</sub>                                    | -40°C to 150°C |  |  |
| Storage temperature range, T <sub>stg</sub>     |                                                       | -65°C to 150°C |  |  |
|                                                 | Human body model (HBM)                                | 2 kV           |  |  |
| Electrostatic discharge (ESD) protection        | Charge device model (CDM)                             | 1000 V         |  |  |
|                                                 | Machine model (MM)                                    | 100 V          |  |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATING RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 125°C |
|---------|-----------------------|-----------------------------|------------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING           |
| DGN-8   | 2.14 W                | 17.123 mW/°C                | 428 mW                 |

#### RECOMMENDED OPERATING CONDITIONS

|                                                        | MIN | MAX | UNIT |
|--------------------------------------------------------|-----|-----|------|
| Input voltage, V <sub>I(IN)</sub>                      | 2.7 | 5.5 | V    |
| Input voltage, V <sub>I(ENx)</sub>                     | 0   | 5.5 | V    |
| Continuous output current, I <sub>O(OUTx)</sub>        | 0   | 1   | А    |
| Ambient temperature, T <sub>A</sub>                    | -40 | 125 | °C   |
| Operating virtual junction temperature, T <sub>J</sub> | -40 | 150 | °C   |

<sup>(2)</sup> All voltages are with respect to GND.



#### **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range,  $V_{URD} = 5.5 \text{ V}$ ,  $I_0 = 1 \text{ A}$ ,  $V_{URD} = 0 \text{ V}$  (unless otherwise noted)

|                                                                                                  | PARAMETER                                                                  |                                                                                                                                                                                          | TEST CONDITIONS                               | (1)                            | MIN  | TYP | MAX | UNIT      |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|------|-----|-----|-----------|
| POWER                                                                                            | SWITCH                                                                     |                                                                                                                                                                                          |                                               |                                |      |     |     |           |
| r <sub>DS(on)</sub>                                                                              | Static drain-source on-state resistance, 5-V operation and 3.3-V operation | $V_{I(IN)} = 5 \text{ V or } 3.3 \text{ V, } I_{O}$                                                                                                                                      | = 1 A, -40°C ≤ T <sub>A</sub> ≤ °             | 125°C                          |      | 70  | 135 | mΩ        |
| ,                                                                                                | Static drain-source on-state resistance, 2.7-V operation (2)               | $V_{I(IN)} = 2.7 \text{ V}, I_O = 1 \text{ A},$                                                                                                                                          | -40°C ≤ T <sub>A</sub> ≤ 125°C                |                                |      | 75  | 150 | $m\Omega$ |
| t <sub>r</sub>                                                                                   | Rise time, output                                                          | $V_{I(IN)} = 5.5 \text{ V}$<br>$V_{I(IN)} = 2.7 \text{ V}$                                                                                                                               | $C_L = 1 \mu F, R_L = 5 \Omega,$              | T <sub>A</sub> = 25°C          |      | 0.6 | 1.5 | ms        |
| t <sub>f</sub>                                                                                   | Fall time, output                                                          | V <sub>((N)</sub> = 5.5 V                                                                                                                                                                | $C_L = 1 \mu F, R_L = 5 \Omega,$              | T <sub>A</sub> = 25°C          | 0.05 |     | 0.5 | ms        |
| ENARI E                                                                                          | E INPUT EN OR EN                                                           | VI(IN) = 2.7 V                                                                                                                                                                           |                                               |                                | 0.03 |     | 0.5 |           |
| VIH                                                                                              | High-level input voltage                                                   | 2.7 V ≤ V <sub>I(IN)</sub> ≤ 5.5 V                                                                                                                                                       |                                               |                                | 2    |     |     |           |
| V <sub>IL</sub>                                                                                  | <del>-</del>                                                               | $2.7 \text{ V} \le V_{I(IN)} \le 5.5 \text{ V}$<br>$2.7 \text{ V} \le V_{I(IN)} \le 5.5 \text{ V}$                                                                                       |                                               |                                |      |     | 0.8 | V         |
|                                                                                                  | Low-level input voltage                                                    | ` '                                                                                                                                                                                      |                                               |                                | 4    |     | 1   |           |
| <u>lı</u>                                                                                        | Input current                                                              | $V_{I(ENx)} = 0 \text{ V or } 5.5 \text{ V}$                                                                                                                                             |                                               |                                | -1   |     | 3   | μA        |
| t <sub>on</sub>                                                                                  | Turnon time                                                                | $C_L = 100 \mu\text{F},  R_L = 5 \Omega$                                                                                                                                                 |                                               |                                |      |     |     | ms        |
| CURRE                                                                                            | Turnoff time  NT LIMIT                                                     | $C_L = 100 \ \mu F, R_L = 5 \ \Omega$                                                                                                                                                    |                                               |                                |      |     | 10  |           |
| CURKE                                                                                            | NI LIMII                                                                   | I                                                                                                                                                                                        |                                               | T 25%C                         | 4.4  | 1.5 | 1.0 |           |
| Ios                                                                                              | Short-circuit output current <sup>(1)</sup>                                | $V_{I(IN)} = 5$ V, OUT connected to GND,<br>Device enabled into short-circuit                                                                                                            |                                               |                                | 1.1  | 1.5 | 1.9 | Α         |
| 1                                                                                                | Overeument trip threehold                                                  | Device enabled into short-circuit $-40^{\circ}\text{C} \le T_{\text{A}} \le 125^{\circ}\text{C}$<br>$V_{\text{I(IN)}} = 5 \text{ V, current ramp } (\le 100 \text{ A/s}) \text{ on OUT}$ |                                               |                                | 1.1  | 1.5 | 2.1 |           |
| OC_TRIP                                                                                          | Overcurrent trip threshold                                                 | V <sub>I(IN)</sub> = 5 V, current ran                                                                                                                                                    | ip (≤ 100 A/S) on OO                          | I                              | 1.6  | 2.3 | 2.9 | Α         |
| SUPPLY CURRENT (TPS2062-Q1)  Supply current, low-level output  Supply current, high-level output |                                                                            | No load on OUT, $V_{I(\overline{ENx})} = 5.5 \text{ V}$                                                                                                                                  |                                               | T <sub>A</sub> = 25°C          |      | 0.5 | 1   |           |
|                                                                                                  |                                                                            |                                                                                                                                                                                          |                                               | -40°C ≤ T <sub>A</sub> ≤ 125°C |      | 0.5 | 5   | μΑ        |
|                                                                                                  |                                                                            |                                                                                                                                                                                          |                                               | $T_A = 25^{\circ}C$            |      | 50  | 70  |           |
|                                                                                                  |                                                                            | No load on OUT, V <sub>I(ENX</sub>                                                                                                                                                       | (i) = 0 V                                     | -40°C ≤ T <sub>A</sub> ≤ 125°C |      | 50  | 90  | μΑ        |
| Leakage                                                                                          | current                                                                    | OUT connected to ground, $V_{I(\overline{ENx})} = 5.5 \text{ V}$                                                                                                                         |                                               | -40°C ≤ T <sub>A</sub> ≤ 125°C |      | 1   | 30  | μA        |
|                                                                                                  | leakage current                                                            | $V_{I(OUTx)} = 5.5 \text{ V}, \text{ IN } = \text{gr}$                                                                                                                                   |                                               | $T_A = 25^{\circ}C$            |      | 0.2 |     | μA        |
|                                                                                                  | CURRENT (TPS2065-Q1)                                                       | VI(001x) = 0.0 V, IIV = 91                                                                                                                                                               | iodila                                        | 1A - 20 0                      |      | 0.2 |     | μ/ τ      |
|                                                                                                  |                                                                            | No load on OUT V                                                                                                                                                                         | F F V                                         | T <sub>A</sub> = 25°C          |      | 0.5 | 1   |           |
| Supply of                                                                                        | current, low-level output                                                  | No load on OUT, $V_{I(\overline{ENx})}$ or $V_{I(ENx)} = 0$ V                                                                                                                            | $\bar{x}_{ij} = 5.5 \text{ V},$               | -40°C ≤ T <sub>A</sub> ≤ 125°C |      | 0.5 | 5   | μA        |
|                                                                                                  |                                                                            | ` '                                                                                                                                                                                      | 0 \/                                          | T <sub>A</sub> = 25°C          |      | 43  | 60  |           |
| Supply of                                                                                        | current, high-level output                                                 | No load on OUT, $V_{I(\overline{ENx})}$<br>or $V_{I(ENx)} = 5.5 \text{ V}$                                                                                                               | $\overline{x}_0 = 0 \text{ V},$               | -40°C ≤ T <sub>A</sub> ≤ 125°C |      | 43  | 70  | μA        |
| Leakage                                                                                          | current                                                                    | OUT connected to grou                                                                                                                                                                    | und, $V_{I(\overline{EN})} = 5.5 \text{ V}$ , | -40°C ≤ T <sub>A</sub> ≤ 125°C |      | 1   |     | μΑ        |
| Reverse                                                                                          | leakage current                                                            | $V_{I(OUTx)} = 5.5 \text{ V, IN} = gr$                                                                                                                                                   | round                                         | T <sub>A</sub> = 25°C          |      | 0   |     | μA        |
| UNDER                                                                                            | VOLTAGE LOCKOUT                                                            |                                                                                                                                                                                          |                                               |                                |      |     | ,   |           |
| Low-leve                                                                                         | el input voltage, IN                                                       |                                                                                                                                                                                          |                                               |                                | 2    |     | 2.5 | V         |
| Hysteres                                                                                         | sis, IN                                                                    | T <sub>A</sub> = 25°C                                                                                                                                                                    |                                               |                                |      | 75  |     | mV        |
| OVERC                                                                                            | URRENT OC1 and OC2                                                         | •                                                                                                                                                                                        |                                               | <u>l</u>                       |      |     |     | -         |
| Output lo                                                                                        | ow voltage, V <sub>OL(OCx)</sub>                                           | $I_{O(\overline{OCx})} = 5 \text{ mA}$                                                                                                                                                   |                                               |                                |      |     | 0.4 | V         |
|                                                                                                  | current                                                                    | $V_{O(\overline{OCx})} = 5 \text{ V or } 3.3 \text{ V}$                                                                                                                                  |                                               |                                |      |     | 1   | μA        |
| OC degl                                                                                          | itch <sup>(2)</sup>                                                        | OCx assertion or deas:                                                                                                                                                                   | sertion                                       |                                | 4    | 8   | 15  | ms        |
| THERM                                                                                            | AL SHUTDOWN <sup>(3)</sup>                                                 | II.                                                                                                                                                                                      |                                               |                                |      |     |     |           |
|                                                                                                  | shutdown threshold                                                         |                                                                                                                                                                                          |                                               |                                | 135  |     |     | °C        |
| Recover                                                                                          | y from thermal shutdown                                                    |                                                                                                                                                                                          |                                               |                                | 125  |     |     | °C        |
| Hysteres                                                                                         | •                                                                          |                                                                                                                                                                                          |                                               |                                |      | 10  |     | °C        |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

Not tested in production, specified by design.

The thermal shutdown only reacts under overcurrent conditions.



#### **DEVICE INFORMATION**

#### Pin Functions - TPS2062-Q1

| PIN        | PINS |     | PINS                                                                                                                 |  | PINS |  | DECORPTION |
|------------|------|-----|----------------------------------------------------------------------------------------------------------------------|--|------|--|------------|
| TPS2062-Q1 |      | 1/0 | DESCRIPTION                                                                                                          |  |      |  |            |
| NAME       | NO.  |     |                                                                                                                      |  |      |  |            |
| EN1        | 3    | ı   | Enable input, logic low turns on power switch IN-OUT1                                                                |  |      |  |            |
| EN2        | 4    | I   | Enable input, logic low turns on power switch IN-OUT2                                                                |  |      |  |            |
| EN1        | -    | I   | Enable input, logic high turns on power switch IN-OUT1                                                               |  |      |  |            |
| EN2 - I    |      | I   | Enable input, logic high turns on power switch IN-OUT2                                                               |  |      |  |            |
| GND        | 1    |     | Ground                                                                                                               |  |      |  |            |
| IN         | 2    | ı   | Input voltage                                                                                                        |  |      |  |            |
| OC1        | 8    | 0   | Overcurrent, open-drain output, active low, IN-OUT1                                                                  |  |      |  |            |
| OC2        | 5    | 0   | Overcurrent, open-drain output, active low, IN-OUT2                                                                  |  |      |  |            |
| OUT1       | 7    | 0   | Power-switch output, IN-OUT1                                                                                         |  |      |  |            |
| OUT2       | 6    | 0   | Power-switch output, IN-OUT2                                                                                         |  |      |  |            |
| PowerPAD™  | -    |     | Internally connected to GND; used to heat-sink the part to the circuit board traces. Should be connected to GND pin. |  |      |  |            |

#### Functional Block Diagram - TPS2062-Q1



- A. Current sense
- B. Active low (EN) for TPS2062-Q1





#### Pin Functions - TPS2065-Q1

| PINS          | PINS |     | DECORPTION                                                                                                           |  |  |  |
|---------------|------|-----|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| TPS2065-Q1    |      | 1/0 | DESCRIPTION                                                                                                          |  |  |  |
| NAME NO.      |      |     |                                                                                                                      |  |  |  |
| EN            | -    | I   | Enable input, logic low turns on power switch IN-OUT1                                                                |  |  |  |
| EN 4 I        |      | I   | Enable input, logic high turns on power switch IN-OUT1                                                               |  |  |  |
| GND           | 1    |     | Ground                                                                                                               |  |  |  |
| IN            | 2, 3 | I   | Input voltage                                                                                                        |  |  |  |
| <del>OC</del> | 5    | 0   | Overcurrent, open-drain output, active low, IN-OUT1                                                                  |  |  |  |
| OUT 6, 7, 8 O |      | 0   | Power-switch output, IN-OUT1                                                                                         |  |  |  |
| PowerPAD™     | -    |     | Internally connected to GND; used to heat-sink the part to the circuit board traces. Should be connected to GND pin. |  |  |  |

## Functional Block Diagram - TPS2065-Q1



- A. Current sense
- B. Active high (EN) for TPS2065-Q1



#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Circuit and Voltage Waveforms



Figure 2. Turnon Delay and Rise Time With 1-μF Load

Figure 3. Turnoff Delay and Fall Time With 1-μF Load



## PARAMETER MEASUREMENT INFORMATION (continued)





Figure 4. Turnon Delay and Rise Time With 100-μF Load

Figure 5. Turnoff Delay and Fall Time With 100-μF Load





Figure 6. Short-Circuit Current, Device Enabled Into Short

Figure 7. Inrush Current With Different Load Capacitance



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 8.  $2-\Omega$  Load Connected to Enabled Device

Figure 9.  $1-\Omega$  Load Connected to Enabled Device

#### TYPICAL CHARACTERISTICS





## **TYPICAL CHARACTERISTICS (continued)**



Figure 12.

# TPS2062-Q1 SUPPLY CURRENT, OUTPUT ENABLED vs JUNCTION TEMPERATURE



## FALL TIME vs INPUT VOLTAGE



#### TPS2065-Q1 SUPPLY CURRENT, OUTPUT ENABLED vs



Figure 15.



#### **TYPICAL CHARACTERISTICS (continued)**

### TPS2062-Q1 SUPPLY CURRENT, OUTPUT DISABLED





Figure 16.

## TPS2065-Q1 SUPPLY CURRENT, OUTPUT DISABLED

#### **JUNCTION TEMPERATURE**



Figure 17.

## STATIC DRAIN-SOURCE ON-STATE RESISTANCE

#### JUNCTION TEMPERATURE



#### SHORT-CIRCUIT OUTPUT CURRENT

#### JUNCTION TEMPERATURE 1.56 V<sub>I</sub> = 2.7 V 1.54 1.52 $V_1 = 3.3 \text{ V}$ 1.5



T<sub>.J</sub> - Junction Temperature - °C Figure 19.



## **TYPICAL CHARACTERISTICS (continued)**





Figure 21.

#### **CURRENT-LIMIT RESPONSE**





#### **APPLICATION INFORMATION**

#### POWER-SUPPLY CONSIDERATIONS



Figure 23. Typical Application

A 0.01-µF to 0.1-µF ceramic bypass capacitor between IN and GND, close to the device, is recommended. Placing a high-value electrolytic capacitor on the output pin(s) is recommended when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a 0.01-µF to 0.1-µF ceramic capacitor improves the immunity of the device to short-circuit transients.

#### **OVERCURRENT**

A sense FET is employed to check for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied (see Figure 14). The TPS206x-Q1 senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for a short period of time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshold), the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figure 16). The TPS2065-Q1 and TPS2062-Q1 are capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

#### **OC RESPONSE**

The  $\overline{\text{OCx}}$  open-drain output is asserted (active low) when an overcurrent or overtemperature shutdown condition is encountered after a 10-ms deglitch timeout. The output remains asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause a momentary overcurrent condition; however, no false reporting on  $\overline{\text{OCx}}$  occurs due to the 10-ms deglitch circuit. The TPS2065-Q1 and TPS2062-Q1 are designed to eliminate false overcurrent reporting. The internal overcurrent deglitch eliminates the need for external components to remove unwanted pulses.  $\overline{\text{OCx}}$  is not deglitched when the switch is turned off due to an overtemperature shutdown.





Figure 24. Typical Circuit for the OC Pin

#### POWER DISSIPATION AND JUNCTION TEMPERATURE

The low on-resistance on the N-channel MOSFET allows the small surface-mount packages to pass large currents. The thermal resistances of these packages are high compared to those of power packages; it is good design practice to check power dissipation and junction temperature. Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from Figure 18. Using this value, the power dissipation per switch can be calculated by:

• 
$$P_D = r_{DS(on)} \times I^2$$

Multiply this number by the number of switches being used. This step renders the total power dissipation from the N-channel MOSFETs.

The thermal resistance,  $R\theta_{JA} = 1$  / (DERATING FACTOR), where DERATING FACTOR is obtained from the Dissipation Ratings Table. Thermal resistance is a strong function of the printed circuit board construction , and the copper trace area connecting the integrated circuit.

Finally, calculate the junction temperature:

• 
$$T_{I} = P_{D} \times R_{AIA} + T_{A}$$

#### Where:

- T<sub>A</sub>= Ambient temperature °C
- R<sub>B,IA</sub> = Thermal resistance
- P<sub>D</sub> = Total power dissipation based on number of switches being used.

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

#### THERMAL PROTECTION

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The TPS2065-Q1 and TPS2062-Q1 implement a thermal sensing to monitor the operating junction temperature of the power distribution switch. In an overcurrent or short-circuit condition, the junction temperature rises due to excessive power dissipation. Once the die temperature rises above a minimum of 135°C due to overcurrent conditions, the internal thermal sense circuitry turns the power switch off, thus preventing the power switch from damage. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 10°C, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed. The  $\overline{OCx}$  open-drain output is asserted (active low) when an overtemperature shutdown or overcurrent occurs.



#### UNDERVOLTAGE LOCKOUT (UVLO)

An undervoltage lockout ensures that the power switch is in the off state at power up. Whenever the input voltage falls below approximately 2 V, the power switch is quickly turned off. This facilitates the design of hotinsertion systems where it is not possible to turn off the power switch before input power is removed. The UVLO also keeps the switch from being turned on until the power supply has reached at least 2 V, even if the switch is enabled. On reinsertion, the power switch is turned on, with a controlled rise time to reduce EMI and voltage overshoots.

#### UNIVERSAL SERIAL BUS (USB) APPLICATIONS

The universal serial bus (USB) interface is a 12-Mb/s, or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (e.g., keyboards, printers, scanners, and mice). The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply.

The USB specification defines the following five classes of devices, each differentiated by power-consumption requirements:

- Hosts/self-powered hubs (SPH)
- Bus-powered hubs (BPH)
- Low-power, bus-powered functions
- · High-power, bus-powered functions
- · Self-powered functions

SPHs and BPHs distribute data and power to downstream functions. The TPS2065-Q1 and TPS2062-Q1 have higher current capability than required by one USB port; so, it can be used on the host side and supplies power to multiple downstream ports or functions.

#### HOST/SELF-POWERED AND BUS-POWERED HUBS

Hosts and SPHs have a local power supply that powers the embedded functions and the downstream ports (see Figure 25). This power supply must provide from 5.25 V to 4.75 V to the board side of the downstream connection under full-load and no-load conditions. Hosts and SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.





Figure 25. Typical Four-Port USB Host / Self-Powered Hub

BPHs obtain all power from upstream ports and often contain an embedded function. The hubs are required to power up with less than one unit load. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This can be accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than one unit load. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.

#### LOW-POWER BUS-POWERED AND HIGH-POWER BUS-POWERED FUNCTIONS

Both low-power and high-power bus-powered functions obtain all power from upstream ports; low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$  and 10  $\mu$ F at power up, the device must implement inrush current limiting (see Figure 26). With TPS2065-Q1 and TPS2062-Q1, the internal functions could draw more than 500 mA, which fits the needs of some applications such as motor driving circuits.





Figure 26. High-Power Bus-Powered Function

#### **USB POWER-DISTRIBUTION REQUIREMENTS**

USB can be implemented in several ways, and, regardless of the type of USB device being developed, several power-distribution features must be implemented.

- Hosts/SPHs must:
  - Current-limit downstream ports
  - Report overcurrent conditions on USB V<sub>BUS</sub>
- · BPHs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current ( $<44 \Omega$  and 10  $\mu$ F)
- · Functions must:
  - Limit inrush currents
  - Power up at <100 mA

The feature set of the TPS2065-Q1 and TPS2062-Q1 allows them to meet each of these requirements. The integrated current-limiting and overcurrent reporting is required by hosts and self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs, as well as the input ports for bus-powered functions (see Figure 27).





Figure 27. Hybrid Self / Bus-Powered Hub Implementation

#### **GENERIC HOT-PLUG APPLICATIONS**

In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise times and fall times of the TPS2065-Q1 and TPS2062-Q1, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS2065-Q1 and TPS2062-Q1 ensures that the switch is off after the card has been removed, and that the switch is off during the next insertion. The UVLO feature insures a soft start with a controlled rise time for every insertion of the card or module.





Figure 28. Typical Hot-Plug Implementation

By placing the TPS2065-Q1 and TPS2062-Q1 are between the  $V_{CC}$  input and the rest of the circuitry, the input power reaches these devices first after insertion. The typical rise time of the switch is approximately 1 ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hot-plugging mechanism for any device.

#### **DETAILED DESCRIPTION**

#### **Power Switch**

The power switch is an N-channel MOSFET with a low on-state resistance. Configured as a high-side switch, the power switch prevents current flow from OUT to IN and IN to OUT when disabled. The power switch supplies a minimum current of 1 A.

#### **Charge Pump**

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires little supply current.

#### **Driver**

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage.

## Enable (ENx)

The logic enable disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current. The supply current is reduced to less than 1 µA when a logic high is present on ENx. A logic zero input on ENx restores bias to the drive and control circuits and turns the switch on. The enable input is compatible with both TTL and CMOS logic levels.

## Overcurrent (OCx)

The  $\overline{\text{OCx}}$  open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output remains asserted until the overcurrent or overtemperature condition is removed. A 10-ms deglitch <u>circ</u>uit prevents the  $\overline{\text{OCx}}$  signal from oscillation or false triggering. If an overtemperature shutdown occurs, the  $\overline{\text{OCx}}$  is asserted instantaneously.

www.ti.com.cn

#### **Current Sense**

A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant-current mode and holds the current constant while varying the voltage on the load.

#### **Thermal Sense**

The TPS2065-Q1 and TPS2062-Q1 implement a thermal sensing to monitor the operating temperature of the power distribution switch. In an overcurrent or short-circuit condition the junction temperature rises. When the die temperature rises to approximately 140°C due to overcurrent conditions, the internal thermal sense circuitry turns off the switch, thus preventing the device from damage. Hysteresis is built into the thermal sense, and after the device has cooled approximately 10 degrees, the switch turns back on. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output (OCx) is asserted (active low) when an overtemperature shutdown or overcurrent occurs.

#### **Undervoltage Lockout**

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V, a control signal turns off the power switch.

#### **REVISION HISTORY**

| CI | nanges from Revision A (November 2011) to Revision B | age |
|----|------------------------------------------------------|-----|
| •  | 经更改的包括使能 (EN) 引脚的引脚分配图。                              | 1   |
| •  | Added or EN to Electrical Characteristics table.     | 3   |

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                 |              |              |
| TPS2062QDGNRQ1        | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PSOQ         |
| TPS2062QDGNRQ1.A      | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PSOQ         |
| TPS2065QDGNRQ1        | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | PTLQ         |
| TPS2065QDGNRQ1.A      | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | PTLQ         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS2062-Q1, TPS2065-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

● Catalog : TPS2062, TPS2065

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2021

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2062QDGNRQ1 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS2065QDGNRQ1 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2021



\*All dimensions are nominal

| Device         | Device Package Type Package Drawing Pi |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|----------------------------------------|-----|------|------|-------------|------------|-------------|
| TPS2062QDGNRQ1 | HVSSOP                                 | DGN | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS2065QDGNRQ1 | HVSSOP                                 | DGN | 8    | 2500 | 367.0       | 367.0      | 38.0        |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月