









ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

## **TPS25942x/44x** 具有多种保护模式的 **2.7V-18 V**、**5A** 电子熔丝电源多路复 用器

#### <span id="page-0-2"></span>**1** 特性

- 工作电压范围: 2.7V 至 18V, 最大值为 20V
- 42mΩ R<sub>ON</sub> (典型值)
- 0.6A 至 5.3A 可调电流限值 (±8%)
- IMON 电流指示器输出 (±8%)
- 工作时的 Io 典型值为 200µA
- 禁用时的 I<sub>Q</sub> 典型值为 15μA
- ±2% 过压、欠压阈值
- 反向电流阻断
- 1μs 反向电压关断时间
- 可编程 dV<sub>o</sub>/dt 控制
- 电源正常和故障输出
- 两个过流故障响应选项
	- TPS25942: 热关断时的 I<sub>(LIMIT)</sub>
	- TPS25944: 4ms 故障定时器, 然后关闭
- <span id="page-0-5"></span><span id="page-0-4"></span>• 结温范围为 -40°C 至 +125°C
	- 已通过 UL 2367 认证
	- 文件编号169910
	- R<sub>ILIM</sub> ≥ 20kΩ (最大电流为 4.81A)
- 单点故障期间, 符合 UL60950 安规 – 开路-短路 ILIM 检测

### <span id="page-0-6"></span><span id="page-0-3"></span>**2** 应用范围

- <span id="page-0-0"></span>• 电源路径管理
- 冗余电源系统
- <span id="page-0-1"></span>• PCIe 卡、网络接口卡 (NIC) 和 RAID 系统
- USB 移动电源、电源 MUX
- 固态硬盘 (SSD) 和硬盘 (HDD)
- 平板电脑和笔记本电脑
- 电源适配器器件
- 可编程逻辑控制器 (PLC),SS 中继和风扇控制

### **3** 说明

TPS25942, TPS25944 eFuse 电源 MUX 是一款紧凑 型且功能丰富的电源管理器件,此器件具有一整套的保 护功能。宽工作范围可实现对很多常用直流总线电压的 控制。集成背靠背场效应晶体管 (FET) 提供双向电流 控制,从而使得此器件非常适合于电源复用和具有多个 电源的系统。

该器件还为负载、电源和器件提供了许多可编程保护 特性。为了满足特定的系统要求,可设定针对欠压,过 压,过流,dV<sub>o</sub>/dt 斜率,电源正常和涌入电流保护的 阈值。为了实现系统状态监视和下游负载控制,此器件 提供 PGOOD, FLT 和精确地电流监视输出。

TPS25942、TPS25944 可监视 V<sub>(IN)</sub> 和 V<sub>(OUT)</sub>, 从而 在 V(IN) < (V(OUT) – 10mV) 时提供真正的反向输出阻 断。该器件经过配置可使用 FLT 和 DMODE 引脚来分 配主/辅助电源优先级。

器件信息**[\(1\)](#page-0-0)**

| --------                 |                          |                 |
|--------------------------|--------------------------|-----------------|
| 产品型号(2)                  | 封装                       | 封装尺寸 (标称值)      |
| TPS25942L                | 超薄四方扁平无引线<br>(WQFN) (20) | 3.00mm x 4.00mm |
| <b>TPS25942A</b>         |                          |                 |
| TPS25944L中删除注释<br>"产品预览" |                          |                 |
| <b>TPS25944A</b>         |                          |                 |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。

(2) TPS2594xL = 已锁断,TPS2594xA = 自动重试





Timebase -4.8 us Trigger Millet<br>5.00 usidiv Normal 5.00<br>250 kS 5.0 GS/s Edge Negath

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**



简化电路原理图 **V(MAIN) = 12V** 至 **V(AUX) = 12.3V** 的故障恢复 使用二极管模式控制.<br>Nout C3 2V/div 500mA/div ី :  $x \mapsto w$ C2 5V/div **WARK (12.0V)** C1 5V/div  $C_{\text{OUT}} = 150 \mu \text{F}, R_{\text{L}} = 4 \Omega$ 

#### 版权 © 2014–2017, Texas Instruments Incorporated

**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

#### 目录



### <span id="page-2-0"></span>**4** 修订历史记录



## **RUMENTS**

**1** 特性.......................................................................... [1](#page-0-2) **2** 应用范围................................................................... [1](#page-0-3) **3** 说明.......................................................................... [1](#page-0-2) **4** 修订历史记录 ........................................................... [3](#page-2-0) **5 Device Comparison Table**..................................... [5](#page-4-0) **6 Pin Configuration and Functions**......................... [5](#page-4-1) **7 Specifications**......................................................... [7](#page-6-0) 7.1 Absolute Maximum Ratings ...................................... [7](#page-6-1) 7.2 ESD Ratings.............................................................. [7](#page-6-2) 7.3 Recommended Operating Conditions....................... [7](#page-6-3) 7.4 Thermal Information.................................................. [7](#page-6-4) 7.5 Electrical Characteristics........................................... [8](#page-7-0) 7.6 Timing Requirements.............................................. [10](#page-9-0) 7.7 Typical Characteristics ............................................ [11](#page-10-0) **8 Parameter Measurement Information** ................ [19](#page-18-0) **9 Detailed Description** ............................................ [20](#page-19-0) 9.1 Overview ................................................................. [20](#page-19-1) 9.2 Functional Block Diagram ....................................... [21](#page-20-0) 9.3 Feature Description................................................. [23](#page-22-0) 9.4 Device Functional Modes........................................ [27](#page-26-0)

**Changes from Revision C (January 2017) to Revision D Page**

3



ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**





**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

### <span id="page-4-0"></span>**5 Device Comparison Table**



(1) See the *[Operational](#page-28-0) Differences Between the TPS25942 and TPS25944* section for detailed information.

### <span id="page-4-2"></span><span id="page-4-1"></span>**6 Pin Configuration and Functions**



#### **Pin Functions**

<span id="page-4-3"></span>

Copyright © 2014–2017, Texas Instruments Incorporated

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

Texas<br>Instruments

### **Pin Functions (continued)**





#### <span id="page-6-0"></span>**7 Specifications**

#### <span id="page-6-1"></span>**7.1 Absolute Maximum Ratings**

over operating temperature range (unless otherwise noted)<sup>(1)</sup>



<span id="page-6-5"></span>(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### <span id="page-6-2"></span>**7.2 ESD Ratings**

<span id="page-6-6"></span>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### <span id="page-6-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### <span id="page-6-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/cn/lit/pdf/SPRA953) and IC Package Thermal Metrics* application report.

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

**NSTRUMENTS** 

**EXAS** 

#### **Thermal Information (continued)**



#### <span id="page-7-0"></span>**7.5 Electrical Characteristics**

Conditions are  $-40^{\circ}$ C  $\leq T_J = T_A \leq +125^{\circ}$ C, 2.7 V  $\leq V_{(IN)} \leq 18$  V, V<sub>(EN/UVLO)</sub> = 2 V, V<sub>(OVP)</sub> = V<sub>(DMODE)</sub> = V<sub>(PGTH)</sub> = 0 V, R<sub>(ILIM)</sub> = 150 kΩ, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN, PGOOD = FLT = IMON = OPEN. Positive current into terminals. All voltages referenced to GND (unless otherwise noted)



<span id="page-7-1"></span>(1) These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty.



#### **Electrical Characteristics (continued)**

Conditions are –40°C ≤ T $_{\rm J}$  = T $_{\rm A}$  ≤ +125°C, 2.7 <u>V ≤</u> V<sub>(IN)</sub> ≤ 18 V, V<sub>(EN/UVLO)</sub> = 2 V, V<sub>(OVP)</sub> = V<sub>(DMODE)</sub> = V<sub>(PGTH)</sub> = 0 V, R<sub>(ILIM)</sub> = 150 kΩ, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN, PGOOD = FLT = IMON = OPEN. Positive current into terminals. All voltages referenced to GND (unless otherwise noted)

<span id="page-8-0"></span>

(2) Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately.

(3) The TPS25942 limits current to the programmed  $I_{(L,M)}$  level. TPS25944 does not limit current but runs the fault timer when  $I_{(LOAD)}$  >  $I_{(LIM)}$ .

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### <span id="page-9-0"></span>**7.6 Timing Requirements**

Conditions are –40°C ≤ T $_{\rm J}$  = T $_{\rm A}$  ≤ +125°C, 2.7 V ≤ V $_{\rm (IN)}$  ≤ 18 V, V $_{\rm (ENUYLO)}$  = 2 V, V $_{\rm (OVP)}$  = V $_{\rm (POMODE)}$  = V $_{\rm (PGTH)}$  = 0 V, R $_{\rm (ILIM)}$  = 150 kΩ, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN, PGOOD = FLT = IMON = OPEN. Positive current into terminals. All voltages referenced to GND (unless otherwise noted). See [Figure](#page-18-1) 47 for timing diagrams.

<span id="page-9-1"></span>



#### <span id="page-10-0"></span>**7.7 Typical Characteristics**





ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**

<span id="page-12-0"></span>



ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### **Typical Characteristics (continued)**

<span id="page-13-0"></span>



#### **Typical Characteristics (continued)**





ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### **Typical Characteristics (continued)**

<span id="page-15-0"></span>



#### **Typical Characteristics (continued)**

<span id="page-16-1"></span><span id="page-16-0"></span>



ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### **Typical Characteristics (continued)**

<span id="page-17-1"></span><span id="page-17-0"></span>



### <span id="page-18-0"></span>**8 Parameter Measurement Information**









<span id="page-18-1"></span>



#### <span id="page-19-0"></span>**9 Detailed Description**

#### <span id="page-19-1"></span>**9.1 Overview**

The TPS25942, TPS25944 is an eFuse Power Mux with integrated back-to-back FETs and enhanced built-in protection circuitry. It provides robust protection for all systems and applications powered from 2.7 V to 18 V.

For hot-plug-in boards, the device provides hot-swap power management with in-rush current control and programmable output ramp-rate. The device integrates overcurrent and short circuit protection. The precision overcurrent limit helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the load from input when a short circuit is detected. The device allows the user to program the overcurrent limit threshold between 0.6 A and 5.3 A via an external resistor.

The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault for downstream system. Its overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip. The TPS25942, TPS25944 is designed to control redundant power supply systems. The devices monitor  $V_{(IN)}$  and  $V_{(OUT)}$  to provide true reverse blocking from output when reverse condition or input power fail condition is detected. Also, a pair of the TPS25942 or TPS25944 devices can be configured to assign priority to the main power supply over the auxiliary power supply.

The additional features include:

- Precise current monitor output for health monitoring of the system
- Additional power good comparator with precision internal reference for output or any other rail voltage monitoring
- Electronic circuit breaker operation with overload timeout TPS25944 only
- Over temperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for brown-out and overvoltage faults
- A choice of latched or automatic restart mode



#### <span id="page-20-2"></span><span id="page-20-0"></span>**9.2 Functional Block Diagram**



Copyright © 2017, Texas Instruments Incorporated

<span id="page-20-1"></span>**Figure 48. TPS25942A/L Block Diagram**



#### <span id="page-21-1"></span>**Functional Block Diagram (continued)**



Copyright © 2017, Texas Instruments Incorporated

<span id="page-21-0"></span>**Figure 49. TPS25944A/L Block Diagram**



#### <span id="page-22-0"></span>**9.3 Feature Description**

#### **9.3.1 Enable and Adjusting Undervoltage Lockout**

The EN/UVLO pin controls the ON and OFF state of the internal FET. A voltage  $V_{(EN/UVLO)}$  <  $V_{(ENF)}$  on this pin turns off the internal FET, thus disconnecting IN from OUT, while voltage below 0.6 V takes the device into shutdown mode, with  $I<sub>Q</sub>$  less than 20 µA to ensure minimal power loss. Cycling EN/UVLO low and then back high resets the TPS2594xL that has latched off due to a fault condition.

The internal de-glitch delay on EN/UVLO falling edge is kept low for quick detection of power failure. For applications where a higher de-glitch delay on EN/UVLO is desired, or when the supply is particularly noisy, it is recommended to use an external bypass capacitor from EN/UVLO terminal to GND.

The undervoltage lock out can be programmed by using an external resistor divider from supply IN terminal to EN/UVLO terminal to GND as shown in [Figure](#page-22-2) 50. When an undervoltage or input power fail event is detected, the internal FET is quickly turned off, and FLT is asserted. If the Under-Voltage Lock-Out function is not needed, the EN/UVLO terminal must be connected to the IN terminal. EN/UVLO terminal must not be left floating.

The device also implements internal undervoltage-lockout (UVLO) circuitry on the IN terminal. The device disables when the IN terminal voltage falls below internal UVLO Threshold  $V_{(UVF)}$ . The internal UVLO threshold has a hysteresis of 115 mV.



**Figure 50. UVLO and OVP Thresholds Set By R<sup>1</sup> , R<sup>2</sup> and R<sup>3</sup>**

#### <span id="page-22-2"></span>**9.3.2 Overvoltage Protection (OVP)**

The device incorporates circuit to protect system during overvoltage conditions. A resistor divider connected from the supply to OVP terminal to GND (as shown in [Figure](#page-22-2) 50) programs the overvoltage threshold. A voltage more than  $V_{(OVPR)}$  on OVP pin turns off the internal FET and protects the downstream load. This pin must be tied to GND when not used.

#### <span id="page-22-1"></span>**9.3.3 Hot Plug-In and In-Rush Current Control**

The device is designed to control the in-rush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. A slew rate controlled start-up (dVdT) also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on (as shown in [Figure](#page-23-1) 51). Equation governing slew rate at start-up is shown in [Equation](#page-23-2) 1.



#### **Feature Description (continued)**





<span id="page-23-2"></span><span id="page-23-1"></span>
$$
I_{(dVdT)} = \left(\frac{C_{(dVdT)}}{GAIN_{(dVdT)}}\right) \times \left(\frac{dV_{(OUT)}}{dt}\right)
$$

where



<span id="page-23-3"></span>The total ramp time ( $t_{dVdT}$ ) of  $V_{(OUT)}$  for 0 to  $V_{(IN)}$  can be calculated using [Equation](#page-23-3) 2.  $t_{d/dT} = 8.3 \times 10^4 \times V_{(IN)} \times C_{(d/dT)}$  (2)

<span id="page-23-4"></span>The inrush current,  $I_{(INRUSH)}$  can be calculated as shown in [Equation](#page-23-4) 3.

 $I_{\text{INRUSH}} = C_{\text{OUT}} \times V_{\text{IIN}} / t_{\text{dVdT}}.$  (3)

<span id="page-23-0"></span>The dVdT pin can be left floating to obtain a predetermined slew rate  $(t_{\text{dVdT}})$  on the output. When terminal is left floating, the device sets an internal ramp rate of 30 V/ms for output ( $V_{(OUT)}$ ) ramp.

[Figure](#page-35-0) 61 and [Figure](#page-35-0) 62 illustrate the inrush current control behavior of the TPS25942, TPS25944. For systems where load is present during start-up, the current never exceeds the overcurrent limit set by  $R_{(ILIM)}$  resistor for the application. For defining appropriate charging time/rate under different load conditions, see the *[Setting](#page-31-0) Output [Voltage](#page-31-0) Ramp Time (tdVdT)* section.

#### **9.3.4 Overload and Short Circuit Protection**

<span id="page-23-5"></span>The device monitors load current by sensing the voltage across the internal sense resistor. The FET current is monitored at both the start-up and during normal operation. During overload events, the device keeps the over current limited to the overcurrent limit ( $I_{(LIM)}$ ) programmed by  $R_{(ILIM)}$  resistor as shown in [Equation](#page-23-5) 4.

$$
I_{\text{(LIM)}} = \frac{89}{R_{\text{(ILIM)}}}
$$

where

- $I_{(LIM)}$  is overload current limit in Ampere.
- $R_{(ILIM)}$  is the current limit resistor in kΩ (4) (4)

The device incorporates two distinct levels: an overcurrent-limit ( $I_{(LIM)}$ ) and a fast-trip threshold ( $I_{(FASTRIP)}$ ). The illustration of fast trip and current limit operation is shown in [Figure](#page-24-0) 52.

Since the bias current on ILIM pin directly controls the current-limiting behavior of the device, the PCB routing of this node must be kept away from any noisy (switching) signals.



#### **Feature Description (continued)**

#### *9.3.4.1 Overload Protection*

During overload conditions, the internal current-limit amplifier in the TPS25942 regulates the output current to I<sub>(LIM)</sub>. The output voltage droops during current regulation, resulting in increased device power dissipation. If the device junction temperature reaches the thermal shutdown threshold  $(T_{(TSD)})$ , the internal FET is turned off. Once in thermal shutdown, The TPS25942L and 44L version stays latched off, whereas the TPS25942A and 44A commences an auto-retry cycle 128 ms after  $T_J < [T_{(TSD)} - 12^{\circ}C]$ . During thermal shutdown, the fault pin FLT pulls low to signal a fault condition. [Figure](#page-35-1) 65 and [Figure](#page-35-1) 66 illustrate the behavior of the system for overload conditions in the TPS25942.

The TPS25944 allows the overload current to flow through the device until  $I_{(LOAD)} < I_{(FASTRIP)}$ . It starts the timer when  $I_{(LIM)}$  <  $I_{(LOAD)}$  <  $I_{(FASTRIP)}$ , and once the timer exceeds t<sub>CB(dly)</sub>, the internal FET is turned off and FLT is asserted.

#### *9.3.4.2 Short Circuit Protection*

During a transient short circuit event, the current through the device increases very rapidly. As current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator, with a threshold  $I_{(FASTRIP)}$ . This comparator shuts down the pass device within 1 µs, when the current through internal FET exceeds I<sub>(FASTRIP)</sub> (I<sub>(OUT)</sub> > I<sub>(FASTRIP)</sub>), and terminates the rapid short-circuit peak current. The trip threshold is set to more than 50% of the programmed overload current limit (I<sub>(FASTRIP)</sub> = 1.5  $\times$  I<sub>(LIM)</sub> + 0.375). The fast-trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{(LIM)}$ . Then, device behaves similar to overload condition. [Figure](#page-36-0) 67 through [Figure](#page-36-1) 69 illustrate the behavior of the system when the current exceeds the fast-trip threshold.

#### *9.3.4.3 Start-Up With Short on Output*

During start-up with short, the device limits the current to  $I_{(LIM)}$  and behaves similar to the overload condition afterwards. [Figure](#page-36-1) 70 and [Figure](#page-36-2) 71 illustrate the behavior of the device for start-up with short on the output. This feature helps in quick isolation of the fault and hence ensures stability of the DC bus.

#### *9.3.4.4 Constant Current Limit Behavior During Overcurrent Faults*

<span id="page-24-0"></span>If during current limit, power dissipation of the internal FET  $P_D = (V_{(IN)} - V_{(OUT)}) \times I_{(OUT)}$ ] exceeds 10 W, there is an approximately 0% to 5% thermal fold back in the current limit value so that  $I_{(LIM)}$  drops to  $I_{OS}$ . Eventually, the device shuts down due to over temperature.



**Figure 52. Fast-Trip Current**

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### **Feature Description (continued)**

#### **9.3.5 Reverse Current Protection**

A fast reverse comparator controls the internal FET and turns off the FET whenever the output voltage  $V_{(OUT)}$ exceeds the input voltage V<sub>(IN)</sub> by 10 mV (typical) for 1  $\mu$ s (typical). This prevents damage to the devices on the input side of the TPS2594xx by preventing significant current from sinking into the input side. However, a reverse current of  $(V_{(OUT)} - V_{(IN)})$ / R<sub>ON</sub>) should flow from the output to the input to establish reverse voltage V<sub>(REVTH)</sub> of –10 mV across the device. The typical value of reverse current, needed for reverse voltage detection is –10 mV/ 42 mΩ = –238 mA

In power muxing applications, the reverse current magnitude  $I_{(REV)}$  depends on the slew-rate of the output voltage  $V_{(OUT)}$  and the system input capacitance  $C_{IN}$  as shown in [Equation](#page-25-2) 5.

<span id="page-25-2"></span>
$$
I_{(REV)} = C_{IN} \times \left(\frac{dV_{(OUT)}}{dt}\right)
$$
 (5)

For example, if the ramp rate of the output voltage is set at 10 mV/  $\mu$ s then the required input capacitance C<sub>IN</sub> to achieve reverse current greater than 238 mA is 23.8 µF. Considering tolerance of ±10% in capacitance and a standard value, capacitor of 33  $\mu$ F should be used as C<sub>IN</sub> in this case.

#### **9.3.6 FAULT Response**

The FLT open-drain output is asserted (active low) during undervoltage, overvoltage, reverse voltage-current and thermal shutdown conditions. Additionally, in the TPS25944, the FLT is asserted when overload condition exists for more than the fault time period ( $t_{CB(d|v)}$ ). The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. The device is designed to eliminate false fault reporting by using an internal "de-glitch" circuit for undervoltage and overvoltage (2.2-µs typical) conditions without the need for external circuitry. This ensures that fault is not accidentally asserted during transients on input bus.

Connect FLT with a pull up resistor to Input or Output voltage rail. FLT may be left open or tied to ground when not used.  $V_{(IN)}$  falling below  $V_{(UVF)} = 2.1$  V resets FLT.

#### **9.3.7 Current Monitoring**

The current source at IMON terminal is configured to be proportional to the current flowing from IN to OUT. This current can be converted to a voltage using a resistor R<sub>(IMON)</sub> from IMON terminal to GND terminal. This voltage, computed using [Equation](#page-25-3) 7, can be used as a means of monitoring current flow through the system.

<span id="page-25-0"></span>The maximum voltage range for monitoring the current (V<sub>(IMONmax)</sub>) is limited to minimum([V<sub>(IN)</sub> – 2.2 V], 6 V) to ensure linear output. This puts limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by [Equation](#page-25-0) 6.

$$
R_{(IMONmax)} = \frac{\text{minimum } (V_{(IN)} - 2.2, 6)}{1.6 \times I_{(LIM)} \times \text{GAIN}_{(IMON)}}
$$

<span id="page-25-3"></span><span id="page-25-1"></span>The output voltage at IMON terminal is calculated from [Equation](#page-25-3) 7.

 $V_{(IMON)} = \begin{bmatrix} I_{(OUT)} & X GAIN_{(IMON)} + I_{(IMON_OSS)} \end{bmatrix} X R_{(IMON)}$ 

where

- GAIN( $(MOM)$ ) = Gain factor  $I_{(IMON)}$ : $I_{(OUT)}$  = 52  $\mu A/A$
- $\bullet$  I<sub>(OUT)</sub> = Load current
- $I_{(MON OS)} = 0.8 \mu A$  (typical) (7)

This pin must not have a bypass capacitor to avoid delay in the current monitoring information.

The voltage at IMON pin can be digitized using an ADC (such as ADS1100, [SBAS239](http://www.ti.com/cn/lit/pdf/SBAS239)) to read the current monitor information over an I2C bus.

(6)



#### **Feature Description (continued)**

#### **9.3.8 Power Good Comparator**

The devices incorporate a Power Good comparator for co-ordination of status to downstream DC-DC converters or system monitoring circuits. The comparator has an internal reference of  $V_{(PGTHR)} = 0.99$  V at negative terminal and positive terminal PGTH can be utilized for monitoring of either input or output of the device. The comparator output PGOOD is an open-drain active high signal, which can be used to indicate the status to downstream units. PGOOD is asserted high when internal FET is fully enhanced and PGTH pin voltage is higher than internal reference  $V_{(PGTHR)}$ .

The PGOOD signal has deglitch time incorporated to ensure that internal FET is fully enhanced before heavy load is applied by downstream converters. Rising deglitch delay is determined by [Equation](#page-26-3) 8.

 $t_{PGOOD(degl)} =$  Maximum {(3.5 x 10<sup>6</sup> x C<sub>(dVdT)</sub>),  $t_{PGOOD}$  (8)

(9)

<span id="page-26-3"></span>Connect the PGOOD pin with a pull up resistor to Input or Output voltage rail. PGOOD may be left open or tied to ground when not used.

#### **9.3.9 IN, OUT and GND Pins**

The device has multiple pins for input (IN) and output (OUT).

All IN pins must be connected together and to the power source. A ceramic bypass capacitor close to the device from IN to GND is recommended to alleviate bus transients. The recommended operating voltage range is 2.7 V-18 V.

Similarly all OUT pins must be connected together and to the load.  $V_{(OUT)}$  in the ON condition, is calculated using [Equation](#page-26-4) 9.

$$
V_{(OUT)} = V_{(IN)} - (R_{ON} \times I_{(OUT)})
$$

<span id="page-26-4"></span>where,  $R_{ON}$  is the total ON resistance of the internal FET.

GND terminal is the most negative voltage in the circuit and is used as a reference for all voltage reference unless otherwise specified.

#### **9.3.10 Thermal Shutdown**

The device has built-in over temperature shutdown circuitry designed to disable the internal FET, if the junction temperature exceeds 160°C (typical). The TPS25942L, 44L version latches off the internal FET, whereas the TPS25942A, 44A commences an auto-retry cycle 128 ms after  $T_J < [T_{(TSD)} - 12^{\circ}C]$ . During the thermal shutdown, the fault pin  $\overline{FLT}$  pulls low to signal a fault condition.

#### <span id="page-26-0"></span>**9.4 Device Functional Modes**

#### <span id="page-26-1"></span>**9.4.1 Diode Mode**

<span id="page-26-5"></span><span id="page-26-2"></span>The device provides a Diode Mode, where the power path from IN to OUT acts as a non-ideal diode rather than a FET, as shown in [Figure](#page-26-5) 53. This mode is activated through DMODE terminal. This is an active high terminal with internal pull-down. The terminal is useful in Power-Mux applications to switch over from master to slave supplies and vice-versa smoothly, when two supplies are within a diode drop of each other. A high at this terminal activates the non-ideal diode mode. In this mode, the circuit breaker functionality (TPS25944x) is disabled and the overload current limit is set to 50 % of current limit determined by  $R_{(I\sqcup M)}$  resistor.



**Figure 53. Diode Mode: IN to OUT Power Path**

#### **Device Functional Modes (continued)**

#### **9.4.2 Shutdown Control**

<span id="page-27-0"></span>The internal FET and hence the load current can be remotely switched off by taking the UVLO pin below its 0.6 V threshold with an open collector or open drain device as shown in [Figure](#page-27-0) 54. The device quiescent current is reduced to less than 20 µA in this state. Upon releasing the UVLO pin the device turns on with soft-start cycle.



**Figure 54. Shutdown Control**



#### **Device Functional Modes (continued)**

#### <span id="page-28-0"></span>**9.4.3 Operational Differences Between the TPS25942 and TPS25944**

The TPS25942 and TPS25944 respond differently to overload and short circuit conditions. The operational differences are explained in [Table](#page-28-1) 1.

<span id="page-28-1"></span>

#### **Table 1. Device Operational Differences**



#### <span id="page-29-0"></span>**10 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-29-3"></span><span id="page-29-1"></span>**10.1 Application Information**

The device is a smart eFuse. It is typically used for Active ORing and Power Multiplexing applications. It operates from 2.7 V to 18 V with programmable current limit, overvoltage and undervoltage protection. The device aids in controlling the in-rush current and in seamless power path management of multiple voltage rails for systems such as PCIe cards, Network and Graphic Cards and SSDs. The device also provides robust protection for multiple faults on the sub-system rail.

The following design procedure can be used to select component values for the TPS25942, TPS25944.

Alternatively, the WEBENCH® software may be used to generate a complete design. The WEBENCH® software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. Additionally, a spreadsheet design tool *[TPS25942\\_44](http://www.ti.com/product/tps25942a) Design Calculator* is available on web folder.

This section presents a simplified discussion of the design process.

#### <span id="page-29-2"></span>**10.2 Typical Application**



<span id="page-29-4"></span>A.  $C_{IN}$ : Optional and only for noise suppression.

#### **Figure 55. Typical Application Schematics: Active ORing Configuration**



#### **Typical Application (continued)**

#### **10.2.1 Design Requirements**

[Table](#page-30-0) 2 lists the TPS25942, TPS25944 design parameters.

#### **Table 2. Design Parameters**

<span id="page-30-0"></span>

#### **10.2.2 Detailed Design Procedure**

The following design procedure can be used to select component values for the TPS25942, TPS25944.

#### *10.2.2.1 Step by Step Design Procedure*

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Normal input operation voltage
- Maximum output capacitance
- Maximum current Limit
- Load during start-up
- Maximum ambient temperature of operation

This design procedure below seeks to control the junction temperature of device under both static and transient conditions by proper selection of output ramp-up time and associated support components. The designer can adjust this procedure to fit the application and design criteria.

#### *10.2.2.2 Programming the Current-Limit Threshold: R(ILIM) Selection*

 $R_{(II|IM)}$  sets the current limit. Using [Equation](#page-23-5) 4.

$$
R_{(ILIM)} = \frac{89}{5} = 17.8k\Omega
$$
\n(10)

Choose the closest standard value: 17.8k, 1% standard value resistor.

#### *10.2.2.3 Undervoltage Lockout and Overvoltage Set Point*

(ILIM) =  $\frac{1}{5}$  = 17.883.<br>
e the closest star<br>
.3 **Undervoltage**<br>
ndervoltage lock<br>
k of R<sub>1</sub>, R<sub>2</sub> and<br>
s. The values recon 12.<br>
(OVPR) =  $\frac{R_3}{R_1 + R_2 + R_3}$ The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using the external voltage divider network of  $R_1$ ,  $R_2$  and  $R_3$  as connected between IN, EN, OVP and GND pins of the TPS25942, TPS25944 devices. The values required for setting the undervoltage and overvoltage are calculated solving [Equation](#page-30-1) 11 and [Equation](#page-30-2) 12.

<span id="page-30-1"></span>
$$
V_{(OVPR)} = \frac{R_3}{R_1 + R_2 + R_3} \times V_{(OV)}
$$

where

 $V_{\text{(OVPR)}} = \text{OVP}$  Threshold for rising voltage (11)

<span id="page-30-2"></span>
$$
V_{(ENR)} = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V_{(UV)}
$$

where

 $V_{\text{(ENR)}} =$  Enable threshold for rising voltage (12) (12)

For minimizing the input current drawn from the power supply {I<sub>(R123)</sub> = V<sub>(IN)</sub>/(R<sub>1</sub> + R<sub>2</sub> + R<sub>3</sub>)}, it is recommended to use higher values of resistance for  $R_1$ ,  $R_2$  and  $R_3$ .

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current,  $I_{(R123)}$  must be chosen to be 20x greater than the leakage current expected.

From the device electrical specifications,  $V_{(OVPR)} = 0.99 V$  and  $V_{(ENR)} = 0.99 V$ . For design requirements,  $V_{(OV)}$  is 16.5 V and V<sub>(UV)</sub> is 10.8 V. To solve the equation, first choose the value of R<sub>3</sub> = 31.2 kΩ and use [Equation](#page-30-1) 11 to solve for (R<sub>1</sub> + R<sub>2</sub>) = 488.8 kΩ. Use [Equation](#page-30-2) 12 and value of (R<sub>1</sub> + R<sub>2</sub>) to solve for R<sub>2</sub> = 16.47 kΩ and finally R<sub>1</sub>= 472.33 kΩ.

Using the closest standard 1% resistor values gives R<sub>1</sub> = 475 kΩ, R<sub>2</sub> = 16.7 kΩ, and R<sub>3</sub> = 31.2 kΩ.

The power fail threshold  $V_{(PFA|L)}$  is detected on the falling edge of the power supply. The falling voltage threshold is 7% lower than the rising voltage threshold, so for a set  $V_{(UV)}$  the power fail voltage  $V_{(PFA|L)}$  is given by [Equation](#page-31-1) 13.

$$
V_{(PFAIL)} = 0.93 \times V_{(UV)} \tag{13}
$$

#### <span id="page-31-1"></span>*10.2.2.4 Programming Current Monitoring Resistor—RIMON*

<span id="page-31-2"></span>Voltage at IMON pin  $V_{(IMON)}$  represents the voltage proportional to load current. This can be connected to an ADC of the downstream system for health monitoring of the system. The  $R_{(IMON)}$  need to be configured based on the maximum input voltage range of the ADC used.  $R_{(MOM)}$  is set using [Equation](#page-31-2) 14.

$$
R_{(IMON)} = \frac{V_{(IMONmax)}}{V_{(LIM)} \times 52 \times 10^{-6}} \text{ k}\Omega
$$
 (14)

<span id="page-31-3"></span>For  $I_{(LIM)} = 5$  A, and considering the operating range of ADC from 0 V to 5 V, V<sub>(IMONmax)</sub> is 5 V and R<sub>(IMON)</sub> is determined by [Equation](#page-31-3) 15:

$$
R_{(IMON)} = \frac{5}{5 \times 52 \times 10^{-6}} = 19.23 \text{ k}\Omega
$$
 (15)

Selecting  $R_{(IMON)}$  value less than determined by [Equation](#page-31-3) 15 ensures that ADC limits are not exceeded for maximum value of load current.

If the IMON pin voltage is not being digitized with an ADC,  $R_{(IMON)}$  can be selected to produce a 1V/1A voltage at the IMON pin, using [Equation](#page-31-2) 14.

Choose closest 1 % standard value: 19.1 kΩ.

If current monitoring up to  $I_{(FASTRIP)}$  is desired,  $R_{(IMON)}$  can be reduced by a factor of 1.6, as in [Equation](#page-25-0) 6.

#### <span id="page-31-0"></span>*10.2.2.5 Setting Output Voltage Ramp Time (tdVdT)*

For a successful design, the junction temperature of device must be kept below the absolute-maximum rating during both dynamic (start-up) and steady state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and in-rush current limit required with system capacitance to avoid thermal shutdown during start-up with and without load.

The ramp-up capacitor  $C_{\text{ddV}}$  needed is calculated considering the two possible cases:

#### **10.2.2.5.1 Case1: Start-Up Without Load: Only Output Capacitance C(OUT) Draws Current During Start-Up**

During start-up, as the output capacitor charges, the voltage difference across the internal FET decreases, and the power dissipated decreases as well. Typical ramp-up of output voltage  $V_{(OUT)}$  with inrush current limit of 1.2 A and power dissipated in the device during start-up is shown in [Figure](#page-32-0) 56. The average power dissipated in the device during start-up is equal to area of triangular plot (red curve in [Figure](#page-32-0) 57) averaged over  $t_{dVdT}$ .





**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

<span id="page-32-0"></span>

<span id="page-32-1"></span>For the TPS25944, TPS25944 device, the inrush current is determined as shown in [Equation](#page-32-1) 16.

$$
I = C \times \frac{dV}{dT} = \frac{1}{N(NRUSH)} = C(OUT) \times \frac{V(N)}{t_{dVdT}}
$$
\n(16)

<span id="page-32-2"></span>Power dissipation during start-up is given by [Equation](#page-32-2) 17.

 $P_{D(INRUSH)} = 0.5 \times V_{(IN)} \times I_{(INRUSH)}$ 

(17)

[Equation](#page-32-2) 17 assumes that load does not draw any current until the output voltage has reached its final value.

#### **10.2.2.5.2 Case 2: Start-Up With Load: Output Capacitance C(OUT) and Load Draws Current During Start-Up**

When load draws current during the turn-on sequence, there is additional power dissipated. Considering a resistive load R<sub>L(SU)</sub> during start-up, load current ramps up proportionally with increase in output voltage during  $t_{dVdT}$  time. Typical ramp-up of output voltage, load current and power dissipated in the device is shown in [Figure](#page-33-2) 58 and power dissipation with respect to time is plotted in [Figure](#page-33-2) 59. The additional power dissipation during start-up phase is calculated as follows shown in [Equation](#page-32-3) 18 and [Equation](#page-32-4) 19.

<span id="page-32-3"></span>
$$
(\mathsf{V}_{\mathsf{I}} - \mathsf{V}_{\mathsf{O}})(t) = \mathsf{V}_{(\mathsf{IN})} \times \left(1 - \frac{t}{t_{\mathsf{d}} \mathsf{V} \mathsf{d} \mathsf{T}}\right) \tag{18}
$$
\n
$$
\mathsf{I}_{\mathsf{L}}(t) = \left(\frac{\mathsf{V}_{(\mathsf{IN})}}{\mathsf{R}_{\mathsf{L}(\mathsf{SU})}}\right) \times \frac{t}{t_{\mathsf{d}} \mathsf{V} \mathsf{d} \mathsf{T}} \tag{19}
$$

$$
(19)
$$

<span id="page-32-5"></span><span id="page-32-4"></span>Where  $R_{L(SU)}$  is the load resistance present during start-up. Average energy loss in internal FET during charging time due to resistive load is given by [Equation](#page-32-5) 20.

$$
W_{t} = \int_{0}^{tdVdT} V_{(IN)} x \left(1 - \frac{t}{t_{dVdT}}\right) x \left(\frac{V_{(IN)}}{R_{L(SU)}} x \frac{t}{t_{dVdT}}\right) dt
$$
\n(20)



ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

<span id="page-33-2"></span>

Solving [Equation](#page-32-5) 20 the average power loss in the device due to load is given by [Equation](#page-33-3) 21.

<span id="page-33-3"></span>
$$
P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \frac{V^2(\text{IN})}{R_{L(SU)}}
$$
\nTotal power dissipated in the device during start-up is given by Equation 22.

 $P_{D(STARTUP)} = P_{D(INRUSH)} + P_{D(LOAD)}$ 

<span id="page-33-5"></span><span id="page-33-4"></span>Total current during start-up is given by [Equation](#page-33-5) 23.

 $I_{\text{(STARTUP)}} = I_{\text{(INRUSH)}} + I_{\text{L}}(t)$ (23)

<span id="page-33-6"></span>If  $I_{(STATUP)}$  >  $I_{(LIM)}$ , the device limits the current to  $I_{(LIM)}$  and the current limited charging time is determined by [Equation](#page-33-6) 24.

dVdT(current limited)  $=$   $C_{\text{(OUT)}} \times \frac{V(\text{IN})}{I(\text{LIN})}$  $t$ dVdT(current limited) = C(OUT) ×  $\frac{V_1}{V_2}$ 

<span id="page-33-1"></span>The power dissipation, with and without load, for selected start-up time must not exceed the shutdown limits as shown in [Figure](#page-33-0) 60.



Taken on 2-Layer board, 2oz.(0.08-mm thick) with GND plane area: 14 cm<sup>2</sup> (Top) and 20 cm<sup>2</sup> (Bottom)

**Figure 60. Thermal Shutdown Limit Plot**

<span id="page-33-0"></span>For the design example under discussion,

<span id="page-33-7"></span>Select ramp-up capacitor  $C_{(d \lor d T)} = 1nF$ , using [Equation](#page-33-7) 2, we get Equation 25.

 $t_{\text{dvdt}}~=~8.3 \times 10^{4} \times 12 \times 1 \times 10^{-9}~=~0.996 \text{ms}~=~\sim~1 \text{ms}$ 

(22)

(24)



<span id="page-34-0"></span>The inrush current drawn by the load capacitance  $(C_{(OUT)})$  during ramp-up is calculated using [Equation](#page-23-4) 3 and [Equation](#page-34-0) 26.

$$
I_{\text{(INRUSH)}} = \left(100 \times 10^{-6}\right) \times \left(\frac{12}{1 \times 10^{-3}}\right) = 1.2 \text{ A}
$$
\n(26)

<span id="page-34-1"></span>The inrush Power dissipation is calculated, using [Equation](#page-32-2) 17 and [Equation](#page-34-1) 27.

 $P_{\text{D(INRUSH)}} = 0.5 \times 12 \times 1.2 = 7.2 \text{ W}$ 

(27)

(30)

(34)

For 7.2 W of power loss, the thermal shut down time of the device must not be less than the ramp-up time  $t_{\text{dVdT}}$ to avoid the false trip at maximum operating temperature. From thermal shutdown limit graph [Figure](#page-33-0) 60 at  $T_A$  = 85°C, for 7.2 W of power the shutdown time is approximately 60 ms. So it is safe to use 1 ms as start-up time without any load on output.

<span id="page-34-2"></span>Considering the start-up with load 4.8  $Ω$ , the additional power dissipation, when load is present during start-up is calculated, using [Equation](#page-33-3) 21 and [Equation](#page-34-2) 28.

$$
P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \frac{12 \times 12}{4.8} = 5 \text{ W}
$$
\n(28)  
\notal device power dissipation during start up is given by Equation 29.  
\n
$$
P_{D(STATUP)} = (7.2 + 5) = 12.2 \text{ W}
$$
\n(29)

<span id="page-34-3"></span>The total device power dissipation during start up is given by [Equation](#page-34-3) 29.

$$
P_{D(STARTUP)} = (7.2 + 5) = 12.2 W
$$
\n(29)

From thermal shutdown limit graph at  $T_A = 85^{\circ}$ C, the thermal shutdown time for 12.2 W is close to 7.5 ms. It is safe to have 30% margin to allow for variation of system parameters such as load, component tolerance, and input voltage. So it is well within acceptable limits to use the 1 nF capacitor with start-up load of 4.8  $\Omega$ .

If there is a need to decrease the power loss during start-up, it can be done with increase of  $C_{(d\vee dT)}$  capacitor.

<span id="page-34-4"></span>To illustrate, choose  $C_{(dVdT)} = 1.5$  nF as an option and recalculate as shown in [Equation](#page-34-5) 30 to Equation 34.

 $t_{\text{dvdt}} = 1.5$ ms

$$
t_{\text{dvdt}} = 1.5 \text{ms}
$$
\n
$$
l_{\text{[INRUSH]}} = (100 \times 10^{-6}) \times \left(\frac{12}{1.5 \times 10^{-3}}\right) = 0.8 \text{ A}
$$
\n
$$
P_{\text{D(INRUSH)}} = 0.5 \times 12 \times 0.8 = 4.8 \text{ W}
$$
\n(32)

$$
P_{D(INRUSH)} = 0.5 \times 12 \times 0.8 = 4.8 W \tag{32}
$$

$$
P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \left(\frac{12 \times 12}{4.8}\right) = 5 W
$$
\n(33)

$$
P_{D(STARTUP)} = 4.8 + 5 = 9.8 W
$$

<span id="page-34-5"></span>From thermal shutdown limit graph at  $T_A = 85^{\circ}$ C, the shutdown time for 10 W power dissipation is approximately 17 ms, which increases the margins further for shutdown time and ensures successful operation during start-up and steady state conditions.

The spreadsheet tool available on the web can be used for iterative calculations.

#### *10.2.2.6 Programing the Power Good Set Point*

As shown in [Figure](#page-29-4) 55,  $R_4$  and  $R_5$  sets the required limit for PGOOD signal as needed for the downstream converters. Considering a power good threshold of 11 V for this design, the values of  $R_4$  and  $R_5$  are calculated using [Equation](#page-34-6) 35.

$$
V_{\text{(PGTH)}} = 0.99 \times \left(1 + \frac{R_4}{R_5}\right) \tag{35}
$$

<span id="page-34-6"></span>It is recommended to have high values for these resistors to limit the current drawn from the output node. Choosing a value of R<sub>4</sub> = 475 kΩ, R<sub>5</sub> = 47 kΩ provides V<sub>(PGTH)</sub> = 11 V.

#### *f* 10.2.2.7 Support Component Selections—R<sub>6</sub>, R<sub>7</sub> and C<sub>IN</sub>

Reference to application schematics,  $R_6$  and  $R_7$  are required only if PGOOD and FLT are used; these resistors serve as pull-ups for the open-drain output drivers. The current sunk by each of these pins must not exceed 10 mA (see the *Absolute [Maximum](#page-6-1) Ratings* table). C<sub>IN</sub> is a bypass capacitor to help control transient voltages, unit emissions, and local supply noise. Where acceptable, a value in the range of 0.001  $\mu$ F to 0.1  $\mu$ F is recommended for  $C_{\text{IN}}$ .



ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### **10.2.3 Application Curves**

<span id="page-35-1"></span><span id="page-35-0"></span>



**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

<span id="page-36-2"></span><span id="page-36-1"></span><span id="page-36-0"></span>

![](_page_37_Picture_0.jpeg)

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

![](_page_37_Figure_3.jpeg)

#### <span id="page-37-0"></span>**10.3 System Examples**

The TPS25942 and TPS25944 provide a simple solution for power multiplexing applications through seamless transition between two power supplies, each operating at 2.7 V to 18 V and delivering up to 5 A. The devices with a distinctive feature set of true-reverse blocking, auto-forward conduction and fast switch over, support applications for both Active ORing and Priority power multiplexing.

#### **10.3.1 Active ORing (Auto-Power Multiplexer) Operation**

A typical redundant power supply configuration of the system is shown in [Figure](#page-38-0) 74. Schottky ORing diodes have been popular for connecting parallel power supplies, such as parallel operation of wall adapter with a battery or a hold-up storage capacitor. The disadvantage of using ORing diodes is high voltage drop and associated power loss. The TPS25942 and TPS25944 with an integrated, low-ohmic N-channel FET provide a simple and efficient solution. [Figure](#page-38-0) 74 shows the Active ORing implementation using the devices.

![](_page_38_Picture_0.jpeg)

![](_page_38_Figure_4.jpeg)

A.  $C_{IN}$ : Optional and only for noise suppression.

#### **Figure 74. Active ORing Implementation**

<span id="page-38-0"></span>A fast reverse comparator controls the internal FET and it is turned ON or OFF with hysteresis as shown in [Figure](#page-38-1) 75. The internal FET is turned ON in less than 4 us (typical) when the forward voltage drop  $V_{(IN)} - V_{(OUT)}$ exceeds 100 mV and is turned off in 1 µs (typical) as soon as V<sub>(IN)</sub> – V<sub>(OUT)</sub> falls below –10 mV. When internal FET is turned ON, the ORed input supply experiences momentary in-rush current drawn as the FET turns on charging the bus capacitance. In addition, device can be operated in *[Diode](#page-26-1) Mode* by independently controlling DMODE pin.

![](_page_38_Figure_8.jpeg)

**V(IN)-V(OUT) (mV)**

**Figure 75. Active ORing Thresholds**

<span id="page-38-1"></span>[Figure](#page-38-1) 75 shows typical switch-over waveforms of Active ORing implementation using the TPS25942 or TPS25944.

![](_page_39_Picture_0.jpeg)

![](_page_39_Figure_3.jpeg)

When bus voltages (IN1 and IN2) are matched, device in each rail sees a forward voltage drop and is ON delivering the load current. During this period, current is shared between the rails in the ratio of differential voltage drop across each device.

In addition to above, the devices provide inrush current limit and protects each rail from potential overload and short circuit faults.

#### *10.3.1.1 N+1 Power Supply Operation*

The devices can be used to combine multiple power supplies to a common bus in an N+1 configuration. The N+1 power supply configuration as shown in [Figure](#page-39-0) 78, is used where multiple power supplies are paralleled for either higher capacity, redundancy or both. If it takes N supplies to power the load, adding an extra identical unit in parallel permits the load to continue operation in the event that any one of the N supplies fails. The devices emulate the function of the ORing diode and provides with all protections as needed to isolate the rail during hotplug, overvoltage, undervoltage, overcurrent and short-circuit conditions.

![](_page_39_Figure_8.jpeg)

<span id="page-39-0"></span>![](_page_39_Figure_9.jpeg)

![](_page_40_Picture_0.jpeg)

#### *10.3.1.2 Priority Power MUX Operation*

Applications having two energy sources such as PCIe cards, Tablets and Portable battery powered equipment require preference of one source to another. For example, mains power (wall-adapter) has the priority over the internal back-up power or auxiliary power. These applications demand for switch over from mains power to backup power only when main input voltage falls below a user defined threshold. The devices provide a simple solution for priority power multiplexing needs.

[Figure](#page-41-0) 79 shows a typical priority power multiplexing implementation using devices. When primary power IN1 is present, the device in IN1 path powers the OUT bus irrespective of whether auxiliary power IN2 is greater than or less than IN1. Once the voltage on the IN1 rail falls below the user-defined threshold, the device IN1 issues a signal to switch over to auxiliary power IN2. The transition happens seamlessly in less than 125 us, with minimal voltage droop on the bus. The voltage droop during transition is a function of load current and bus capacitance (see [Equation](#page-40-0) 36).

<span id="page-40-0"></span>
$$
V_{(drop)} = \frac{I_{(Load)} \times 125 \,\mu s}{C_{(BUS)}}
$$

where

•  $V_{(droon)}$  in Volts,  $I_{(Load)}$  is load current in Ampere,  $C_{(BUS)}$  is bus capacitance in  $\mu$ F (36)

When the main voltage supply (IN1) is not present or during brown-out conditions, the device in auxiliary supply rail (IN2) provides power to the output. When IN1 recovers, the device connected to IN1 is turned on at defined slew rate and the device in IN2 path is turned off, allowing a seamless transition from auxiliary to the main voltage supply with minimal droop and with no shoot-through current.

Priority power multiplexing can be done either between two similar rails (such as 12 V Primary to 12 V Aux, 3.3 V Primary to 3.3 V Aux) or between dissimilar rails (such as 12 V Primary to 5 V Aux or 3.3 V Aux; or vice versa).

![](_page_41_Picture_0.jpeg)

![](_page_41_Figure_4.jpeg)

- A.  $C_{IN}$ : Optional and only for noise suppression.
- B. Master controls the slave using priority signal for switch over to Auxiliary power.

#### **Figure 79. Priority Power Multiplexing Implementation**

<span id="page-41-0"></span>[Figure](#page-42-0) 80 and [Figure](#page-42-0) 81 show typical switch-over waveforms of Priority Muxing implementation using the TPS25942 or TPS25944 for 11.5 V Primary and 14.5 V Auxiliary Bus.

[Figure](#page-42-1) 82 and [Figure](#page-42-1) 83 show typical switch-over waveforms of Priority Muxing implementation using the TPS25942 or TPS25944 for 12 V Primary and 3.3 V Auxiliary Bus.

![](_page_42_Picture_0.jpeg)

**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

#### **System Examples (continued)**

<span id="page-42-1"></span><span id="page-42-0"></span>![](_page_42_Figure_4.jpeg)

#### *10.3.1.3 Priority MUXing With Almost Equal Rails (VIN1 ~ VIN2)*

Most of the redundant power supply systems used in servers, storage and telecom, multiplex tightly regulated power rails to provide uninterrupted power to the load. In these systems, the primary and auxiliary rails are close to each other, typically within one diode drop when both rails are active.

For priority multiplexing in these systems, the TPS25942 or TPS25944 device in auxiliary rail path can be operated in *[Diode](#page-26-1) Mode* for a fast switch-over (1 µs typical). The fast switch-over reduces the required hold-up capacitor on the output rail for a given droop specification.

The circuit implementation of this configuration is shown in [Figure](#page-43-0) 84. During power-fail (brown-out) conditions of primary rail IN1, it changes IN2 from 'Diode-Mode' to normal operation using PGOOD. Similarly during power recovery of primary rail IN1, the auxiliary rail IN2 is driven into 'Diode-Mode'.

![](_page_43_Picture_0.jpeg)

![](_page_43_Figure_4.jpeg)

**Figure 84. Priority Power Multiplexing Configuration for Almost Equal Rails**

<span id="page-43-0"></span>The fast switch-over performance is shown in [Figure](#page-43-1) 85.

![](_page_43_Figure_7.jpeg)

<span id="page-43-1"></span>**Figure 85. Brownout Condition: Diode Mode for Multiplexing**

![](_page_44_Picture_0.jpeg)

#### *10.3.1.4 Reverse Polarity Protection*

In applications demanding reverse polarity or reverse battery protection, the TPS25942 and TPS25944 can be used as an eFuse or ideal diode. A typical reverse polarity protection circuitry is shown in [Figure](#page-44-3) 86. The signal diode in the GND terminal path ensures that device is not functional during reverse polarity conditions and internal FET blocks the reverse path.

![](_page_44_Figure_6.jpeg)

**Figure 86. Reverse Polarity Protection Implementation**

#### <span id="page-44-3"></span><span id="page-44-0"></span>**11 Power Supply Recommendations**

The devices are designed for supply voltage range of 2.7 V  $\leq$  V<sub>IN</sub>  $\leq$  18 V. If the input supply is located more than a few inches from the device an input ceramic bypass capacitor higher than 0.1  $\mu$ F is recommended. Power supply must be rated higher than the current limit set to avoid voltage droops during over current and short-circuit conditions.

#### <span id="page-44-1"></span>**11.1 Transient Protection**

In case of short circuit and over load current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on value of inductance in series to the input or output of the device. Such transients can exceed the *Absolute [Maximum](#page-6-1) Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Schottky diode across the output to absorb negative spikes
- <span id="page-44-2"></span>A low value ceramic capacitor ( $C_{(IN)}$  = 0.001 µF to 0.1 µF) to absorb the energy and dampen the transients. The approximate value of input capacitance can be estimated with [Equation](#page-44-2) 37.

$$
V_{SPIKE(Absolute)} = V_{(IN)} + I_{(LOAD)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}
$$

where

- $V_{(IN)}$  is the nominal supply voltage
- $I_{(L)$   $(A)$  is the load current,
- $L_{(IN)}$  equals the effective inductance seen looking into the source
- $C_{(1N)}$  is the capacitance present at the input (37)

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

**NSTRUMENTS** 

EXAS

#### **Transient Protection (continued)**

Some applications may require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute [Maximum](#page-6-1) Ratings* of the device.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in [Figure](#page-45-1) 87.

![](_page_45_Figure_6.jpeg)

A. Optional components needed for suppression of transients

#### **Figure 87. Circuit Implementation With Optional Protection Components**

#### <span id="page-45-1"></span><span id="page-45-0"></span>**11.2 Output Short-Circuit Measurements**

It is difficult to obtain repeatable and similar short-circuit testing results. Source bypassing, input leads, circuit layout and component selection, output shorting method, relative location of the short, and instrumentation all contribute to variation in results. The actual short itself exhibits a certain degree of randomness as it microscopically bounces and arcs. Care in configuration and methods must be used to obtain realistic results. Do not expect to see waveforms exactly like those in the data sheet; every setup differs.

![](_page_46_Picture_0.jpeg)

### <span id="page-46-0"></span>**12 Layout**

#### <span id="page-46-1"></span>**12.1 Layout Guidelines**

- For all applications, a 0.1-uF or greater ceramic decoupling capacitor is recommended between IN terminal and GND. For hot-plug applications, where input power path inductance is negligible, this capacitor can be eliminated or minimized.
- The optimum placement of decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC. See [Figure](#page-47-1) 88 for a PCB layout example.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- Low current signal ground (SGND), which is the reference ground for the device must be a copper plane or island.
- Locate all the TPS25942, TPS25944 support components:  $R_{(ILIM)}$ ,  $C_{dVdT}$ ,  $R_{(IMON)}$ , and resistors for UVLO and OVP, close to their connection pin. Connect the other end of the component to the SGND with shortest trace length.
- The trace routing for the  $R_{ILIM}$  and  $R_{(IMON)}$  components to the device must be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces must not have any coupling to switching signals on the board.
- The SGND plane must be connected to high current ground (main power ground) at a single point, that is at the negative terminal of input capacitor.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT pins.
- Thermal Considerations: When properly mounted the PowerPAD™ package provides significantly greater cooling ability than an ordinary package. To operate at rated power, the PowerPAD must be soldered directly to the board GND plane directly under the device. The PowerPAD is at GND potential and can be connected using multiple vias to inner layer GND. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications. See the Technical Briefs: PowerPad™ Thermally Enhanced Package ( [SLMA002](http://www.ti.com/cn/lit/pdf/SLMA002)) and PowerPAD™ Made Easy ([SLMA004\)](http://www.ti.com/cn/lit/pdf/SLMA004) for more information on using this PowerPAD™ package.
- The thermal via land pattern specific to the TPS25942, TPS25944 can be downloaded from device [webpage.](http://www.ti.com/product/tps25942a)
- Obtaining acceptable performance with alternate layout schemes is possible; however this layout has been shown to produce good results and is intended as a guideline.

![](_page_47_Picture_0.jpeg)

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

#### <span id="page-47-0"></span>**12.2 Layout Example**

**The State** 

- Top layer a an
	- Top layer signal ground plane
- [[[[[[[[[[[[[]]]]] Bottom layer signal ground plane
	- Via to signal ground plane

![](_page_47_Figure_8.jpeg)

<span id="page-47-1"></span>A. Optional: Needed only to suppress the transients caused by inductive load switching.

#### **Figure 88. Board Layout**

![](_page_48_Picture_0.jpeg)

**[TPS25942A,](http://www.ti.com.cn/product/cn/tps25942a?qgpn=tps25942a) [TPS25942L](http://www.ti.com.cn/product/cn/tps25942l?qgpn=tps25942l), [TPS25944A](http://www.ti.com.cn/product/cn/tps25944a?qgpn=tps25944a), [TPS25944L](http://www.ti.com.cn/product/cn/tps25944l?qgpn=tps25944l) [www.ti.com.cn](http://www.ti.com.cn)** ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017

#### <span id="page-48-1"></span>**13** 器件和文档支持

#### <span id="page-48-2"></span>**13.1** 器件支持

有关 TPS25942A PSpice 瞬态模型, 请参阅 [SLVMAA3B](http://www.ti.com/lit/zip/SLVMAA3B)。 有关 TPS25942L PSpice 瞬态模型, 请参阅 [SLVMAA4A](http://www.ti.com/lit/zip/SLVMAA4A)。

#### <span id="page-48-3"></span>**13.2** 文档支持

#### **13.2.1** 相关文档

请参阅如下相关文档:

- [使用集成电源多路复用器减少冗余系统中的二极管损耗](http://www.ti.com/cn/lit/pdf/SLVA715)
- 《TPS25942x635EVM: TPS25942x [评估模块用户指南》](http://www.ti.com/cn/lit/pdf/SLVUA56)
- 《[TPS25944X635EVM](http://www.ti.com/cn/lit/pdf/SLUUBC2A):适用于 TPS25944X 的评估模块》
- [《使用负载开关和电子保险丝的电源多路复用》](http://www.ti.com/cn/lit/pdf/SLVA811)

#### <span id="page-48-0"></span>**13.3** 相关链接

下面的表格列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的 快速链接。

![](_page_48_Picture_433.jpeg)

#### 表 **3.** 相关链接

#### <span id="page-48-4"></span>**13.4** 接收文档更新通知

如需接收文档更新通知, 请访问 [ti.com](http://www.ti.com/cn/lit/pdf/http://www.ti.com/) 上的器件产品文件夹。单击右上角的通知我 进行注册, 即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### <span id="page-48-5"></span>**13.5** 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 [《使用条款》。](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™** [在线社区](http://e2e.ti.com) *TI* 的工程师对工程师 *(E2E)* 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

[设计支持](http://support.ti.com/) *TI* 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### <span id="page-48-6"></span>**13.6** 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-48-7"></span>**13.7** 静电放电警告

这些装置包含有限的内置 ESD 保护。 存储或装卸时, 应将导线一起截短或将装置放置于导电泡棉中, 以防止 MOS 门极遭受静电损 你、伤。

#### <span id="page-48-8"></span>**13.8 Glossary**

#### [SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

ZHCSCJ3D –JUNE 2014–REVISED OCTOBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

### <span id="page-49-0"></span>**14** 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另行通知 和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。

![](_page_50_Picture_0.jpeg)

#### **PACKAGING INFORMATION**

![](_page_50_Picture_356.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

![](_page_51_Picture_0.jpeg)

### **PACKAGE OPTION ADDENDUM**

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_52_Picture_1.jpeg)

**TEXAS** 

#### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_52_Figure_4.jpeg)

![](_page_52_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_52_Figure_7.jpeg)

![](_page_52_Picture_420.jpeg)

![](_page_53_Picture_0.jpeg)

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-May-2024

![](_page_53_Figure_4.jpeg)

![](_page_53_Picture_189.jpeg)

## **GENERIC PACKAGE VIEW**

# **WQFN - 0.8 mm max height**<br>PLASTIC QUAD FLATPACK - NO LEAD

![](_page_54_Picture_4.jpeg)

Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_54_Picture_6.jpeg)

![](_page_55_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **RVC0020A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_55_Figure_5.jpeg)

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.

![](_page_55_Picture_10.jpeg)

## **EXAMPLE BOARD LAYOUT**

## **RVC0020A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_56_Figure_4.jpeg)

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_56_Picture_8.jpeg)

## **EXAMPLE STENCIL DESIGN**

## **RVC0020A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_57_Figure_4.jpeg)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_57_Picture_6.jpeg)

#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司