

Sample &

Buy



**TPS7A4001-EP** 

ZHCSE32 - AUGUST 2015

# TPS7A4001-EP 100V 输入电压、50mA 超高电压线性稳压器

Technical

Documents

## 1 特性

- 超高最大输入电压: 100V
- 宽输入电压范围: 7V 至 100V
- 准确度:
  - 标称:1%
  - 整个线路、负载和温度范围内: 2.7%
- 低静态电流: 25µA
- 关断时的静态电流: 4.1µA
- 最大输出电流: 50mA
- CMOS 逻辑电平兼容的使能引脚
- 可调节输出电压范围约为 1.175V 至 90V
- 与陶瓷电容搭配使用时可保持稳定:
  - 输入电容: ≥ 1µF
  - 输出电容: ≥ 4.7µF
- 压降电压: 290mV
- 内置限流和热关断保护
- 封装:高散热性能 HVSSOP 封装 PowerPAD™
- 支持国防、航天和医疗应用
  - 受控基线
  - 同一组装和测试场所
  - 同一制造场所
  - 支持军用(-55℃至125℃)温度范围
  - 延长的产品生命周期
  - 延长的产品变更通知
  - 产品可追溯性

## 典型应用电路原理图



## 2 应用

由工业用总线(具有高电压瞬态)供电的微处理器、微控制器

Support &

Community

**...** 

- 工业自动化
- 电信基础设施
- 车用

•

- 以太网供电 (PoE)
- 发光二级管 (LED) 照明

Tools &

Software

• 偏置电源

## 3 说明

**TPS7A4001-EP** 器件是一款能够耐受超高电压的线性 稳压器,不仅融合了耐热增强型封装 (HVSSOP) 的优 势,还能够承受持续直流电压或最高达 100V 的瞬态输 入电压。

TPS7A4001-EP 器件与任何高于 4.7μF 的输出电容以 及高于 1μF 的输入电容搭配使用时均可保持稳定(过 热和浪涌保护)。鉴于这款器件的封装 (HVSSOP)小 巧且可能使用的输出电容也较小,因此实现起来只需占 用非常小的电路板空间。此外,TPS7A4001-EP 器件 还提供了一个与标准 CMOS 逻辑兼容的使能引脚 (EN),用以使能低电流关断模式。

**TPS7A4001-EP** 器件内部具有热关断和电流限制功能,可在故障情况下保护系统。**TPS7A4001-EP** 器件的工作温度范围为 T<sub>J</sub> = −55°C 至 125°C。

此外,TPS7A4001-EP 器件非常适合在电信和工业应 用中利用中间电压轨生成低压电源;该器件不但能够提 供一个经充分稳压的电压轨,而且能够承受超高的快速 电压瞬变并在其间保持稳压状态。这些特性相当于一 套更为简单且经济高效的电气浪涌保护电路,因此被包 括 PoE、偏置电源和 LED 照明在内的多类应用广泛使 用。

## 器件信息<sup>(1)</sup>

| 器件型号         | 封装         | 封装尺寸(标称值)       |
|--------------|------------|-----------------|
| TPS7A4001-EP | HVSSOP (8) | 3.00mm x 5.00mm |
|              | (-)        |                 |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



Texas Instruments

## 目录

| 1 | 特性   |                                  | 1   |
|---|------|----------------------------------|-----|
| 2 | 应用   |                                  | 1   |
| 3 | 说明   |                                  | 1   |
| 4 | 修订   | 历史记录                             | 2   |
| 5 | Pin  | Configuration and Functions      | 3   |
| 6 | Spe  | cifications                      | 4   |
|   | 6.1  | Absolute Maximum Ratings         | . 4 |
|   | 6.2  | ESD Ratings                      | 4   |
|   | 6.3  | Recommended Operating Conditions | . 4 |
|   | 6.4  | Thermal Information              | . 4 |
|   | 6.5  | Electrical Characteristics       | 5   |
|   | 6.6  | Typical Characteristics          | 6   |
| 7 | Deta | ailed Description                | 8   |
|   | 7.1  | Overview                         | 8   |
|   | 7.2  | Functional Block Diagram         | . 8 |
|   | 7.3  | Feature Description              | 8   |
|   |      |                                  |     |

|    | 7.4  | Device Functional Modes     | 9  |
|----|------|-----------------------------|----|
| 8  | Appl | lication and Implementation | 10 |
|    | 8.1  | Application Information     | 10 |
|    | 8.2  | Typical Application         | 11 |
| 9  | Powe | er Supply Recommendations   | 12 |
| 10 | Layo | out                         | 13 |
|    | 10.1 | Layout Guidelines           | 13 |
|    | 10.2 | Layout Example              | 13 |
|    | 10.3 | Thermal Considerations      | 13 |
|    | 10.4 | Power Dissipation           | 14 |
| 11 | 器件   | 和文档支持                       | 15 |
|    | 11.1 | 社区资源                        | 15 |
|    | 11.2 | 商标                          | 15 |
|    | 11.3 | 静电放电警告                      | 15 |
|    | 11.4 | Glossary                    | 15 |
| 12 | 机械   | 、封装和可订购信息                   | 15 |
|    |      |                             |    |

## 4 修订历史记录

| 日期         | 修订版本 | 注释    |  |
|------------|------|-------|--|
| 2015 年 8 月 | *    | 首次发布。 |  |



## 5 Pin Configuration and Functions

| DGN Package<br>8-Pin HVSSOP<br>Top View |                          |                                          |  |  |  |
|-----------------------------------------|--------------------------|------------------------------------------|--|--|--|
| OUT<br>FB<br>NC<br>GND<br>GND           | 1 °<br>2 '<br>3 '<br>4 - | 8    IN<br>7    NC<br>6    NC<br>5    EN |  |  |  |

| Pin | Functions |
|-----|-----------|

| PIN      |          | 1/0 | DECODIDEION                                                                                                                                                                                                                                                        |  |  |
|----------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO.      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                        |  |  |
| OUT      | 1        | 0   | Regulator output. A capacitor >4.7 µF must be tied from this pin to ground to assure stability.                                                                                                                                                                    |  |  |
| FB       | 2        | 0   | This pin is the input to the control-loop error amplifier. It is used to set the output voltage of the device.                                                                                                                                                     |  |  |
|          | 3        |     |                                                                                                                                                                                                                                                                    |  |  |
| NC       | 6 -<br>7 |     | Not internally connected. This pin must either be left open or tied to GND.                                                                                                                                                                                        |  |  |
|          |          |     |                                                                                                                                                                                                                                                                    |  |  |
| GND      | 4        | _   | Ground                                                                                                                                                                                                                                                             |  |  |
| EN       | 5        | I   | This pin turns the regulator on or off.<br>If $V_{EN} \ge V_{EN_{-HI}}$ the regulator is enabled.<br>If $V_{EN} \le V_{EN_{-LO}}$ , the regulator is disabled.<br>If not used, the EN pin can be connected to IN. Make sure that $V_{EN} \le V_{IN}$ at all times. |  |  |
| IN       | 8        | I   | nput supply                                                                                                                                                                                                                                                        |  |  |
| PowerPAD | _        | _   | Solder to printed-circuit-board (PCB) to enhance thermal performance.<br><b>NOTE: The PowerPAD is internally connected to GND.</b><br>Although it can be left floating, TI highly recommends connecting the PowerPAD to the GND plane.                             |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                            | MIN      | MAX                | UNIT |
|-------------|--------------------------------------------|----------|--------------------|------|
|             | IN pin to GND pin                          | -0.3     | 102                |      |
|             | OUT pin to GND pin                         | -0.3     | 102                |      |
|             | OUT pin to IN pin                          | -102     | 0.3                |      |
| Voltage     | FB pin to GND pin                          | -0.3     | 2                  | V    |
|             | FB pin to IN pin                           | -102     | 0.3                |      |
|             | EN pin to IN pin                           | -102     | 0.3                |      |
|             | EN pin to GND pin                          | -0.3     | 102                |      |
| Current     | Peak output                                | Internal | Internally limited |      |
| Temperature | Operating virtual junction, T <sub>J</sub> | -55      | 150                | °C   |
|             | Storage, T <sub>stg</sub>                  | -65      | 150                |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                                                                   |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500                                                                                 |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|      | MIN   | NOM MAX | UNIT |
|------|-------|---------|------|
| VIN  | 7     | 100     | V    |
| VOUT | 1.161 | 90      | V    |
| VEN  | 0     | 100     | V    |
| IOUT | 0     | 50      | mA   |

#### 6.4 Thermal Information

|                       |                                              | TPS7A4001-EP |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN (HVVSOP) | UNIT |
|                       |                                              | 8 PINS       |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 66.7         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 54.1         | °C/W |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 38.1         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2            | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 37.8         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 15.5         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

At  $T_J = -55^{\circ}C$  to  $125^{\circ}C$ ,  $V_{IN} = V_{OUT(NOM)} + 2$  V or  $V_{IN} = 7$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 100$  µA,  $C_{IN} = 1$  µF,  $C_{OUT} = 4.7$  µF, and FB tied to OUT, unless otherwise noted.

|                                          | PARAMETER                           | TEST CONDITIONS                                                                                                                 | MIN              | TYP   | MAX             | UNIT              |
|------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------|-------|-----------------|-------------------|
| V <sub>IN</sub>                          | Input voltage                       |                                                                                                                                 | 7                |       | 100             | V                 |
| V <sub>REF</sub>                         | Internal reference                  | $T_J = 25^{\circ}C$ , $V_{FB} = V_{REF}$ , $V_{IN} = 9$ V, $I_{OUT} = 25$ mA                                                    | 1.161            | 1.173 | 1.185           | V                 |
|                                          | Output voltage range <sup>(1)</sup> | $V_{IN} \ge V_{OUT(NOM)} + 2 V$                                                                                                 | V <sub>REF</sub> |       | 90              | V                 |
| V <sub>OUT</sub>                         | Nominal accuracy                    | $T_J = 25^{\circ}C, V_{IN} = 9 V, I_{OUT} = 25 mA$                                                                              | -1               |       | 1               | %V <sub>OUT</sub> |
| •001                                     | Overall accuracy                    | $V_{OUT(NOM)} + 2 V \le V_{IN} \le 24 V^{(2)}$<br>100 µA ≤ $I_{OUT} \le 50 \text{ mA}$                                          | -2.7             |       | 2.7             | %V <sub>OUT</sub> |
| $\frac{\Delta\%V_{OUT}}{\Delta V_{IN}}$  | Line regulation                     | $7 \text{ V} \leq \text{V}_{IN} \leq 100 \text{ V}$                                                                             |                  | 0.03  |                 | %V <sub>OUT</sub> |
| $\frac{\Delta\%V_{OUT}}{\Delta I_{OUT}}$ | Load regulation                     | 100 μA ≤ I <sub>OUT</sub> ≤ 50 mA                                                                                               |                  | 0.31  |                 | %V <sub>OUT</sub> |
| 17                                       | Dranout usltana                     | $V_{IN} = 17 \text{ V}, V_{OUT(NOM)} = 18 \text{ V}, I_{OUT} = 20 \text{ mA}$                                                   |                  | 290   |                 | mV                |
| V <sub>DO</sub>                          | Dropout voltage                     | V <sub>IN</sub> = 17 V, V <sub>OUT(NOM)</sub> = 18 V, I <sub>OUT</sub> = 50mA                                                   |                  | 0.78  | 1.3             | V                 |
|                                          |                                     | $V_{OUT} = 90\% V_{OUT(NOM)}, V_{IN} = 7 V, T_J \le 85^{\circ}C$                                                                | 51               | 146   | 207             | mA                |
| I <sub>LIM</sub>                         | Current limit                       | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub> , V <sub>IN</sub> = 9 V                                                            | 51               | 165   | 220             | mA                |
|                                          | Crearing di surrange                | $7 \text{ V} \le \text{V}_{\text{IN}} \le 100 \text{ V}, \text{ I}_{\text{OUT}} = 0 \text{ mA}$                                 |                  | 25    | 65              | μA                |
| I <sub>GND</sub>                         | Ground current                      | I <sub>OUT</sub> = 50 mA                                                                                                        |                  | 25    |                 | μA                |
| I <sub>SHDN</sub>                        | Shutdown supply current             | V <sub>EN</sub> = 0.4 V                                                                                                         |                  | 4.1   | 20              | μA                |
| I <sub>FB</sub>                          | Feedback current <sup>(3)</sup>     |                                                                                                                                 | -0.1             | 0.01  | 0.1             | μA                |
| I <sub>EN</sub>                          | Enable current                      | 7 V $\leq$ V <sub>IN</sub> $\leq$ 100 V, V <sub>IN</sub> = V <sub>EN</sub>                                                      |                  | 0.02  | 1               | μA                |
| V <sub>EN_HI</sub>                       | Enable high-level voltage           |                                                                                                                                 | 1.5              |       | $V_{\text{IN}}$ | V                 |
| V <sub>EN_LO</sub>                       | Enable low- level voltage           |                                                                                                                                 | 0                |       | 0.4             | V                 |
| M                                        |                                     | $V_{\text{IN}}$ = 12 V, $V_{\text{OUT(NOM)}}$ = $V_{\text{REF}},$ $C_{\text{OUT}}$ = 10 $\mu\text{F},$ BW = 10 Hz to 100 kHz    |                  | 58    |                 | $\mu V_{RMS}$     |
| V <sub>NOISE</sub>                       | Output noise voltage                |                                                                                                                                 |                  | 73    |                 | $\mu V_{RMS}$     |
| PSRR                                     | Power-supply rejection ratio        | $V_{IN} = 12 \text{ V}, V_{OUT(NOM)} = 5 \text{ V}, C_{OUT} = 10 \mu\text{F}, C_{BYP}^{(4)} = 10 n\text{F}, f = 100 \text{ Hz}$ |                  | 65    |                 | dB                |
| т                                        |                                     | Shutdown, temperature increasing                                                                                                |                  | 170   |                 | °C                |
| T <sub>SD</sub>                          | Thermal shutdown temperature        | Reset, temperature decreasing                                                                                                   |                  | 150   |                 | °C                |
| TJ                                       | Operating junction temperature      |                                                                                                                                 | -55              |       | 125             | °C                |

(1) To ensure stability at no-load conditions, a current from the feedback resistive network greater than or equal to 10  $\mu$ A is required. (2) Maximum input voltage is limited to 24 V because of the package power dissipation limitations at full load (P  $\approx$  (V<sub>IN</sub> - V<sub>OUT</sub>) × I<sub>OUT</sub> = (24) V - V<sub>REF</sub>) × 50 mA ≈ 1.14 W). The device is capable of sourcing a maximum current of 50 mA at higher input voltages as long as the power dissipated is within the thermal limits of the package plus any external heatsinking.

(3)  $I_{FB} > 0$  flows out of the device.

(4)  $C_{BYP}$  refers to a bypass capacitor connected to the FB and OUT pins.





## 6.6 Typical Characteristics

At  $T_J = -55^{\circ}C$  to 125°C,  $V_{IN} = V_{OUT(NOM)} + 2$  V or  $V_{IN} = 9$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 100 \ \mu$ A,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT} = 4.7 \ \mu$ F, and FB tied to OUT, unless otherwise noted.

 $V_{OUT} = 5V$ ,  $I_{OUT} = 28mA$ ,  $C_{OUT} = 10\mu F$ 

V<sub>IN</sub> Slew Rate = 220V/ms

 $V_{IN} = 12V, V_{OUT} = 5V$ 

∆I<sub>OUT</sub> = 1mA→29mA→1mA

www.ti.com.cn



## **Typical Characteristics (continued)**

At  $T_J = -55^{\circ}$ C to 125°C,  $V_{IN} = V_{OUT(NOM)} + 2$  V or  $V_{IN} = 9$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 100 \mu$ A,  $C_{IN} = 1 \mu$ F,  $C_{OUT} = 4.7 \mu$ F, and FB tied to OUT, unless otherwise noted.



## 7 Detailed Description

## 7.1 Overview

The TPS7A4001-EP device belongs to a new generation of linear regulators that use an innovative BiCMOS process technology to achieve very high maximum input and output voltages.

This process not only allows the TPS7A4001-EP device to maintain regulation during very fast high-voltage transients up to 105 V, but it also allows the TPS7A4001-EP device to regulate from a continuous high-voltage input rail. Unlike other regulators created using bipolar technology, the ground current of the TPS7A4001-EP device is also constant over its output current range, resulting in increased efficiency and lower power consumption.

These features, combined with a high thermal performance HVSSOP PowerPAD package, make this device ideal for industrial and telecom applications.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The fixed internal current limit of the TPS7A4001-EP device helps protect the regulator during fault conditions. The maximum amount of current the device can source is the current limit (309 mA, typical), and is largely independent of output voltage. For reliable operation, the device does not operate in current limit for extended periods of time.

#### 7.3.2 Enable Pin Operation

The TPS7A4001-EP device provides an enable pin (EN) feature that turns on the regulator when  $V_{EN} > V_{EN_{-HI}}$ , and disables the regulator when  $V_{EN} < V_{EN_{-LO}}$ .

#### 7.3.3 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 170°C, allowing the device to cool. When the junction temperature cools to approximately 150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to a maximum of 125°C. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, trigger thermal protection at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.



#### **Feature Description (continued)**

The internal protection circuitry of the TPS7A4001-EP device has been designed to protect against overload conditions. The protection circuitry was not intended to replace proper heatsinking. Continuously running the TPS7A4001-EP device into thermal shutdown degrades device reliability.

#### 7.3.4 Undervoltage Lockout (UVLO)

The TPS7A4001-EP contains an UVLO comparator that ensures the error amplifier is disabled when the input voltage is below the required minimum operational voltage. The minimum recommended operational voltage is 7 V.

## 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is at least as high as V<sub>IN(min)</sub>.
- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold.
- The output current is less than the current limit.
- The device junction temperature is less than the maximum specified junction temperature.

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device (as a bipolar junction transistor, or BJT) is in saturation and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

## 7.4.3 Disabled

The device is disabled under the following conditions:

- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature.

Table 1 lists the conditions that lead to the different modes of operation.

| OPERATING MODE                                            | PARAMETER                                                                                      |                                      |                     |                        |  |  |  |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|------------------------|--|--|--|
|                                                           | V <sub>IN</sub>                                                                                | V <sub>EN</sub>                      | I <sub>OUT</sub>    | TJ                     |  |  |  |
| Normal mode                                               | $V_{\text{IN}} > V_{\text{OUT(nom)}} + V_{\text{DO}}$ and $V_{\text{IN}} > V_{\text{IN(min)}}$ | $V_{EN} > V_{EN_HI}$                 | $I_{OUT} < I_{LIM}$ | T <sub>J</sub> < 125°C |  |  |  |
| Dropout mode                                              | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$                                                 | $V_{EN} > V_{EN_HI}$                 | _                   | T <sub>J</sub> < 125°C |  |  |  |
| Disabled mode<br>(any true condition disables the device) | -                                                                                              | V <sub>EN</sub> < V <sub>EN_LO</sub> |                     | T <sub>J</sub> > 170°C |  |  |  |

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

One of the primary applications of the TPS7A4001-EP device is to provide transient voltage protection to sensitive circuitry that may be damaged in the presence of high-voltage spikes.

This transient voltage protection can be more cost-effective and compact compared to topologies that use a transient voltage suppression (TVS) block.

#### 8.1.1 Adjustable Operation

The TPS7A4001-EP device has an output voltage range of about 1.175 to 90 V. The nominal output voltage of the device is set by two external resistors, as shown in Figure 13.



Figure 13. Adjustable Operation for Maximum AC Performance

Calculate  $R_1$  and  $R_2$  for any output voltage range using the formula shown in Equation 1. To ensure stability under no-load conditions, this resistive network must provide a current  $\ge 10 \ \mu$ A.

$$R_{1} = R_{2} \left( \frac{V_{OUT}}{V_{REF}} - 1 \right), \text{ where } \frac{V_{OUT}}{R_{1} + R_{2}} \ge 10 \mu A \tag{1}$$

If greater voltage accuracy is required, consider the output voltage offset contributions because of the feedback pin current and use 0.1% tolerance resistors.



## 8.2 Typical Application



Figure 14. Example Circuit to Maximize Transient Performance

#### 8.2.1 Design Requirements

For this design example, use the following parameters listed in Table 2.

| 6                |                                 |  |  |  |  |  |  |
|------------------|---------------------------------|--|--|--|--|--|--|
| PARAMETER        | VALUE                           |  |  |  |  |  |  |
| V <sub>IN</sub>  | 12 V, with 55 V surge tolerance |  |  |  |  |  |  |
| V <sub>OUT</sub> | 5 V (ideal), 4.981 (actual)     |  |  |  |  |  |  |
| I <sub>OUT</sub> | 28 mA                           |  |  |  |  |  |  |
| Accuracy         | 5 %                             |  |  |  |  |  |  |
| R1, R2           | 162 kΩ, 49.9 kΩ                 |  |  |  |  |  |  |

| Table 2 | 2. Design | Parameters |
|---------|-----------|------------|
|---------|-----------|------------|

#### 8.2.2 Detailed Design Procedure

The maximum value of total feedback resistance can be calculated to be 500 k $\Omega$ . Equation 1 was used to calculate R1 and R2, and standard 1% resistors were selected to keep the accuracy within the 5% allocation. 10-uF ceramic input and output capacitors were selected, along with a 10-nF bypass capacitor for optimal AC performance.

#### 8.2.2.1 Capacitor Recommendations

Low equivalent series resistance (ESR) capacitors should be used for the input, output, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are required. Ceramic X7R capacitors offer improved voltage and temperature coefficients, while ceramic X5R capacitors are the most cost-effective and are available in higher values.

NOTE

High ESR capacitors may degrade PSRR.

#### 8.2.2.2 Input and Output Capacitor Requirements

The TPS7A4001-EP device high voltage linear regulator achieves stability with a minimum output capacitance of 4.7  $\mu$ F and input capacitance of 1  $\mu$ F; however, TI highly recommends to use 10- $\mu$ F output and input capacitors to maximize AC performance.

#### 8.2.2.3 Bypass Capacitor Requirements

Although a bypass capacitor ( $C_{BYP}$ ) is not needed to achieve stability, TI highly recommends using a 10-nF bypass capacitor to maximize AC performance (including line transient, noise, and PSRR). For additional information regarding the performance improvements of using a bypass capacitor, see .

#### 8.2.2.4 Transient Response

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases the duration of the transient response.

The presence of the  $C_{BYP}$  capacitor may greatly improve the line transient response of the TPS7A4001-EP device, as shown in Figure 1.



## 8.2.3 Application Curves



## 9 Power Supply Recommendations

The input supply for the LDO should not exceed its recommended operating conditions (7 V to 100 V). The input voltage should provide adequate headroom for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. The input and output supplies should also be bypassed with  $10-\mu$ F capacitors located near the input and output pins. There should be no other components located between these capacitors and the pins.



## 10 Layout

## **10.1 Layout Guidelines**

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve AC performance such as PSRR, output noise, and transient response, TI recommends designing the board with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device.

Equivalent series inductance (ESL) and ESR must be minimized to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ ,  $C_{OUT}$ ,  $C_{BYP}$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability.

If possible, and to ensure the maximum performance denoted in this product data sheet, use the same layout pattern used for the TPS7A40 evaluation board, available at www.ti.com.



## 10.2 Layout Example

Figure 17. Recommended Layout Example

## **10.3 Thermal Considerations**

Thermal protection disables the output when the junction temperature rises to approximately 170°C, allowing the device to cool. When the junction temperature cools to approximately 150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle ON and OFF. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.



## Thermal Considerations (接下页)

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to a maximum of 125°C. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 45°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A4001-EP has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A4001-EP device into thermal shutdown degrades device reliability.

## **10.4** Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$

(2)



## 11 器件和文档支持

### 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.2 商标

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS7A4001MDGNREP | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -55 to 125   | ZFY4                    | Samples |
| V62/15603-01XE   | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -55 to 125   | ZFY4                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

OTHER QUALIFIED VERSIONS OF TPS7A4001-EP :

Catalog : TPS7A4001

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## DGN 8

3 x 3, 0.65 mm pitch

## **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **PACKAGE OUTLINE**

# **DGN0008B**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## **DGN0008B**

## **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## **DGN0008B**

## **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司