







UCC27444-Q1

ZHCSPQ0A - MAY 2022 - REVISED JULY 2023

UCC27444-Q1 具有 -5V 输入能力、适用于汽车应用的 20V、4A、双通道、低侧 栅极驱动器

### 1 特性

Ŧ

**TEXAS** 

INSTRUMENTS

- 符合汽车应用要求
- 具有符合 AEC-Q100 标准的下列特性:
  - 器件温度等级 1: 40°C 至 +125°C 环境工作 温度范围
  - 器件 HBM ESD 分类等级 H2
  - 器件 CDM ESD 分类等级 C6
- 每个通道具有 4A 的典型峰值拉取和灌入驱动电流
- INA 和 INB 输入引脚能够处理 -5V 的电压
- 绝对最大 VDD 电压为 20V ٠
- 宽 VDD 工作范围为 4.5V 至 18V •
- 具有两个独立的栅极驱动通道
- 针对每个输出提供独立的使能功能
- 快速传播延迟(典型值为 18ns) •
- 快速上升和下降时间 ( 典型值为 11ns 和 7ns ) •
- 两个通道之间的延迟匹配时间典型值为 1 ns ٠
- SOIC8 和 VSSOP8 PowerPAD<sup>™</sup> 封装选项 •
- 工作结温范围: 40°C 至 125°C •

### 2 应用

- 开关模式电源 (SMPS)
- ٠ 功率因数校正 (PFC) 电路
- 直流/直流转换器
- 交流逆变器和变频驱动器 •
- 微型逆变器
- 直流快速充电站 •



#### 简化版应用示意图

### 3 说明

UCC27444-Q1 是一款双通道、高速、低侧栅极驱动 器,能够有效地驱动 MOSFET 和 GaN 电源开关。 UCC27444-Q1 的典型峰值驱动强度为 4A,这有助于 缩短电源开关的上升和下降时间、降低开关损耗并提高 效率。此器件具有快速传播延迟(典型值为 18ns), 可改善系统的死区时间优化、控制环路响应,提高脉宽 利用率和瞬态性能,从而提高功率级效率。

UCC27444-Q1 可在 INx 输入端处理 -5V 的电压,通 过平缓的接地反弹提高系统稳健性。输入可以连接至大 多数控制器输出,以便实现更大的控制灵活性。独立的 使能信号支持在不依赖主控制逻辑的情况下对功率级进 行控制。发生系统故障时,栅极驱动器可以通过拉低使 能端来快速关闭。许多高频开关电源在功率器件的栅极 都存在噪音,这种噪音会进入栅极驱动器的输出引脚, 造成驱动器故障。该器件凭借其瞬态反向电流和反向电 压能力,能够承受功率器件或脉冲变压器的栅极噪声, 并避免驱动器故障。

UCC27444-Q1 还具备低电压运行和上电复位 (POR) 功能,可提高系统稳健性。当没有足够的偏置电压来全 面增强功率器件时,强大的内部下拉 MOSFET 使栅极 驱动器输出保持在低电平。

嬰侊信自

| 器件型号 <sup>(1)</sup> 封装 封装尺寸(材 |           | 封装尺寸(标称值)       |
|-------------------------------|-----------|-----------------|
| UCC27444-Q1                   | SOIC (8)  | 4.90mm × 3.91mm |
| 00027444-Q1                   | VSSOP (8) | 3.00mm × 3.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 录。





# **Table of Contents**

| 1 特性                                 | 1              |
|--------------------------------------|----------------|
| 2 应用                                 |                |
| 3 说明                                 |                |
| 4 Revision History                   |                |
| 5 Pin Configuration and Functions    |                |
| 6 Specifications                     |                |
| 6.1 Absolute Maximum Ratings         |                |
|                                      |                |
| 6.2 ESD Ratings                      |                |
| 6.3 Recommended Operating Conditions |                |
| 6.4 Thermal Information              | 4              |
| 6.5 Electrical Characteristics       | <mark>5</mark> |
| 6.6 Switching Characteristics        | <mark>6</mark> |
| 6.7 Timing Diagrams                  | 7              |
| 6.8 Typical Characteristics          | <mark>8</mark> |
| 7 Detailed Description               | 12             |
| 7.1 Overview                         |                |
| 7.2 Functional Block Diagram         |                |
| 7.3 Feature Description              |                |
|                                      |                |

| 7.4 Device Functional Modes             | 15 |
|-----------------------------------------|----|
| 8 Application and Implementation        |    |
| 8.1 Application Information             |    |
| 8.2 Typical Application                 |    |
| 9 Power Supply Recommendations          |    |
| 10 Layout                               |    |
| 10.1 Layout Guidelines                  |    |
| 10.2 Layout Example                     |    |
| 10.3 Thermal Considerations             |    |
| 11 Device and Documentation Support     | 24 |
| 11.1 第三方产品免责声明                          |    |
| 11.2 接收文档更新通知                           |    |
| 11.3 支持资源                               |    |
| 11.4 Trademarks                         |    |
| 11.5 静电放电警告                             |    |
| 11.6 术语表                                |    |
| 12 Mechanical, Packaging, and Orderable |    |
| Information                             | 24 |
|                                         |    |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision * (May 2022) to Revision A (July 2023) Pag |      |        |     |        |  |   |  |
|------------------------------------------------------------------|------|--------|-----|--------|--|---|--|
| •                                                                | 将状态从 | "预告信息" | 更改为 | "量产数据" |  | 1 |  |



## **5** Pin Configuration and Functions



#### 图 5-1. D Package 8-Pin SOIC Top View



### 图 5-2. DGN Package 8-Pin VSSOP Top View

#### 表 5-1. Pin Functions

|      | PIN            |   | <b>TYPE</b> <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
|------|----------------|---|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | DGN            | D |                            | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
| ENA  | 1              | 1 | I                          | Enable input for Channel A. Biasing ENA, LOW will disable Channel A output regardless of the state of INA. Pulling ENA, HIGH enables the Channel A output. If ENA is left floating, Channel A is enabled by default due to an internal pullup resistor. It is recommended to connect this pin to VDD if unused. |  |
| ENB  | 8              | 8 | I                          | Enable input for Channel B. Biasing ENB, LOW disables Channel B output regardless of the state of INB. Pulling ENB, HIGH enables the Channel B output. If ENB is left floating, Channel B is enabled by default due to an internal pullup resistor. It is recommended to connect this pin to VDD if unused.     |  |
| GND  | 3              | 3 | _                          | Ground: All signals are referenced to this pin.                                                                                                                                                                                                                                                                 |  |
| INA  | 2              | 2 | I                          | Input to Channel A. INA is the non-inverting input of the UCC27444-Q1 device.<br>Connect this pin to GND if unused.                                                                                                                                                                                             |  |
| INB  | 4              | 4 | I                          | Input to Channel B. INB is the non-inverting input of the UCC27444-Q1 device.<br>Connect this pin to GND if unused.                                                                                                                                                                                             |  |
| OUTA | 7              | 7 | 0                          | Channel A Output                                                                                                                                                                                                                                                                                                |  |
| OUTB | 5              | 5 | 0                          | Channel B Output                                                                                                                                                                                                                                                                                                |  |
| VDD  | 6              | 6 | I                          | Bias supply input. Bypass this pin with two ceramic capacitors, generally $\ge$ 1 $\mu$ F and 0.1 $\mu$ F, which are referenced to GND pin of this device.                                                                                                                                                      |  |
|      | Thermal<br>Pad | — | _                          | Connect to GND through large copper plane. This pad is not a low-impedance path to GND.                                                                                                                                                                                                                         |  |

(1) I = Input; O = Output



## 6 Specifications 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup> <sup>(3)</sup>

|                                       |                    | MIN     | MAX      | UNIT |  |
|---------------------------------------|--------------------|---------|----------|------|--|
| Supply voltage, VDD                   | - 0.3              | 20      | V        |      |  |
| Output Voltage, OUTA, OUTB            | DC                 | - 0.3   | VDD +0.3 | V    |  |
| Oulput voltage, OOTA, OOTB            | 100ns Pulse        | - 2     | VDD +0.3 | V    |  |
| Input Voltage INA, INB,               | - 5                | VDD+0.3 | V        |      |  |
| Input Voltage ENA, ENB                |                    |         | VDD+0.3  | V    |  |
| Operating junction temperature, T     | J                  | - 40    | 150      | °C   |  |
| Lead temperature                      | Soldering, 10 sec. |         | 300      | °C   |  |
|                                       | Reflow             |         | 260      | C    |  |
| Storage temperature, T <sub>stg</sub> |                    |         | 150      | °C   |  |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. See # 6.4 of the datasheet for thermal limitations and considerations of packages.

(3) These devices are sensitive to electrostatic discharge; follow proper device handling procedures.

#### 6.2 ESD Ratings

|                    |                         |                                                                                            | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|------|
|                    | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level H2 | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD classification level C6            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range. All voltages are with reference to GND (unless otherwise noted)

|                                                | MIN  | NOM | MAX | UNIT |
|------------------------------------------------|------|-----|-----|------|
| Supply voltage, VDD                            | 4.5  | 12  | 18  | V    |
| Input voltage, INA, INB                        | - 2  |     | VDD | V    |
| Output Voltage, OUTA, OUTB                     | 0    |     | VDD | V    |
| Operating junction temperature, T <sub>J</sub> | - 40 |     | 125 | °C   |

#### 6.4 Thermal Information

|                        |                                              | UCC2   | UCC27444-Q1 |      |  |
|------------------------|----------------------------------------------|--------|-------------|------|--|
|                        | THERMAL METRIC                               | DGN    | D           | UNIT |  |
|                        |                                              | 8 PINS | 8 PINS      |      |  |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 57.3   | 131.1       |      |  |
| R <sub>0 JC(top)</sub> | Junction-to-case (top) thermal resistance    | 82.0   | 73.4        |      |  |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 30.5   | 74.6        | °C/W |  |
| ΨJT                    | Junction-to-top characterization parameter   | 5.0    | 25.6        | C/VV |  |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 30.4   | 73.8        |      |  |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 13.1   | n/a         |      |  |



#### **6.5 Electrical Characteristics**

Unless otherwise noted, VDD = 4.5 V to 18 V,  $T_A = T_J = -40^{\circ}$ C to 125°C, 1-µF capacitor from VDD to GND, no load on the output. Typical condition specifications are at 25°C.

|                                 | PARAMETER                    | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|---------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| BIAS CURF                       | RENTS                        |                                                                                                          |     |     |     |      |
| I <sub>VDD</sub>                | VDD static supply current    | V <sub>INx</sub> = 3.3 V, ENx = VDD                                                                      |     | 150 | 380 | uA   |
| I <sub>VDD</sub>                | VDD static supply current    | V <sub>INx</sub> = 0 V, ENx = VDD                                                                        |     | 107 | 180 | uA   |
| I <sub>VDDO</sub>               | VDD operating current        | C <sub>LOAD</sub> = 1.8 nF, f <sub>SW</sub> = 1000 kHz, ENx = VDD, V <sub>INx</sub> = 0 V<br>- 3.3 V PWM |     | 39  | 45  | mA   |
| I <sub>DIS</sub>                | VDD disable current          | V <sub>INx</sub> = 3.3 V, ENx = 0 V                                                                      |     | 450 | 570 | uA   |
| POWER ON                        | N RESET (POR)                |                                                                                                          | 1   |     | 1   |      |
| V <sub>VDD_ON</sub>             | VDD POR rising threshold     |                                                                                                          | 2.1 | 3.0 | 4.0 | V    |
| V <sub>VDD_OFF</sub>            | VDD POR falling threshold    |                                                                                                          | 1.8 | 2.7 | 3.5 | V    |
| V <sub>VDD_HYS</sub>            | VDD POR hysteresis           |                                                                                                          |     | 0.3 |     | V    |
| INPUT (INA                      | , INB)                       |                                                                                                          |     |     |     |      |
| V <sub>INx_H</sub>              | Input signal high threshold  | Output High, ENx = HIGH                                                                                  | 1.6 | 2.2 | 2.5 | V    |
| V <sub>INx_L</sub>              | Input signal low threshold   | Output Low, ENx = HIGH                                                                                   | 0.8 | 1.2 | 1.5 | V    |
| V <sub>INx_HYS</sub>            | Input signal hysteresis      |                                                                                                          |     | 1   |     | V    |
| ENABLE (E                       | NA, ENB)                     |                                                                                                          | 1   |     |     |      |
| V <sub>ENx_H</sub>              | Enable signal high threshold | Output High, INx = HIGH                                                                                  | 1.7 | 2.3 | 2.7 | V    |
| V <sub>ENx_L</sub>              | Enable signal low threshold  | Output Low, INx = HIGH                                                                                   | 1.1 | 1.8 | 2.2 | V    |
| V <sub>ENx_HYS</sub>            | Enable signal hysteresis     |                                                                                                          |     | 0.7 |     | V    |
| R <sub>ENx</sub>                | EN pin pullup resistance     | ENx = 0 V                                                                                                |     | 100 |     | kΩ   |
| OUTPUTS                         | (OUTA, OUTB)                 |                                                                                                          |     |     | 1   |      |
| I <sub>SRC</sub> <sup>(1)</sup> | Peak output source current   | VDD = 14 V, C <sub>VDD</sub> = 10 µF, C <sub>L</sub> = 0.1 µF, f = 1 kHz                                 |     | 4   |     | А    |
| I <sub>SNK</sub> <sup>(1)</sup> | Peak output sink current     | VDD = 14 V, C <sub>VDD</sub> = 10 µF, C <sub>L</sub> = 0.1 µF, f = 1 kHz                                 |     | - 4 |     | А    |
| R <sub>OH</sub> <sup>(2)</sup>  | Pullup resistance            | I <sub>OUT</sub> = - 10 mA<br>See 节 7.3.4.                                                               |     | 1.2 | 2.5 | Ω    |
| R <sub>OL</sub>                 | Pulldown resistance          | I <sub>OUT</sub> = 10 mA                                                                                 |     | 0.7 | 1.2 | Ω    |

(1) Parameter not tested in production.

(2) Output pullup resistance in this table is a DC measurement that measures resistance of PMOS structure only (not N-channel structure).



### 6.6 Switching Characteristics

Unless otherwise noted, VDD =  $V_{EN}$  = 4.5 V to 18 V,  $T_A = T_J = -40^{\circ}$ C to 125°C, 1-µF capacitor from VDD to GND, no load on the output. Typical condition specifications are at 25°C <sup>(1)</sup>.

|                    | PARAMETER                              | TEST CONDITIONS                                                                                                                                                                                                           | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>Rx</sub>    | Rise time                              | $C_{LOAD}$ = 1.8 nF, 10% to 90%, Vin = 0 V - 5 V                                                                                                                                                                          |     | 11  | 25  | ns   |
| t <sub>Fx</sub>    | Fall time                              | $C_{LOAD}$ = 1.8 nF, 90% to 10%, Vin = 0 V - 5V                                                                                                                                                                           |     | 7   | 23  | ns   |
| t <sub>D1x</sub>   | Turn-on propagation delay              | $C_{LOAD}$ = 1.8 nF, $V_{INx_H}$ of the input rise to 10% of output rise,<br>Vin = 0 V - 5 V, Fsw = 500 kHz, 50% duty cycle                                                                                               |     | 18  | 33  | ns   |
| t <sub>D2x</sub>   | Turn-off propagation delay             | $C_{LOAD}$ = 1.8 nF, $V_{INx\_L}$ of the input fall to 90% of output fall, Vin<br>= 0 V - 5 V, VDD= 5V -18V, Fsw = 500 kHz, 50% duty cycle                                                                                |     | 30  | 50  | ns   |
| t <sub>D3x</sub>   | Enable propagation delay               | $C_{LOAD}$ = 1.8 nF, $V_{ENx_H}$ of the enable rise to 10% of output rise, Vin = 0 V - 5 V, Fsw = 500 kHz, 50% duty cycle                                                                                                 |     | 19  | 31  | ns   |
| t <sub>D4x</sub>   | Disable propagation delay              | $C_{LOAD}$ = 1.8 nF, $V_{ENx\_L}$ of the enable fall to 90% of output fall,<br>Vin = 0 V - 5 V, Fsw = 500 kHz, 50% duty cycle                                                                                             |     | 24  | 52  | ns   |
| t <sub>M</sub>     | Delay matching between<br>two channels | $\label{eq:CLOAD} \begin{array}{l} C_{LOAD} = 1.8 \; nF, \; Vin = 0 \; V \; - \; 5 \; V, \; Fsw = 500 \; kHz, \; 50\% \; duty \\ cycle, \; INA = INB, \;  t_{RA} \; - \; t_{RB} , \;  t_{FA} \; - \; t_{FB}  \end{array}$ |     | 1   | 5   | ns   |
| t <sub>PWmin</sub> | Minimum input pulse width              | C <sub>L</sub> = 1.8 nF, Vin = 0 V - 5 V, Fsw = 500 kHz, Vo > 1.5 V                                                                                                                                                       |     | 8   | 22  | ns   |

(1) Switching parameters are not tested in production.



### 6.7 Timing Diagrams





### 6.8 Typical Characteristics

Unless otherwise specified, VDD = 12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load





### 6.8 Typical Characteristics (continued)

Unless otherwise specified, VDD = 12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load





### 6.8 Typical Characteristics (continued)

Unless otherwise specified, VDD = 12 V, INx = 3.3 V, ENx = 3.3 V, T<sub>J</sub> = 25°C, no load





### 6.8 Typical Characteristics (continued)

Unless otherwise specified, VDD = 12 V, INx = 3.3 V, ENx = 3.3 V,  $T_J$  = 25°C, no load





## 7 Detailed Description

#### 7.1 Overview

The UCC27444-Q1 device is the dual-channel, low-side, high-speed, gate driver devices featuring 4-A source and sink current capability, fast switching characteristics, and a host of other features. UCC27444-Q1 Features and Benefits details the advantages of the gate driver's features, which combine to ensure efficient, robust, and reliable operation in high-frequency switching power circuits. The robust inputs of UCC27444-Q1 can handle – 5 V, ensuring reliable operation in noisy environments. The driver has good transient handling capability on its output due to its reverse current handling, as well as rail-to-rail output drive, and a small propagation delay (typically 18 ns). With this built-in robustness, the UCC27444-Q1 device can also be directly connected to a gate drive transformer.

The input threshold of UCC27444-Q1 is compatible with TTL low-voltage logic, which is fixed and independent of VDD supply voltage. The driver can also work with CMOS-based controllers as long as the threshold requirement is met.

Each channel has an enable pin, ENx, with a fixed TTL compatible threshold. The ENx pins are internally pulled up. Pulling ENx low disables the corresponding channel, while leaving ENx open provides normal operation. The ENx pins can be used as an additional input with the same performance as the INx pins.

| FEATURE                                                               | BENEFIT                                                                                                                         |  |  |  |  |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| - 5-V IN capability                                                   | Enhanced signal reliability and device robustness in noisy environments that experience ground bounce on the gate driver        |  |  |  |  |
| 18-ns (typical) propagation delay                                     | Extremely fast control to power device response times.                                                                          |  |  |  |  |
| 1-ns (typical) delay matching between channels                        | Ease of optimizing timing of power device switching such as selecting dead time.                                                |  |  |  |  |
| VDD POR protection                                                    | Outputs are held low in power on reset conditions, which ensures predictable, glitch-free operation at power-up and power-down. |  |  |  |  |
| Outputs are enabled when enable pins (ENx) are in floating condition. | Pin-to-pin compatibility with legacy devices from Texas Instruments in designs where Pin 1 and Pin 8 are "No Connect" pins      |  |  |  |  |

#### 表 7-1. UCC27444-Q1 Features and Benefits



#### 7.2 Functional Block Diagram



Typical ENx pullup resistance is 100 k  $^{\Omega}.$ 

#### 7.3 Feature Description

#### 7.3.1 Operating Supply Current

The UCC27444-Q1 device features low quiescent  $I_{DD}$  currents. The typical operating supply current in fully-on state (under static and switching conditions) are summarized in the Electrical Characteristics table. The total supply current is the sum of the quiescent  $I_{DD}$  current, the average  $I_{OUT}$  current because of switching, and any current related to pullup resistors on the enable pins. Knowing the operating switching frequency ( $f_{SW}$ ) and the MOSFET gate charge ( $Q_G$ ) at the drive voltage being used, the average  $I_{OUT}$  current can be calculated as product of  $Q_G$  and  $f_{SW}$ .

The Typical Characteristics provides a complete characterization of the  $I_{DD}$  current as a function of switching frequency at different  $V_{DD}$  bias voltages. The linear variation and close correlation with the theoretical value of the average  $I_{OUT}$  indicate a negligible shoot-through inside the gate driver device, displaying its high-speed characteristics.

#### 7.3.2 Input Stage

The input pins of the UCC27444-Q1 gate driver device are based on a TTL compatible input threshold logic. With a high threshold of 2.2 V and a low threshold of 1.2 V, the logic level thresholds are conveniently driven with PWM control signals derived from 3.3-V and 5-V digital power controller devices.

The UCC27444-Q1 device high resistance driver inputs reduces leakage currents in the input pins. The driver input signals are expected to be in a defined high or low state to control the driver outputs. If a controller is used which may have undefined or tri-state conditions on the driver control signals, it is recommended to have an external pull down resistance from the INx pins to ground.

The input pins can handle wide range of slew rate. In most power supply applications, the gate driver is either driven by the output of a digital controller or logic gates. Therefore, in most applications the input signal slew rate



is fast and is no concern for the UCC27444-Q1 family of devices. If limiting the rise or fall times to the power device is the primary goal, then an external gate resistor is highly recommended between the output of the driver and the gate of the switching power device. This external resistor has the additional benefit of reducing part of the gate-charge related power dissipation in the gate driver device package and transferring it into the external resistor itself. In short, some of the power gets dissipated in the gate resistor rather than inside of the gate driver. Additionally, the input pins of UCC27444-Q1 are capable of handling – 5 V. This improves the system robustness in noisy (electrical) applications. This also enables the driver to directly connect to the output of a gate drive transformer without the use of rectifying diodes, which saves board space and BOM cost.

#### 7.3.3 Enable Function

The enable function is an extremely beneficial feature in gate driver devices, especially for certain applications such as synchronous rectification where the driver outputs are disabled in light-load conditions to prevent negative current circulation and to improve light-load efficiency.

The UCC27444-Q1 device is equipped with independent enable pins (ENx) for exclusive control of each driver channel operation. The enable pins are based on a non-inverting configuration (active-high operation). Thus, when ENx pins are driven high, the drivers are enabled and when ENx pins are driven low, the driver outputs are disabled. Similar to the input pins, the enable pins are also based on a TTL compatible threshold logic that is independent of the supply voltage and are effectively controlled using logic signals from 3.3-V or 5-V controllers. The ENx pins are internally pulled up to VDD using pullup resistors, as a result of which the outputs of the device are enabled in the default state. Hence even if the ENx pins are left floating the driver output is enabled. Essentially, this floating allows the UCC27424, UCC27524), where Pin 1 and Pin 8 are either ENx or N/C pins.

#### 7.3.4 Output Stage

The UCC27444-Q1 device output stage features a P-Channel architecture on the pullup structure, which delivers the highest peak source current when it is most needed, during the Miller plateau region of the power switch turn-on transition (when the power switch drain or collector voltage experiences dV/dt). This pull up achitecture closely emulates the behavior of the popular industry driver devices UCC2732x and UCC2742x. One characteristic of this pullup driver stage architecture is relatively consistent driver output rise and fall times over a wide VDD range.



图 7-1. UCC27444-Q1 Gate Driver Output Structure

The R<sub>OH</sub> parameter is a DC measurement and it is representative of the on-resistance of the P-Channel device on the pull-up stage of the device.

The pull-down structure in the UCC27444-Q1 device is simply comprised of a N-Channel MOSFET. The  $R_{OL}$  parameter, which is also a DC measurement, is representative of the impedance of the pulldown stage in the device.



Each output stage in the UCC27444-Q1 device is capable of supplying 4-A peak source and 4-A peak sink current pulses. The output voltage swings between VDD and GND providing rail-to-rail operation, thanks to the MOS-output stage which delivers very low dropout. The presence of the MOSFET-body diodes also offers low impedance to transient overshoots and undershoots. The outputs of these drivers are designed to withstand 4 A of peak reverse current transients without damage to the device.

The UCC27444-Q1 device is particularly suited for dual-polarity, symmetrical drive-gate transformer applications where the primary winding of transformer driven by OUTA and OUTB, with inputs INA and INB being driven complementary to each other. This is possible because of the extremely low dropout offered by the MOS output stage of these devices, both during high ( $V_{OH}$ ) and low ( $V_{OL}$ ) states along with the low impedance of the driver output stage. All of these allow alleviate concerns regarding transformer demagnetization and flux imbalance. The low propagation delays also ensure proper reset for high-frequency applications.

For applications that have zero voltage switching during power MOSFET turn-on or turn-off interval, the driver supplies high-peak current for fast switching even though the miller plateau is not present. This situation often occurs in synchronous rectifier applications because the body diode is generally conducting before power MOSFET is switched on.

#### 7.3.5 Low Propagation Delays and Tightly Matched Outputs

The UCC27444-Q1 driver device features a low, 18-ns (typical) propagation delay between input and output which offers fast respone time from the control signals to the power devices. Additionally, the driver devices also feature extremely accurate, 1-ns (typical) matched internal propagation delays between the two channels, which is beneficial for applications that require dual gate drives with critical timing. For example, in a PFC application, a pair of paralleled MOSFETs can be driven independently using each output channel, with the inputs of both channels driven by a common control signal from the PFC controller. In this case, the 1-ns delay matching ensures that the paralleled MOSFETs are driven in a simultaneous fashion, minimizing turn-on and turn-off delay differences.

事 7 2 Dovice Legic Table

| ENA           | ENB           | INA   | INB   | UCC27444-Q1 |      |  |
|---------------|---------------|-------|-------|-------------|------|--|
| ENA           | END           | INA   | IND   | OUTA        | OUTB |  |
| н             |               | 1     | L     | L           | L    |  |
|               | н             | L     | Н     | L           | Н    |  |
|               |               | н     | L     | Н           | L    |  |
|               |               |       | Н     | Н           | Н    |  |
| L             | L             | Any   | Any   | L           | L    |  |
| H<br>Or Float | H<br>Or Float | Float | Float | Х           | Х    |  |
| Float         |               | 1     | L     | L           | L    |  |
|               | Float         | L     | Н     | L           | Н    |  |
|               |               | н     | L     | Н           | L    |  |
|               |               |       | Н     | Н           | Н    |  |

#### 7.4 Device Functional Modes



### 8 Application and Implementation

备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

High-current gate driver devices are required in switching power applications for a variety of reasons. In order to achieve fast switching of power devices and reduce associated switching-power losses, a powerful gate driver device is employed between the PWM output of control devices and the gates of the power semiconductor devices. Further, gate driver devices are indispensable when it is not feasible for the PWM controller device to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which is not capable of effectively turning ON a power switch. A level-shifting circuitry is required to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn ON the power device and minimize conduction losses. Traditional buffer-drive circuits based on NPN/PNP bipolar transistors in a totem-pole arrangement, as emitterfollower configurations, prove inadequate with digital power because the traditional buffer-drive functions. Gate driver devices effectively combine both the level-shifting and buffer-drive functions. Gate driver devices also find other needs ,such as minimizing the effect of high frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power device gates, reducing power dissipation and thermal stress in controller devices by moving gate-charge power losses into the controller.

Finally, emerging wide band-gap power device technologies, such as GaN switches, which are capable of supporting very high switching frequency operation, are driving special requirements in terms of gate-drive capability. These requirements include a low operating voltage range (5 V to 6 V), low propagation delays, good delay matching, and availability in compact, low inductance packages with good thermal capability. In summary, gate driver devices are an extremely important component in switching power combining benefits of high performance, low cost, low component count, board space reduction, and simplified system design.



### 8.2 Typical Application



图 8-1. UCC27444-Q1 Typical Application Diagram

#### 8.2.1 Design Requirements

When selecting and designing-in the gate driver device for an end application, some functional aspects must be considered and evaluated first, in order to make the most appropriate selection. Among these considerations are bias voltage, POR, drive current, and power dissipation.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 VDD and Power On Reset

The UCC27444-Q1 device has an internal power on reset (POR) protection feature on the VDD pin supply circuit blocks. When VDD is rising and the level is still below POR threshold, this circuit holds the output low, regardless of the status of the inputs. The POR is typically 3 V with 300-mV typical hysteresis. This hysteresis prevents chatter when VDD supply voltages have noise, specifically at the lower end of the VDD operating range. POR hysteresis is also important to avoid any false tripping due to the bias noise generated because of fast switching transitions, where large peak currents are drawn from the bias supply bypass capacitors. The driver capability to operate at wide bias voltage range, along with good switching characteristics, is especially important in driving emerging power semiconductor devices, such as advanced low gate charge fast MOSFETs, and GaN FETs.

At power-up, the UCC27444-Q1 driver device output remains low until the VDD voltage reaches the POR rising threshold, irrespective of the state of any other input pins such as INx and ENx. After the POR rising threshold, the magnitude of the OUT signal rises with  $V_{DD}$  until steady-state  $V_{DD}$  is reached.

For the best high-speed circuit performance and to prevent noise problems because the device draws current from the VDD pin to bias all internal circuits, use two VDD bypass capacitors. Also, use surface mount, low ESR capacitors. A 0.1-  $\mu$  F ceramic capacitor should be located less than 1 mm from the VDD to GND pins of the gate-driver device. In addition, a larger capacitor ( $\ge 1 \mu$  F) must be connected in parallel (also as close to the driver IC as possible) to help deliver the high-current peaks required by the load. The parallel combination of capacitors presents a low impedance characteristic for the expected current levels and switching frequencies in the application.





图 8-2. Power-Up Sequence

#### 8.2.2.2 Drive Current and Power Dissipation

The UCC27444-Q1 driver is capable of delivering 4 A of peak current to a switching power device gate (MOSFET, GaN FET) for a period of several-hundred nanoseconds at VDD = 12 V. High peak current is required to turn ON the device quickly. Then, to turn the device OFF, the driver is required to sink a similar amount of current to ground, which repeats at the operating switching frequency of the power device. The power dissipated in the gate driver device package depends on the following factors:

- Gate charge of the power MOSFET (usually a function of the drive voltage V<sub>GS</sub>, which is very close to input bias supply voltage V<sub>DD</sub> due to low V<sub>OH</sub> drop-out).
- Switching frequency
- · External gate resistors

Because UCC27444-Q1 features low-quiescent currents and internal logic to eliminate any shoot-through in the output driver stage, their effect on the power dissipation within the gate driver is very small compared to the losses due to switching of the power device.

When a driver device is tested with a discrete capacitive load, calculating the power that is required from the bias supply is fairly simple. The following equation provides an example of the energy that must transfer from the bias supply to charge the capacitor.

$$E_{G} = \frac{1}{2}C_{LOAD}V_{DD}^{2}$$
<sup>(1)</sup>

where

- C<sub>LOAD</sub> is the load capacitor.
- V<sub>DD</sub> is the bias voltage of the driver.

There is an equal amount of energy dissipated when the capacitor is discharged. This leads to a total power loss, as shown in the following equation example.

$$P_{\rm G} = C_{\rm LOAD} V_{\rm DD}^2 f_{\rm SW} \tag{2}$$

where

• f<sub>SW</sub> is the switching frequency.

With  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF and  $f_{SW}$  = 300 kHz, the switching power loss is calculated as follows:

(3)

$$P_{G} = 10 nF \times 12 V^{2} \times 300 kHz = 0.432 W$$

The switching load presented by a power MOSFET is converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain voltage of the power device as it switches between the ON and OFF states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge  $Q_g$ , the power that must dissipate when charging a capacitor is determined, which by using the equivalence  $Q_g = C_{LOAD}V_{DD}$  is shown in the following equation.

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{SW} = Q_{g} V_{DD} f_{SW}$$
(4)

Assuming that the UCC27444-Q1device is driving power MOSFET with 60 nC of gate charge ( $Q_g = 60$  nC at  $V_{DD} = 12$  V) on each output, the gate charge related power loss is calculated using the equation below.

$$P_{G} = 2 \times 60 \text{ nC} \times 12 \text{ V} \times 300 \text{ kHz} = 0.432 \text{ W}$$
(5)

This power  $P_G$  is dissipated in the resistive elements of the circuit when the MOSFET turns on or turns off. Half of the total power is dissipated when the load capacitor is charged during turn-on, and the other half is dissipated when the load capacitor is discharged during turn-off. When no external gate resistor is employed between the driver and MOSFET/IGBT, this power is completely dissipated inside the driver package. With the use of external gate resistors, the power dissipation is shared between the internal resistance of driver and external gate resistor in accordance to the ratio of the resistances (more power dissipated in the higher resistance component). Based on this simplified analysis, the driver power dissipation during switching is calculated as follows:

$$P_{SW} = 0.5 \times Q_{G} \times VDD \times f_{SW} \times \left(\frac{R_{OFF}}{R_{OFF} + R_{GATE}} + \frac{R_{ON}}{R_{ON} + R_{GATE}}\right)$$
(6)

where

- R<sub>OFF</sub> = R<sub>OL</sub>
- R<sub>ON</sub> (effective resistance of pull-up structure)

The above equation is necessary when the external gate resistor is large enough to reduce the peak current of the driver. In addition to the above gate-charge related power dissipation, dissipation in the driver is related to the power associated with the quiescent bias current consumed by the device to bias all internal circuits such as input stage (with pullup and pulldown resistors), enable, and POR sections. As shown in the electrical characteristics table, the maximum quiescent current is less than 0.6 mA. The power loss due to DC current consumption of the driver internal circuit can be calculated as below.

$$P_{Q} = I_{DD} V_{DD}$$
<sup>(7)</sup>

Assuming total internal current consumption to be 0.6 mA (maximum) at bias voltage of 12 V, the DC power loss in the driver is:

$$P_{Q} = 0.6 \text{ mA} \times 12 \text{ V} = 7.2 \text{ mW}$$

This power loss is insignificant compared to gate charge related power dissipation calculated earlier.

With a 12-V supply, the bias current is estimated as follows, with an additional 0.6-mA overhead for the quiescent consumption:

(8)



$$I_{DD} \sim \frac{P_G}{V_{DD}} = \frac{0.432 \text{ W}}{12 \text{ V}} = 0.036 \text{ A}$$

(9)

If the gate driver is used with inductive load, then special attention should be paid to the ringing on each pin of the gate driver device. The ringing should not exceed the recommended operating rating of the pin.

#### 8.2.3 Application Curves

The figures below show the typical switching characteristics of the UCC27444-Q1 device used in high-voltage boost converter application. In this application, the UCC27444-Q1 is driving the IGBT switch that has a gate charge of

110nC.



图 8-3. UCC27444-Q1 Used to Drive IGBT in the Boost Converter





### 9 Power Supply Recommendations

The bias supply voltage range for the UCC27444-Q1 device is rated to operate is from 4.5 V to 18 V. The lower end of this range is governed by the internal power-on-reset (POR) protection feature on the  $V_{DD}$  pin supply circuit blocks. If the driver is in a POR condition when the  $V_{DD}$  pin voltage is below the VDD POR turn-on (rising) threshold, the POR protection feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 20-V absolute maximum voltage rating of the VDD pin of the device (which is a stress rating). It is necessary to have sufficient margin from the absolute maximum rating of the device to realize full operating life of the device. Therefore, the upper limit of recommended voltage of the VDD pin is 18 V.

The POR protection feature also has a hysteresis function. This means, when the VDD pin bias voltage exceeds the rising threshold voltage, the device begins to operate normally. If the VDD bias voltage drops below the rising threshold while on, the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification of the falling threshold. Therefore, while operating at or near the 4.5-V, design engineer should ensure that the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device. Otherwise, the device output may turn-off. During system shutdown, the device operation continues until the VDD pin voltage has dropped below the VDD turn-off (falling) threshold, which must be accounted for while evaluating system shutdown timing or sequencing requirements. At system startup, the device does not begin operation until the VDD pin voltage has exceeded VDD turn-on (rising) threshold.

The quiescent current consumed by the internal circuit blocks of the device is supplied through the VDD pin. Although this fact is well known, recognizing that the charge for source current pulses delivered by the OUTA/B pin is also supplied through the same VDD pin capacitor, is important. As a result, every time a current is sourced out of the output pins, a corresponding current pulse is delivered into the device through the VDD pin. Thus, ensure that the local bypass capacitors are provided between the VDD and GND pins and locate them as close to the device pins as possible for the purpose of decoupling. A low ESR, ceramic surface mount capacitor is required. TI recommends having two capacitors: a 0.1-  $\mu$  F ceramic surface-mount capacitor placed less than 1 mm from the VDD pin of the device and another larger ceramic capacitor ( $\geq 1 \ \mu$  F) must be connected in parallel.



### 10 Layout

#### **10.1 Layout Guidelines**

Proper PCB layout is extremely important in a high-current fast-switching circuit to provide appropriate device operation and design robustness. The UCC27444-Q1 gate driver incorporates small propagation delays and powerful output stages capable of delivering large current peaks with very fast rise and fall times at the gate of power MOSFET to facilitate very quick voltage transitions. Very high di/dt causes unacceptable ringing if the trace lengths and impedances are not well controlled. The following circuit layout guidelines are recommended when designing with these high-speed drivers.

- Place the driver IC as close as possible to the power device in order to minimize the length of high-current traces between the driver IC output pins and the gate of the switching power device.
- Place the VDD bypass capacitors between VDD and GND as close as possible to the driver IC with minimal trace length to improve the noise filtering. These capacitors support high peak current being drawn from VDD pin, during turn-on of power MOSFET. The use of low inductance surface-mounted-device (SMD) components such as 50V rated X7R chip capacitors are highly recommended.
- The turn-on and turn-off current loop paths (driver device, power MOSFET and VDD bypass capacitor) must be minimized as much as possible in order to keep the stray inductance to a minimum. High dl/dt is established in these loops at two instances, namely during turn-on and turn-off transients, which induces significant voltage transients on the output pin of the driver device and Gate of the power MOSFET.
- Wherever possible, parallel the source and return traces to take advantage of flux cancellation.
- Separate power traces and signal traces, such as output and input signals.
- To minimize switch node transients and ringing, adding some gate resistance and/or snubbers on the power devices may be necessary. These measures may also reduce EMI.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND of the driver is connected to the other circuit nodes such as source of power MOSFET and ground of PWM controller at one, single point. The connected paths must be as short as possible to reduce inductance and be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at OUT pin of the driver IC may corrupt the input signals of the driver IC. The ground plane must not be a conduction path for any high current (power stage) loop. Instead the ground plane must be connected to the star-point with one single trace to establish the ground potential. In addition to noise shielding, the ground plane can help in power dissipation as well
- External gate resistor and parallel diode-resistor combination may come in handy when replacing any gate driver IC with UCC27444-Q1 device in existing or new designs, specifically if they do not have the same drive strength.



#### 10.2 Layout Example



图 10-1. UCC27444-Q1 Layout Example

#### **10.3 Thermal Considerations**

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. In order for a gate driver device to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced, while keeping the junction temperature within the specified limit. For detailed information regarding the thermal information table, please refer to the *Semiconductor and IC Package Thermal Metrics Application Note* (SPRA953).

Among the different package options available for the UCC27444-Q1 device, power dissipation capability of the DGN package is of particular mention. The VSSOP-8 (DGN) package offers thermal pad for removing the heat from the semiconductor junction through the bottom of the package. This pad is soldered to the copper on the printed circuit board directly underneath the device package, reducing the thermal resistance to a very low value. This allows a significant improvement in heat-sinking over the D package. The printed circuit board must be designed with thermal lands and thermal vias to complete the heat removal subsystem. Note that the exposed pads in the VSSOP-8 package are not directly connected to any leads of the package, however,PowerPAD is thermally connected to the substrate of the device. TI recommends to externally connect the exposed pads to GND pin of the driver IC in PCB layout.



### **11 Device and Documentation Support**

#### 11.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

### 11.4 Trademarks

PowerPAD<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### 11.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.6 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| UCC27444QDGNRQ1  | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 444Q                    | Samples |
| UCC27444QDRQ1    | ACTIVE        | SOIC         | D                  | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 27444Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

27-Oct-2023

# DGN 8

3 x 3, 0.65 mm pitch

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# **DGN0008H**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.
- 6. Features may differ or may not be present.



# **DGN0008H**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



# **DGN0008H**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司