# Functional Safety Information

# UCC21222-Q1 and UCC21330-Q1 Functional Safety FIT Rate, FMD and Pin FMA



#### **Table of Contents**

| 1 Overview                                      |  |
|-------------------------------------------------|--|
| 2 Functional Safety Failure In Time (FIT) Rates |  |
| 3 Failure Mode Distribution (FMD)               |  |
| 4 Pin Failure Mode Analysis (Pin FMA)           |  |
| 5 Revision History                              |  |
| - 1.0.1.010.1                                   |  |

#### **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for UCC21222-Q1 and UCC21330-Q1 (SOIC package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

UCC21222-Q1 and UCC21330-Q1 were developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

This section provides functional safety failure in time (FIT) rates for UCC21222-Q1 and UCC21330-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | Power Dissipation (mW) | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------|------------------------------------------|
|                              | 10                     | 20                                       |
| Total component FIT rate     | 100                    | 21                                       |
|                              | 300                    | 23                                       |
|                              | 10                     | 2                                        |
| Die FIT rate                 | 100                    | 3                                        |
|                              | 300                    | 4                                        |
|                              | 10                     | 18                                       |
| Package FIT rate             | 100                    | 18                                       |
|                              | 300                    | 19                                       |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11
  Power dissipation: 10mW, 100mW, 300mW
- Climate type: World-wide table 8Package factor (lambda 3): Table 17b
- Substrate material: FR4
- EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 20 FIT             | 55°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for UCC21222-Q1 and UCC21330-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                                                              | Failure Mode Distribution (%) |
|------------------------------------------------------------------------------------------------|-------------------------------|
| OUTA stuck low                                                                                 | 15                            |
| OUTB stuck low                                                                                 | 15                            |
| OUTA and OUTB stuck low                                                                        | 2                             |
| OUTA stuck high                                                                                | 10                            |
| OUTB stuck high                                                                                | 10                            |
| DT out of specified range                                                                      | 3                             |
| OUTA unknown or not in specified range                                                         | 9                             |
| OUTB unknown or not in specified range                                                         | 9                             |
| OUTA or OUTB stuck low                                                                         | 1                             |
| OUTA or OUTB stuck high                                                                        | 1                             |
| OUTA and OUTB unknown or not in specified range OUTA or OUTB unknown or not in specified range | 15                            |
| No effect or distribution less than 1%                                                         | 10                            |

The FMD in Table 3-1 excludes short circuit faults across the isolation barrier. Faults for short circuit across the isolation barrier can be excluded according to IEC 61800-5-2:2016 if the following requirements are fulfilled:

- 1. The signal isolation component is OVC III according to IEC 61800-5-1. If a SELV/PELV power supply is used, pollution degree 2/OVC II applies. All requirements of IEC 61800-5-1:2007, 4.3.6 apply.
- 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of its insulating material.

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.



#### 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the UCC21222-Q1 and UCC21330-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| А     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 4-1 shows the UCC21222-Q1 and UCC21330-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the UCC21222-Q1 and UCC21330-Q1 data sheets.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Pins 1-8, short to VCCI is considered for short circuit to supply
- Pins 13-16, short to VDDA is considered for short circuit to supply
- Pins 9-12, short to VDDB is considered for short circuit to supply
- GND is assumed to be a ground plane on the primary side
- Pins 9-12, short to VSSB is considered for short circuit to ground
- · Pins 13-16, short to VSSA is considered for short circuit to ground
- · Corner pin adjacent pin short, short to inner pin is considered



#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effects              | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------|----------------------------|
| INA      | 1       | OUTA remains low.                                     | В                          |
| INB      | 2       | OUTB remains low.                                     | В                          |
| VCCI     | 3       | Device in reset. No positive power applied to device. | В                          |
| GND      | 4       | No effect.                                            | D                          |
| DIS      | 5       | DIS function not available.                           | В                          |
| DT       | 6       | No dead time generated.                               | В                          |
| NC       | 7       | No effect.                                            | D                          |
| VCCI     | 8       | Device in reset. No positive power applied to device. | В                          |
| VSSB     | 9       | No effect.                                            | D                          |
| OUTB     | 10      | OUTB remains low. Possible damage to device.          | A                          |
| VDDB     | 11      | OUTB remains low.                                     | В                          |
| NC       | 12      | Possible isolation rating degradation.                | С                          |
| NC       | 13      | Possible isolation rating degradation.                | С                          |
| VSSA     | 14      | No effect.                                            | В                          |
| OUTA     | 15      | OUTA remains low. Possible damage to device.          | A                          |
| VDDA     | 16      | OUTA remains low.                                     | В                          |

### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effects                      | Failure<br>Effect<br>Class |
|----------|---------|---------------------------------------------------------------|----------------------------|
| INA      | 1       | OUTA remains low.                                             | В                          |
| INB      | 2       | OUTB remains low.                                             | В                          |
| VCCI     | 3       | No effect.                                                    | D                          |
| GND      | 4       | Device in reset. OUTA and OUTB do not respond to INA and INB. | В                          |
| DIS      | 5       | DIS function not available.                                   | В                          |
| DT       | 6       | No dead time generated.                                       | В                          |
| NC       | 7       | No effect.                                                    | D                          |
| VCCI     | 8       | No effect.                                                    | D                          |
| VSSB     | 9       | OUTB remains unknown.                                         | В                          |
| OUTB     | 10      | OUTB disconnected from the system.                            | В                          |
| VDDB     | 11      | OUTB remains unknown.                                         | В                          |
| NC       | 12      | No effect.                                                    | D                          |
| NC       | 13      | No effect.                                                    | D                          |
| VSSA     | 14      | OUTA remains unknown.                                         | В                          |
| OUTA     | 15      | OUTA disconnected from the system.                            | В                          |
| VDDA     | 16      | OUTB remains unknown.                                         | В                          |

# Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to (Pin No. + 1) | Description of Potential Failure Effects | Failure<br>Effect<br>Class |
|----------|---------|--------------------------|------------------------------------------|----------------------------|
| INA      | 1       | INB                      | INA and INB input level can be unknown.  | В                          |
| INB      | 2       | VCCI                     | OUTB remains high.                       | В                          |
| VCCI     | 3       | GND                      | Device in reset.                         | В                          |
| GND      | 4       | DIS                      | DIS function not available.              | В                          |
| DIS      | 5       | DT                       | No dead time generated.                  | В                          |



www.ti.com Revision History

Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued)

| Pin Name | Pin No. | Shorted to (Pin No. + 1) | Description of Potential Failure Effects  | Failure<br>Effect<br>Class |
|----------|---------|--------------------------|-------------------------------------------|----------------------------|
| DT       | 6       | NC                       | No effect.                                | D                          |
| NC       | 7       | VCCI                     | No effect.                                | D                          |
| VCCI     | 8       | N/A                      | N/A                                       | D                          |
| VSSB     | 9       | OUTB                     | OUTB remains low. Device can be damaged.  | Α                          |
| OUTB     | 10      | VDDB                     | OUTB remains high. Device can be damaged. | Α                          |
| VDDB     | 11      | NC                       | Possible isolation rating degradation.    | С                          |
| NC       | 12      | NC                       | Possible isolation rating degradation.    | С                          |
| NC       | 13      | VSSA                     | Possible isolation rating degradation.    | С                          |
| VSSA     | 14      | OUTA                     | OUTA remains low. Device can be damaged.  | Α                          |
| OUTA     | 15      | VDDA                     | OUTA remains high. Device can be damaged. | Α                          |
| VDDA     | 16      | N/A                      | N/A                                       | D                          |

Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply

| Pin Name | Pin No. | Description of Potential Failure Effects  | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------|----------------------------|
| INA      | 1       | OUTA remains high.                        | В                          |
| INB      | 2       | OUTB remains high.                        | В                          |
| VCCI     | 3       | No effect.                                | D                          |
| GND      | 4       | Device in reset.                          | В                          |
| DIS      | 5       | OUTA and OUTB remains low.                | В                          |
| DT       | 6       | No dead time generated.                   | В                          |
| NC       | 7       | No effect.                                | D                          |
| VCCI     | 8       | No effect.                                | D                          |
| VSSB     | 9       | OUTB remains low.                         | В                          |
| OUTB     | 10      | OUTB remains high. Device can be damaged. | Α                          |
| VDDB     | 11      | No effect.                                | В                          |
| NC       | 12      | Possible isolation rating degradation.    | В                          |
| NC       | 13      | Possible isolation rating degradation.    | В                          |
| VSSA     | 14      | OUTA remains low.                         | В                          |
| OUTA     | 15      | OUTA remains high. Device can be damaged. | Α                          |
| VDDA     | 16      | No effect.                                | D                          |
|          |         |                                           |                            |

# **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (August 2020) to Revision B (January 2025)                                           | Page    |
|--------------------------------------------------------------------------------------------------------------|---------|
| Updated the document to reflect TI technical writing standards                                               | 2       |
| Added UCC21330-Q1 device to document                                                                         | 2       |
|                                                                                                              |         |
| Changes from Revision * (June 2020) to Revision A (August 2020)                                              | Page    |
| <ul> <li>Updated the numbering format for tables, figures and cross-references throughout the doc</li> </ul> | cument2 |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated