











SLVSAG3A - SEPTEMBER 2010-REVISED DECEMBER 2014

**TPS61252** 

# TPS61252 Tiny 1.5-A Boost Converter With Adjustable Input Current Limit

## **Features**

- Resistor Programmable Input Current Limit
  - ±20% Current Accuracy at 500 mA over Full Temperature Range
  - Programmable from 100 mA up to 1500 mA
- Up to 92% Efficiency
- $V_{\text{IN}}$  Range from 2.3 V to 6.0 V
- Power Good Indicates Appropriate Output Voltage
- Adjustable Output Voltage up to 6.5 V
- 100% Duty-Cycle Mode When  $V_{IN} > V_{OUT}$
- Load Disconnect and Reverse Current Protection
- Short Circuit Protection
- Typical Operating Frequency 3.25 MHz
- Available in a 2-mm × 2-mm WSON-8 Package

## **Applications**

- USB Host Supplies from a Single Li-Ion Battery
- **Current Limited Applications**
- Li-Ion Applications
- **Audio Applications**
- RF-PA Buffer

## 3 Description

The TPS61252 device provides a power supply solution for products powered by either a three-cell alkaline, NiCd or NiMH battery, or an one-cell Li-Ion or Li-polymer battery. The wide input voltage range is ideal to power portable applications like mobile phones or computer peripherals. The device has a resistor programmable (R<sub>ILIM</sub>) input current limit and is suitable for a wide variety of applications.

During light loads, the device automatically enters skip mode (PFM), which allows the converter to maintain the required output voltage, while only drawing 30 µA quiescent current from the battery. This allows maximum efficiency at lowest quiescent currents.

TPS61252 allows the use of small inductors and capacitors to achieve a small solution size. The possibility to reduce the current limit by a external resistor offers the potential use of physically even smaller inductors with lower rated currents to further reduce total solution sizes of the power supply. During shutdown, the load is completely disconnected from the battery. The TPS61252 is available in a 8pin WSON package measuring 2 mm × 2 mm (DSG).

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |
|-------------|----------|-------------------|--|
| TPS61252    | WSON (8) | 2.00 mm x 2.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# Typical Application Schematic





## **Table of Contents**

| 1  | Features 1                           |    | 10.2 Functional Block Diagram                    | 8  |
|----|--------------------------------------|----|--------------------------------------------------|----|
| 2  | Applications 1                       |    | 10.3 Feature Description                         |    |
| 3  | Description                          |    | 10.4 Device Functional Modes                     |    |
| 4  | Typical Application Schematic 1      | 11 | Application and Implementation                   | 12 |
| 5  | Revision History                     |    | 11.1 Application Information                     | 12 |
| 6  | Device Options                       |    | 11.2 Typical Application                         | 12 |
| 7  | Pin Configuration and Functions      | 12 | Power Supply Recommendations                     | 17 |
| 8  | Specifications                       | 13 | Layout                                           | 17 |
| O  | 8.1 Absolute Maximum Ratings         |    | 13.1 Layout Guidelines                           | 17 |
|    | 8.2 ESD Ratings                      |    | 13.2 Layout Example                              | 17 |
|    | 8.3 Recommended Operating Conditions |    | 13.3 Thermal Considerations                      | 18 |
|    | 8.4 Thermal Information              | 14 | Device and Documentation Support                 | 19 |
|    | 8.5 Electrical Characteristics       |    | 14.1 Device Support                              | 19 |
|    | 8.6 Typical Characteristics          |    | 14.2 Trademarks                                  | 19 |
| 9  | Parameter Measurement Information    |    | 14.3 Electrostatic Discharge Caution             | 19 |
|    |                                      |    | 14.4 Glossary                                    | 19 |
| 10 | Detailed Description810.1 Overview8  | 15 | Mechanical, Packaging, and Orderable Information | 19 |

## 5 Revision History

### Changes from Original (September 2010) to Revision A

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



## 6 Device Options

| T <sub>A</sub> | OUTPUT VOLTAGE <sup>(1)</sup> | PACKAGE MARKING | PACKAGE   | PART NUMBER (2) |
|----------------|-------------------------------|-----------------|-----------|-----------------|
| –40°C to 85°C  | Adjustable                    | QTI             | 8-Pin SON | TPS61252DSG     |

- Contact TI for other fixed output voltage options
  For detailed ordering information please check the *Mechanical, Packaging, and Orderable Information*.

## 7 Pin Configuration and Functions





### **Pin Functions**

| PIN                    |     | 1/0 | DESCRIPTION                                                                                                                                      |  |  |  |
|------------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                   | NO. | 1/0 | DESCRIPTION                                                                                                                                      |  |  |  |
| EN                     | 6   | I   | Enable input. (1 enabled, 0 disabled). This pin must not be left floating and must be terminated                                                 |  |  |  |
| FB                     | 3   | I   | Voltage feedback pin                                                                                                                             |  |  |  |
| GND                    | 1   |     | Ground                                                                                                                                           |  |  |  |
| ILIM                   | 4   | I   | Adjustable input valley current limit. A resistor to ground programs the current limit. Can be connected to V <sub>IN</sub> for maximum current. |  |  |  |
| PG                     | 5   | 0   | Output power good (1 good, 0 failure; open drain).If unused, connect to ground or leave floating                                                 |  |  |  |
| SW                     | 7   | I   | Connection for Inductor                                                                                                                          |  |  |  |
| VIN                    | 8   | I   | Supply voltage for control stage                                                                                                                 |  |  |  |
| VOUT                   | 2   | 0   | post converter output                                                                                                                            |  |  |  |
| Exposed<br>Thermal Pad | _   | _   | Must be soldered to achieve appropriate power dissipation and for mechanical reasons. Must be connected to GND.                                  |  |  |  |



## 8 Specifications

#### 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                        |                                    | MIN  | MAX | UNIT |
|------------------------|------------------------------------|------|-----|------|
| Voltage <sup>(2)</sup> | VIN, VOUT, SW, EN, PG, FB, ILIM    | -0.3 | 7   | V    |
| Tomporatura            | Operating junction, T <sub>J</sub> | -40  | 150 | °C   |
| Temperature            | Storage, T <sub>stg</sub>          | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

### 8.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

## 8.3 Recommended Operating Conditions

|                                                                   | MIN | NOM MA | X UNIT |
|-------------------------------------------------------------------|-----|--------|--------|
| Supply voltage at VIN                                             | 2.3 | 6      | 0 V    |
| Output voltage at VOUT                                            | 3.0 | 6      | 5 V    |
| Programmable valley switch current limit set by R <sub>ILIM</sub> |     | 150    | 0 mA   |
| Operating free air temperature range, T <sub>A</sub>              | -40 | 8      | 5 °C   |
| Operating junction temperature range, T <sub>J</sub>              | -40 | 12     | 5 °C   |

## 8.4 Thermal Information

|                      |                                              | TPS61252 |       |
|----------------------|----------------------------------------------|----------|-------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DSG      | UNIT  |
|                      |                                              | 8 PINS   |       |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 80.2     |       |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 93.5     |       |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 54.2     | °C/W  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 0.9      | *C/VV |
| ΨЈВ                  | Junction-to-board characterization parameter | 59.3     |       |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 20       |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltages are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



## 8.5 Electrical Characteristics

Over recommended free air temperature range, typical values are at  $T_A$  = 25°C. Unless otherwise noted, specifications apply for condition  $V_{IN}$  = EN = 3.6 V,  $V_{OUT}$  = 5.0 V.

|                     | PARAMETER                                     | TEST CONDITIONS                                 | MIN   | TYP  | MAX   | UNIT |
|---------------------|-----------------------------------------------|-------------------------------------------------|-------|------|-------|------|
| DC-DC               | STAGE                                         |                                                 |       |      | '     |      |
| V <sub>IN</sub>     | Input voltage                                 |                                                 | 2.3   |      | 6     | V    |
| $V_{FB}$            | Feedback voltage                              |                                                 | 1.182 | 1.2  | 1.218 | V    |
|                     | Lline regulation                              |                                                 |       |      | 0.5%  |      |
|                     | Load regulation                               |                                                 |       |      | 0.5%  |      |
| f                   | Oscillator frequency                          |                                                 |       | 3250 |       | kHz  |
| _                   | High side switch on resistance                |                                                 |       | 200  |       | mΩ   |
| r <sub>DS(on)</sub> | Low side switch on resistance                 |                                                 |       | 130  |       | mΩ   |
|                     | Reverse leakage current into V <sub>OUT</sub> | EN = GND                                        |       |      | 3.5   | μΑ   |
|                     | Programmable valley switch current limit      | ILIM pin set to V <sub>IN</sub>                 |       | 1500 |       | mA   |
| I <sub>LIM</sub>    |                                               | $R_{ILIM} = 20 \text{ k}\Omega \text{ (500mA)}$ | -20%  |      | +20%  |      |
| IQ                  | Quiescent current                             | I <sub>OUT</sub> = 0 mA, device not switching   |       | 30   |       | μΑ   |
| I <sub>SD</sub>     | Shutdown current                              |                                                 |       | 0.85 | 3.5   | μΑ   |
| 0)/D                | Input over voltage protection threshold       | Falling                                         |       | 6.4  |       | V    |
| OVP                 |                                               | Rising                                          |       | 6.5  |       | V    |
| CONT                | ROL STAGE                                     |                                                 |       |      | •     |      |
| .,                  |                                               | Falling                                         |       | 2.0  | 2.1   | V    |
| $V_{UVLO}$          | Under voltage lockout threshold               | Hysteresis                                      |       | 0.1  |       | V    |
| V <sub>IL</sub>     | EN input low voltage                          | 2.3 V ≤ V <sub>IN</sub> ≤ 6.0 V                 |       |      | 0.4   | V    |
| V <sub>IH</sub>     | EN input high voltage                         | 2.3 V ≤ V <sub>IN</sub> ≤ 6.0 V                 | 1.0   |      |       | V    |
|                     | EN, PG input leakage current                  | Clamped to GND or V <sub>IN</sub>               |       |      | 0.5   | μΑ   |
|                     | Davis Ocal threshold with an                  | Rising (% V <sub>OUT</sub> )                    | 92.5% | 95%  | 97.5% |      |
|                     | Power Good threshold voltage                  | Falling (% V <sub>OUT</sub> )                   | 87.5% | 90%  | 92.5% |      |
|                     | Power good delay                              |                                                 |       | 10   |       | μs   |
|                     | Overtemperature protection                    | Rising                                          |       | 140  |       | °C   |
|                     | Overtemperature hysteresis                    |                                                 |       | 20   |       | °C   |

## 8.6 Typical Characteristics

Table 1. Table of Graphs

| DESCRIPTION            | FIGURE                                                                                                                |          |
|------------------------|-----------------------------------------------------------------------------------------------------------------------|----------|
| Efficiency             | Efficiency vs Output current (V <sub>OUT</sub> = 5.0 V, I <sub>LIM</sub> = 1.5 A)                                     |          |
|                        | vs Output current in 100% Duty-Cycle Mode (V <sub>OUT</sub> = 5.0 V, I <sub>LIM</sub> = 1.5 A)                        | Figure 2 |
|                        | vs Input voltage ( $V_{OUT} = 5.0 \text{ V}$ , $I_{Load} = \{10; 100; 1000 \text{ mA}\}$ ), $I_{LIM} = 1.5 \text{ A}$ | Figure 3 |
| Maximum output current | vs Input voltage (V <sub>OUT</sub> = 5.0 V)                                                                           | Figure 4 |
| Output voltage         | vs Output current (V <sub>OUT</sub> = 5.0V, I <sub>LIM</sub> = 1.5 A)                                                 | Figure 5 |







## 9 Parameter Measurement Information



Figure 6. Parameter Measurement Schematic



## 10 Detailed Description

#### 10.1 Overview

The TPS61252 device provides a power supply solution for products powered by either a three-cell alkaline, NiCd or NiMH battery, or an one-cell Li-lon or Li-polymer battery. It has a resistor programmable (RILIM) input current limit. During light loads the device will automatically enter skip mode (PFM). During shutdown, the load is completely disconnected from the battery.

## 10.2 Functional Block Diagram



Submit Documentation Feedback



#### 10.3 Feature Description

#### 10.3.1 Operation

The TPS61252 boost converter operates as a quasi-constant frequency adaptive on-time controller. In a typical application, the frequency is 3.25 MHz and is defined by the input to output voltage ratio and does not vary from moderate to heavy load currents. At light load currents, the converter automatically enters Power Save Mode and operates in PFM (Pulse Frequency Modulation) mode. During pulse-width-modulation (PWM) operation, the converter uses a unique fast response quasi-constant on-time valley current mode controller scheme which offers very good line and load regulation allowing the use of small ceramic input and output capacitors.

Based on the  $V_{IN}/V_{OUT}$  ratio, a simple circuit predicts the required on-time. At the beginning of the switching cycle, the low-side N-MOS switch is turned-on and the inductor current ramps up to a peak current that is defined by the on-time and the inductance. In the second phase, once the on-timer has expired, the rectifier is turned-on and the inductor current decays to a preset valley current threshold. Finally, the switching cycle repeats by setting the on-timer again and activating the low-side N-MOS switch.

The TPS61252 controls the input current through an intelligent adjustment of a valley current limit that corrects the value in a way that it almost turns out as an average input current limit. The current can be adjusted with an accuracy of ±20%.

This architecture with adaptive slope compensation provides excellent transient load response and requires minimal output filtering. Internal softstart and loop compensation simplifies the design process, while minimizing the number of external components.

#### 10.3.2 Current Limit Operation

The current limit circuit employs a valley current sensing scheme. Current limit detection occurs during the off time, through sensing of the voltage drop across the synchronous rectifier.

The output voltage is reduced when the power stage of the device operates in a constant current mode. The maximum continuous output current (I<sub>OUT(CL)</sub>), before entering current limit (CL) operation, can be defined by Equation 1.

$$I_{OUT(CL)} = (1 - D) \cdot \left(I_{LIM} + \frac{1}{2} \Delta I_{L}\right) \tag{1}$$

The duty cycle (D) can be estimated by Equation 2:

$$D = 1 - \frac{V_{IN} \cdot \eta}{V_{OUT}}$$
 (2)

and the peak-to-peak current ripple ( $\Delta I_1$ ) is calculated by Equation 3:

$$\Delta I_{L} = \frac{V_{IN} \cdot D}{L \cdot f} \tag{3}$$

The output current, I<sub>OUT(LIM)</sub>, is the average of the rectifier current waveform. When the load current is increased such that the lower peak is above the current limit threshold, the off-time is increased to allow the current to decrease to this threshold before the next on-time begins. When the current limit is reached, the output voltage decreases if the load is further increased.

#### 10.3.3 Softstart

The TPS61252 has an internal softstart circuit that controls the ramp-up of the current during start-up and prevents the converter from inrush current that exceeds the set current limit. The current is ramped to the set current limit in typical 100  $\mu s$ . After reaching the current limit threshold, it stays there until  $V_{\text{IN}} = V_{\text{OUT}}$  then the converter starts switching and boosting up the voltage to its nominal output voltage. During the complete start-up, the input current does not exceed the current limit that is set by resistor  $R_{\text{ILIM}}$ .

#### 10.3.4 Enable

The device is enabled by setting the EN pin to a voltage above 1 V. At first, the internal reference is activated and the internal analog circuits are settled. After typically 50  $\mu$ s, the output voltage ramps up, controlled by the softstart circuitry. The output voltage reaches its nominal value as fast as the current limit settings and the load condition allows it.



### **Feature Description (continued)**

The EN input can be used to control power sequencing in a system with several DC-DC converters. The EN pin can be connected to the output of another converter, to drive the EN pin high and get a sequencing of supply rails. With EN = GND, the device enters shutdown mode. Do not leave the enable pin floating.

#### 10.3.5 Under-Voltage Lockout (UVLO)

The under voltage lockout circuit prevents the device from malfunctioning at low input voltages and the battery from excessive discharge. It disables the output stage of the converter once the falling  $V_{IN}$  trips the under-voltage lockout threshold  $V_{UVLO}$  which is typically 2.0V. The device starts operation again once the rising  $V_{IN}$  trips the  $V_{UVLO}$  threshold plus its hysteresis of typically 100 mV.

#### 10.3.6 Power Good

The device has a built in power good function to indicate whether the output voltage operates within appropriate levels. The PG pin is an open drain output, requiring a pull-up resistor. If the PG pin is not used, it may be left floating or connected to GND. The power good output (PG) is set floating after the FB pin voltage reaches 95% of its nominal value and stays there until the feedback voltage falls below 90 % of the nominal value. The power good is operable as long as the converter is enabled and  $V_{\rm IN}$  is present. If the converter is disabled by pulling the EN pin low the PG open drain output is high impedance. That means it follows the voltage it is connected to via the pull-up resistor. If the converter is controlled by an external enable signal and the power good should indicate that the output is turned off the application circuit below should be used. In the following circuit, the EN pin voltage provides the high level for the PG pin pull-up resistor R4.



Figure 7. Power Good Schematic

#### 10.3.7 Input Over Voltage Protection

This converter has input over voltage protection that protects the device from damage due to a voltage higher than the absolute maximum rating on the  $V_{IN}$  pin. If 6.5 V (typical) at the input is exceeded, the converter completely shuts down to protect its inner circuitry. If the input voltage drops below 6.4 V (typical), it turns on the device again and enters normal start up.

#### 10.3.8 Load Disconnect and Reverse Current Protection

Regular boost converters do not disconnect the load from the input supply and therefore a connected battery is discharged during shutdown. The advantage of the TPS61252 is that this converter disconnects the output from the input of the power supply when it is disabled. In case of a connected battery, it prevents it from being discharged during shutdown of the converter. Furthermore, the output is not allowed to pass current to the input (battery).



### **Feature Description (continued)**

#### 10.3.9 Thermal Regulation

The TPS61252 contains a thermal regulation loop that monitors the die temperature. If the die temperature rises to values above 110 °C, the device automatically reduces the current limit to prevent the die temperature from further increasing. Once the die temperature drops about 10 °C below the threshold, the device automatically increases the current to the set value. This function also reduces the current during a short-circuit-condition.

#### 10.3.10 Thermal Shutdown

As soon as the junction temperature,  $T_J$ , exceeds 140°C (typical), the device enters thermal shutdown. In this mode, the High Side and Low Side MOSFETs are turned-off. When the junction temperature falls about 20 °C below the thermal shutdown, the device resumes operation.

#### 10.4 Device Functional Modes

#### 10.4.1 Power Save Mode

The TPS61252 integrates a power save mode to improve efficiency at light load. In power save mode the converter only operates when the output voltage trips below a set threshold voltage. It ramps up the output voltage with several pulses and goes into power save mode again once the output voltage exceeds the set threshold voltage. During the power save operation when the output voltage is above the set threshold, the converter turns off some of the inner circuits to save energy.



Figure 8. Power Save Mode

The PFM mode is left and PWM mode entered, in case the output current can no longer be supported in PFM mode.

#### 10.4.2 100% Duty-Cycle Mode

If  $V_{\text{IN}} > V_{\text{OUT}}$ , the TPS61252 offers the lowest possible input-to-output voltage difference while still maintaining current limit operation with the use of the 100% duty-cycle mode. In this mode, the high-side switch is constantly turned on. During this operation, the output voltage follows the input voltage and will not fall below the programmed value if the input voltage decreases below  $V_{\text{OUT}}$ . The output voltage drop during 100% mode depends on the load current and input voltage, and is calculated as:

$$V_{OUT} = V_{IN} - (DCR + r_{DS(on)}) \cdot I_{OUT}$$

where

· DCR is the DC resistance of the inductor

r<sub>DS(on)</sub> is the typical on-resistance of the high-side switch

(4)

If the load current exceeds the set current limit, the resistance of the high-side switch increases to limit the current and the output voltage drops.



## 11 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 11.1 Application Information

The TPS61252 device provides a power supply solution for products powered by either a three-cell alkaline, NiCd or NiMH battery, or an one-cell Li-lon or Li-polymer battery. The wide input voltage range is ideal to power portable applications like mobile phones or for computer peripherals. TPS61252 allows the use of small inductors and input capacitors to achieve a small solution size. The possibility to reduce the current limit by a external resistor offers the potential use of physically even smaller inductors with lower rated current to further reduce total solution sizes of the power supply.

## 11.2 Typical Application

Typical application for 5-V output voltage with input current limit.



Figure 9. Typical Application Circuit for 5-V Output Voltage

### 11.2.1 Design Requirements

In this example, use the TPS61252 to design a 5-V output power supply supporting customer required input current limit, input voltage range and output driving capability. Below specific example will be used to define and work with the different equations.



|                      | PARAMETER                                    | VALUE | UNIT |
|----------------------|----------------------------------------------|-------|------|
| V <sub>IN</sub>      | Input Voltage                                | 3.6   | V    |
| V <sub>IN(min)</sub> | Minimum Input Voltage                        | 2.6   | V    |
| V <sub>OUT</sub>     | Output Voltage                               | 5.0   | V    |
| I <sub>LIM</sub>     | Input Current Limit set by R <sub>ILIM</sub> | 1000  | mA   |
| $V_{FB}$             | Feedback Voltage                             | 1.2   | V    |
| f                    | Switching Frequency                          | 3.25  | MHz  |
| η                    | Estimated Efficiency                         | 90    | %    |
| L1                   | Inductor Value of Choice                     | 1.0   | μH   |

## 11.2.2 Detailed Design Procedure

#### **Table 3. List of Components**

| REFERENCE | DESCRIPTION                                                                                             | MANUFACTURER               |  |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|--|--|--|
| U1        | TPS61252                                                                                                | Texas Instruments          |  |  |  |  |  |  |
| L1        | 1.0 $\mu$ H, 2.1 A, 27 m $\Omega$ , 2.8 mm x 2.8 mm x 1.5 mm                                            | DEM2815C, TOKO             |  |  |  |  |  |  |
| C1        | 1 x 4.7 µF, 10 V, 0805, X7R ceramic                                                                     | GRM21BR71A475KA73, Murata  |  |  |  |  |  |  |
| C2        | 1 x 100 pF, 50 V, 0603, COG ceramic                                                                     | GRM1885C1H101JA01B, Murata |  |  |  |  |  |  |
| C3        | 2 x 22 µF, 10 V, 0805, X7R ceramic                                                                      | GRM21BR61A226ME51, Murata  |  |  |  |  |  |  |
| R1        | Depending on the output voltage of TPS61252, 1%, (all measurements with 5 V output voltage uses 768 kΩ) |                            |  |  |  |  |  |  |
| R2        | Depending on the output voltage of TPS61252, 1%, (all measurements with 5 V output voltage uses 243 kΩ) |                            |  |  |  |  |  |  |
| R3        | Depending on the input current limit of TPS61252, 1%                                                    |                            |  |  |  |  |  |  |
| R4        | 1 ΜΩ, 1%                                                                                                | any                        |  |  |  |  |  |  |

#### 11.2.2.1 Output Voltage Setting

The output voltage is calculated by Equation 5:

$$V_{\text{OUT}} = V_{\text{FB}} \cdot \left( 1 + \frac{R_1}{R_2} \right) \tag{5}$$

To minimize the current through the feedback divider network, R2 should be between 180 k $\Omega$  and 360 k $\Omega$ . The sum of R1 and R2 should not exceed ~1 M $\Omega$ , to keep the network robust against noise. For the example, R1 is 768 k $\Omega$  and R2 is 243 k $\Omega$ .

An external feed forward capacitor C1 is required for optimum load transient response. The value of C1 should be 100 pF. The connection from the FB pin to the resistor divider should be kept short and away from noise sources, such as the inductor or the SW line.

## 11.2.2.2 Input Current Limit

The input current limit is set by selecting the correct external resistor value. Equation 6 is a guideline for selecting the correct resistor value:

$$R_{ILIM} = \frac{1.0V}{I_{LIM}} \cdot 10,000 \tag{6}$$

For a current limit of 1 A, the resistor value is 10 k $\Omega$ .

To allow maximum current limit the ILIM pin can be directly connected to V<sub>IN</sub>.

#### 11.2.2.3 Maximum Output Current

The maximum output current is set by  $R_{ILIM}$  and the input to output voltage ratio and can be calculated by Equation 7:



$$I_{OUT(max)} \approx I_{LIM} \cdot \frac{V_{IN} \cdot \eta}{V_{OUT}}$$
 (7)

Following the example I<sub>OUT(max)</sub> is 648 mA at 3.6 V input voltage and decreases, with lower input voltage values.

#### 11.2.2.4 Inductor Selection

As for all switching power supplies two main passive components are required for storing the energy during operation: an inductor and an output capacitor. The inductor must be connected between the VIN pin and SW pin to make sure that the TPS61252 device operates. To select the right inductor current rating, the programmed input current limit as well as the current ripple through the inductor should be calculated. An estimation of the maximum peak inductor current can be done using Equation 8.

$$I_{L(max)} = I_{LIM} + \Delta I_{L} = I_{LIM} + \frac{V_{IN(min)} \cdot D}{L \cdot f} \quad with \quad D = 1 - \frac{V_{IN(min)} \cdot \eta}{V_{OUT}}$$

$$\tag{8}$$

Regarding the above example the current ripple ( $\Delta I_L$ ) is 426 mA and therefore an inductor with a rated current of about 1.5 A should be used.

The TPS61252 is designed to work with inductor values between 1.0  $\mu$ H and 2.2  $\mu$ H. For typical applications, a 1.5  $\mu$ H inductor is recommended. In space constrained applications, it might be possible to consider smaller inductor values depending on the targeted inductor ripple current. Therefore the inductor value can be reduced down to 1.0  $\mu$ H without degrading the stability.

In regular boost converter designs the current through the inductor is defined by the fixed switch current limit of the converter's switches and therefore bigger inductors have to be chosen. The TPS61252 allows the design engineer to reduce the current limit to the needs of the application regardless the maximum switch current limit of the converter. Programming a lower current value allows the use of smaller inductors without the danger of saturation.

#### 11.2.2.5 Output Capacitor

For the output capacitor, it is recommended to use small X5R or X7R ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. If, for any reason, the application requires the use of large capacitors which cannot be placed close to the IC, a smaller ceramic capacitor in parallel to the large one is required. This small capacitor should be placed as close as possible to the converter's VOUT and GND pins.

To maintain control loop stability of the boost converter, a minimum effective output capacitance of at least 8  $\mu$ F is recommended. That means due to DC Bias effect (see NOTE) a 22  $\mu$ F capacitor with 0805 case size and a voltage rating of 10 V is necessary. In height restricted application two 10  $\mu$ F capacitors with 0603 case size and 6.3 V voltage rating can also be used.

In addition to the minimum  $C_{OUT}$  the application might need more capacitance. To get an estimate of the minimum output capacitance necessary for the application, Equation 9 is used:

$$C_{MIN} = \frac{I_{OUT} \cdot (V_{OUT} - V_{IN})}{f \cdot \Delta V \cdot V_{OUT}}$$
(9)

Where  $\Delta V$  is the maximum allowed output ripple.

With a chosen ripple voltage of 10 mV, a minimum effective capacitance of 9.6  $\mu$ F is needed regarding the example. The total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using Equation 10:

$$V_{\rm ESR} = I_{\rm OUT} \bullet R_{\rm ESR} \tag{10}$$

#### 11.2.2.6 Input Capacitor

Multilayer X5R or X7R ceramic capacitors are an excellent choice for input decoupling of the step-up converter as they have extremely low ESR and are available in small form factors. The input capacitors should be located as close as possible to the device. While a 10µF input capacitor is sufficient for most applications, larger values may be used to reduce input current ripple. Also, low ESR tantalum capacitors may be used.



#### NOTE

**DC Bias effect:** High capacitance ceramic capacitors have a DC Bias effect, which has a strong influence on the final effective capacitance. Therefore the right capacitor value has to be chosen very carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance. A 10 V rated 0805 capacitor with 10  $\mu$ F can have a effective capacitance of less than 5  $\mu$ F at an output voltage of 5 V.

### 11.2.2.7 Checking Loop Stability

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- · Switch node, SW
- Inductor current, I<sub>1</sub>
- Output ripple voltage, V<sub>OUT(AC)</sub>

These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.

As the next step in the evaluation of the regulation loop, the load transient response is tested. During the time between when the load transient takes place and the turn on of the high side switch, the output capacitor must supply all of the current required by the load.  $V_{OUT}$  immediately shifts by an amount equal to  $\Delta I_{(LOAD)}$  x ESR, where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{(LOAD)}$  begins to charge or discharge  $C_{OUT}$ , generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. The results are most easily interpreted when the device operates in PWM mode.

During this recovery time,  $V_{OUT}$  can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 60° of phase margin. Because the damping factor of the circuitry is directly related to several resistive parameters (for example, MOSFET  $r_{DS(on)}$ ) that are temperature dependant, the loop stability analysis has to be done over the input voltage range, load current range, and temperature range.

#### 11.2.3 Application Curves

|                                                                                                                                            | FIGURE    |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Load transient response (V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 5.0V, I <sub>LIM</sub> = 500mA, Load change from 20 mA to 300 mA)     | Figure 10 |
| Load transient response ( $V_{IN}$ = 3.6 V, $V_{OUT}$ = 5.0V, $V_{IN}$ > $V_{OUT}$ , $I_{LIM}$ = 1000mA, Load change from 50 mA to 550 mA) | Figure 11 |
| Startup after enable (V <sub>OUT</sub> = 5.0 V, V <sub>IN</sub> = 3.6 V, I <sub>LIM</sub> = 500mA)                                         | Figure 12 |
| Startup after enable (V <sub>OUT</sub> = 5.0 V, V <sub>IN</sub> = 3.6 V, I <sub>LIM</sub> = 1000mA)                                        | Figure 13 |
| Startup after enable in 500 mA load ( $V_{OUT} = 5.0 \text{ V}$ , $V_{IN} = 3.6 \text{ V}$ , $I_{LIM} = 1000 \text{mA}$ )                  | Figure 14 |





Submit Documentation Feedback

Copyright © 2010–2014, Texas Instruments Incorporated



## 12 Power Supply Recommendations

The power supply can be a three-cell alkaline, NiCd or NiMH battery, or an one-cell Li-Ion or Li-polymer battery. The input supply should be well regulated with the rating of TPS61252. If the input supply is located more than a few inches from the device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic or tantalum capacitor with a value of 47 µF is a typical choice.

## 13 Layout

## 13.1 Layout Guidelines

For all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground tracks. The input capacitor, output capacitor, and the inductor should be placed as close as possible to the IC. Use a common ground node for power ground and a different one for control ground to minimize the effects of ground noise. Connect these ground nodes at any place close to one of the ground pins of the IC.

The feedback divider should be placed close to the IC to keep the feedback connection short. To lay out the ground, short and wide traces are recommended. This avoids ground shift problems, which can occur due to superimposition of power ground current onto the feedback divider. Figure 15 shows the recommended board layout.

### 13.2 Layout Example



Figure 15. Suggested Layout



#### 13.3 Thermal Considerations

The implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below:

- Improving the power dissipation capability of the PCB design
  - For example, increase of the GND plane on the top layer which is connected to the exposed thermal pad
  - Use thicker copper layer
- Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. The maximum junction temperature  $(T_J)$  of the TPS61252 is 150°C.



## 14 Device and Documentation Support

### 14.1 Device Support

#### 14.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 14.2 Trademarks

All trademarks are the property of their respective owners.

### 14.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 14.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 15 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 27-Feb-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS61252DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | QTI                     | Samples |
| TPS61252DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | QTI                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 27-Feb-2024

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated