Loading [MathJax]/jax/output/SVG/fonts/TeX/fontdata.js
Menu
Product
Email
PDF
Order now
PGA300 Signal Conditioner and Transmitter for Pressure Sensors
SLDS204D
October 2014 – February 2025
PGA300
PRODUCTION DATA
CONTENTS
SEARCH
PGA300 Signal Conditioner and Transmitter for Pressure Sensors
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics: Reverse Voltage Protection
5.6
Electrical Characteristics: Regulators
5.7
Electrical Characteristics: Internal References
5.8
Electrical Characteristics: Bridge Sensor Supply
5.9
Electrical Characteristics: External Temperature Sensor Supply
5.10
Electrical Characteristics: Internal Temperature Sensor
5.11
Electrical Characteristics: P Gain Stage (Chopper Stabilized)
5.12
Electrical Characteristics: P Analog-to-Digital Converter
5.13
Electrical Characteristics: T Gain Stage (Chopper Stabilized)
5.14
Electrical Characteristics: T Analog-to-Digital Converter
5.15
Electrical Characteristics: DAC Output
5.16
Electrical Characteristics: DAC Gain Stage
5.17
Electrical Characteristics: Diagnostics
5.18
Electrical Characteristics: One-Wire Interface
5.19
Electrical Characteristics: EEPROM (Non-Volatile Memory)
5.20
Electrical Characteristics: Power-Supply Currents
5.21
Electrical Characteristics: Timing
5.22
Electrical Characteristics: Accuracy
5.23
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Reverse-Voltage Protection Circuit
6.3.2
Linear Regulators
6.3.3
Internal References
6.3.3.1
High-Voltage Reference
6.3.3.2
Accurate Reference
6.3.4
Bridge Sensor Supply for Resistive Bridges (BRG+ to BRG–)
6.3.5
ITEMP Supply for External Temperature Sensors
6.3.6
Internal Temperature Sensor
6.3.7
Pressure Measurement Signal Chain
6.3.7.1
P Gain Stage
6.3.7.2
P Analog-to-Digital Converter
6.3.7.2.1
P Sigma-Delta Modulator for P ADC
6.3.7.2.2
P Decimation Filter for P ADC
6.3.8
Temperature Measurement Signal Chain
6.3.8.1
T Gain Stage
6.3.8.2
T Analog-to-Digital Converter
6.3.8.2.1
T Sigma-Delta Modulator for T ADC
6.3.8.2.2
T Decimation Filters for T ADC
6.3.9
DAC Output
6.3.9.1
Ratiometric vs Absolute Output Mode
6.3.10
DAC Gain Stage
6.3.11
Digital Compensation and Filter
6.3.11.1
Digital Gain and Offset Compensation
6.3.11.2
Temperature and Nonlinearity Compensation
6.3.11.2.1
Operating Without TC and NL Compensation
6.3.11.2.2
Temperature Compensation Using the Internal Temperature Sensor
6.3.11.3
Clamping
6.3.11.4
Digital IIR Filter
6.3.11.4.1
Filter Coefficients
6.3.11.4.1.1
No Filtering
6.3.11.4.1.2
Filter Coefficients for P ADC Sampling Rate = 128 µs
6.3.12
Diagnostics
6.3.12.1
Power-Supply Diagnostics
6.3.12.2
Signal Chain Diagnostics
6.3.12.2.1
P Gain and T Gain Input Diagnostics
6.3.12.2.2
P Gain and T Gain Output Diagnostics
6.3.12.2.3
Masking Signal Chain Diagnostics
6.3.12.3
Fault Detection Timing
6.4
Device Functional Modes
6.4.1
Operating Modes
6.4.1.1
Execution Mode
6.4.1.2
Configuration Mode
6.4.2
Output Modes
6.4.2.1
Voltage Output Mode
6.4.2.2
Current Output Mode
6.5
Programming
6.5.1
One-Wire Interface (OWI)
6.5.1.1
Overview of OWI
6.5.1.2
Activating and Deactivating the OWI
6.5.1.2.1
Activating OWI Communication
6.5.1.2.2
Deactivating OWI Communication
6.5.1.3
OWI Protocol
6.5.1.3.1
OWI Frame Structure
6.5.1.3.1.1
Standard Field Structure
6.5.1.3.1.2
Frame Structure
6.5.1.3.1.3
Sync Field
6.5.1.3.1.4
Command Field
6.5.1.3.1.5
Data Fields
6.5.1.3.2
OWI Commands
6.5.1.3.2.1
OWI Write Command
6.5.1.3.2.2
OWI Read-Initialization Command
6.5.1.3.2.3
OWI Read-Response Command
6.5.1.3.2.4
OWI EEPROM Cache Burst-Write Command
6.5.1.3.2.5
OWI EEPROM Cache Burst-Read Command
6.5.1.3.3
OWI Operations
6.5.1.3.3.1
Write Operation
6.5.1.3.3.2
Read Operation
6.5.1.3.3.3
EEPROM Cache Burst Write
6.5.1.3.3.4
EEPROM Cache Burst Read
6.5.2
Memory
6.5.2.1
EEPROM Memory
6.5.2.1.1
EEPROM Cache
6.5.2.1.2
EEPROM Programming Procedure
6.5.2.1.3
EEPROM Programming Current
6.5.2.1.4
EEPROM Memory Map CRC
6.5.3
Control and Status Registers
7
Register Maps
7.1
Register Settings
7.2
Control and Status Registers
7.3
EEPROM Registers
7.4
Register Descriptions
7.4.1
MODE_CTRL Register (CS Register Page: 0x0) (CS Offset: 0x0C) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.2
PADC_DATA_LSB and PADC_DATA_MSB Registers (CS Register Page: 0x2) (CS Offset: 0x20, 0x21) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.3
TADC_DATA_LSB and TADC_DATA_MSB Registers (CS Register Page: 0x2) (CS Offset: 0x24, 0x25) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.4
DAC_REG_LSB and DAC_REG_MSB Registers (CS Register Page: 0x2) (CS Offset: 0x30, 0x31) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.5
TC and NL Compensation Coefficient (hx, gx, nx, and mx) Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: see ) (EEPROM Offset: see )
7.4.6
Digital Filter Coefficient (ax and bx) Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: See ) (EEPROM Offset: See )
7.4.7
NORMAL_LOW_LSB and NORMAL_LOW_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x5) (EEPROM Offset: 0x02, 0x03)
7.4.8
NORMAL_HIGH_LSB and NORMAL_HIGH_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x5) (EEPROM Offset: 0x04, 0x05)
7.4.9
LOW_CLAMP_LSB and LOW_CLAMP_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x5) (EEPROM Offset: 0x06, 0x07)
7.4.10
HIGH_CLAMP_LSB and HIGH_CLAMP_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x6) (EEPROM Offset: 0x00, 0x01)
7.4.11
PADC_GAIN_LSB and PADC_GAIN_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x6) (EEPROM Offset: 0x02, 0x03)
7.4.12
PADC_OFFSET_LSB and PADC_OFFSET_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x6) (EEPROM Offset: 0x04, 0x05)
7.4.13
DAC_FAULT_LSB and DAC_FAULT_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x9) (EEPROM Offset: 0x02, 0x03)
7.4.14
TADC_GAIN_LSB and TADC_GAIN_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x9) (EEPROM Offset: 0x04, 0x05)
7.4.15
TADC_OFFSET_LSB and TADC_OFFSET_MSB Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x9) (EEPROM Offset: 0x06, 0x07)
7.4.16
SERIAL_NUMBER_BYTE0/1/2/3 Registers (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0xA) (EEPROM Offset: 0x00, 0x01, 0x02, 0x03)
7.4.17
DAC_CONFIG Register (CS Register Page: 0x2) (CS Offset: 0x39) (EEPROM Page: 0x4) (EEPROM Offset: 0x00)
7.4.18
OP_STAGE_CTRL Register (CS Register Page: 0x2) (CS Offset: 0x3B) (EEPROM Page: 0x4) (EEPROM Offset: 0x01)
7.4.19
TEST_CTRL Register (CS Register Page: 0x02) (CS Offset: 0x67) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.20
BRDG_CTRL Register (CS Register Page: 0x2) (CS Offset: 0x46) (EEPROM Page: 0x4) (EEPROM Offset: 0x02)
7.4.21
P_GAIN_SELECT Register (CS Register Page: 0x2) (CS Offset: 0x47) (EEPROM Page: 0x4) (EEPROM Offset: 0x03)
7.4.22
T_GAIN_SELECT Register (CS Register Page: 0x2) (CS Offset: 0x48) (EEPROM Page: 0x4) (EEPROM Offset: 0x04)
7.4.23
TEMP_CTRL Register (CS Register Page: 0x2) (CS Offset: 0x4C) (EEPROM Page: 0x4) (EEPROM Offset: 0x05)
7.4.24
TEMP_SE Register (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x5) (EEPROM Offset: 0x00)
7.4.25
DIAG_ENABLE Register (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x8) (EEPROM Offset: 0x04)
7.4.26
AFEDIAG_MASK Register (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x8) (EEPROM Offset: 0x07)
7.4.27
AFEDIAG_CFG Register (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x8) (EEPROM Offset: 0x06)
7.4.28
AFEDIAG (CS Register Page: 0x2) (CS Offset: 0x5A) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.29
EEPROM_LOCK Register (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0x8) (EEPROM Offset: 0x05)
7.4.30
EEPROM_PAGE_ADDRESS Register (CS Register Page: 0x5) (CS Offset: 0x88) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.31
EEPROM_CTRL Register (CS Register Page: 0x5) (CS Offset: 0x89) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.32
EEPROM_STATUS Register (CS Register Page: 0x5) (CS Offset: 0x8B) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.33
EEPROM_CRC Register (CS Register Page: 0x5) (CS Offset: 0x8A) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.34
EEPROM_CRC_STATUS Register (CS Register Page: 0x5) (CS Offset: 0x8C) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.35
EEPROM_CRC_VALUE_CALC Register (CS Register Page: 0x5) (CS Offset: 0x8D) (EEPROM Page: N/A) (EEPROM Offset: N/A)
7.4.36
EEPROM_CRC_VALUE_USER Register (CS Register Page: N/A) (CS Offset: N/A) (EEPROM Page: 0xF) (EEPROM Offset: 0x07)
8
Application and Implementation
8.1
Application Information
8.1.1
Harness Open-Wire Diagnostics
8.2
Typical Applications
8.2.1
4-mA to 20-mA Current Output
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
External Components
8.2.1.2.2
Programming and EEPROM Settings
8.2.1.3
Application Curve
8.2.2
0-V to 10-V Absolute Voltage Output
8.2.2.1
Design Requirements
8.2.2.2
Detailed Design Procedure
8.2.2.2.1
External Components
8.2.2.2.2
Programming and EEPROM Settings
8.2.3
0-V to 5-V Ratiometric Voltage Output
8.2.3.1
Design Requirements
8.2.3.2
Detailed Design Procedure
8.2.3.2.1
External Components
8.2.3.2.2
Programming and EEPROM Settings
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.1.1
Related Documentation
9.2
Trademarks
9.3
Electrostatic Discharge Caution
9.4
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
IMPORTANT NOTICE
Package Options
Mechanical Data (Package|Pins)
RHH|36
MPQF144E
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slds204d_oa
slds204d_pm
search
No matches found.
Full reading width
Full reading width
Comfortable reading width
Expanded reading width
Card for each section
Card with all content
Data Sheet
PGA300 Signal Conditioner and Transmitter for Pressure Sensors