3 Description
The AFE4400 is a fully-integrated analog front-end (AFE) ideally suited for pulse oximeter applications. The device consists of a low-noise receiver channel with an integrated analog-to-digital converter (ADC), an LED transmit section, and diagnostics for sensor and LED fault detection. The device is a very configurable timing controller. This flexibility enables the user to have complete control of the device timing characteristics. To ease clocking requirements and provide a low-jitter clock to the AFE4400, an oscillator is also integrated that functions from an external crystal. The device communicates to an external microcontroller or host processor using an SPI™ interface.
The device is a complete AFE solution packaged in a single, compact VQFN-40 package (6 mm × 6 mm) and is specified over the operating temperature range of 0°C to 70°C.
Device Information(1)
PART NUMBER |
PACKAGE |
BODY SIZE (NOM) |
AFE4400 |
VQFN (40) |
6.00 mm × 6.00 mm |
- For all available packages, see the orderable addendum at the end of the datasheet.
4 Revision History
Changes from G Revision (July 2014) to H Revision
-
Changed HBM value from ±4000 to ±1000 in Handling Ratings table Go
-
Changed CDM value from ±1500 to ±250 in Handling Ratings table Go
Changes from F Revision (October 2013) to G Revision
-
Changed format to meet latest data sheet standards; added new sections, and moved existing sectionsGo
-
Changed sub-bullet of Transmit Features bulletGo
-
Changed second sub-bullet of Integrated Fault Diagnostics Features bulletGo
-
Added AFE4403 row to Family and Ordering Information tableGo
-
Changed title of Device Family Options tableGo
-
Changed INM to INN in VCM description of Pin Descriptions tableGo
-
Changed Absolute Maximum Ratings table: changed first five rows and added TXP, TXN pins rowGo
-
Deleted Typical value (> 1.3) for Logic high input voltage Go
-
Deleted Typical value (> -0.4) for Logic low input voltage Go
-
Changed SPISTE, SPISIMO, and SPISOMI pin names in Figure 1Go
-
Changed SPISTE and SPISIMO pin names in Figure 2Go
-
Added second and third paragraphs to the Receiver Front-End section Go
-
Changed seventh paragraph in Receiver Front-End sectionGo
-
Changed title of Ambient Cancellation Scheme and Second Stage Gain Block sectionGo
-
Changed descriptions of LED2, ambient, and LED1 convert phases in Receiver Control Signals sectionGo
-
Changed description of Receiver Timing section Go
-
Changed Example column values for rows t2, t4, t5, t11, t13, t15, t17, t19, t22, t24, t26, and t28 in Table 2Go
-
Added footnote 2 to Table 2Go
-
Added footnote 2 to Figure 42Go
-
Added footnote 2 to Figure 43Go
-
Changed the ADC Operation and Averaging Module section: grammatical edits and changed the second sentence of the second paragraphGo
-
Changed INN pin name in Figure 53Go
-
Changed INM to INN in Table 5Go
-
Changed SPISTE, SPISIMO, SPISOMI, and SCLK pin names in Figure 58Go
-
Added Application and Implementation sectionGo
Changes from E Revision (October 2013) to F Revision
-
Changed footnote 1 in Recommended Operating Conditions tableGo
-
Changed LED_DRV_SUP parameter in Recommended Operating Conditions tableGo
-
Changed TXM to TXN in VLED footnote of Recommended Operating Conditions tableGo
-
Changed Transmitter, Voltage on TXP (or TXN) pin parameter in Electrical Characteristics tableGo
-
Changed Figure 54 (changed TXP and TXN pin names, deleted LED 1 and LED 2 pin names)Go
Changes from D Revision (May 2013) to E Revision
-
Deleted chip graphicGo
-
Changed 1st sub-bullet of 3rd Features bulletGo
-
Changed last sub-bullet of Supplies Features bulletGo
-
Updated front page graphicGo
-
Changed Tx Power Supply column in Family and Ordering Information tableGo
-
Changed TX_REF description in Pin Descriptions tableGo
-
Changed TX_CTRL_SUP value in Recommended Operating Conditions tableGo
-
Changed conditions for Electrical Characteristics tableGo
-
Changed Performance, PRF parameter minimum specification in Electrical Characteristics tableGo
-
Deleted Performance, IIN_FS parameter from Electrical Characteristics tableGo
-
Changed Performance, CMRR parameter in Electrical Characteristics tableGo
-
Changed Performance (Full-Signal Chain), Total integrated noise current and NFB parameter test conditions in Electrical Characteristics tableGo
-
Changed Receiver Functional Block Level Specification, Total integrated noise current parameter test conditions in Electrical Characteristics tableGo
-
Changed Ambient Cancellation Stage, Gain parameter in Electrical Characteristics tableGo
-
Added Low-Pass Filter, Filter settling time parameter to Electrical Characteristics tableGo
-
Changed Diagnostics, Duration of diagnostics state machine parameter unit value in Electrical Characteristics tableGo
-
Changed External Clock, Maximum allowable external clock jitter parameter in Electrical Characteristics tableGo
-
Updated Figure 8 to Figure 10Go
-
Updated Figure 11 to Figure 16Go
-
Updated Figure 17 to Figure 19Go
-
Updated Figure 31 and Figure 32Go
-
Updated functional block diagramGo
-
Updated Figure 34Go
-
Changed second sentence in second paragraph of Receiver Front-End sectionGo
-
Changed third paragraph of Receiver Front-End sectionGo
-
Changed second paragraph of Ambient Cancellation Scheme sectionGo
-
Added last paragraph and Table 1 to Ambient Cancellation Scheme sectionGo
-
Updated Figure 37Go
-
Updated Figure 39Go
-
Added footnote 1 to Table 2Go
-
Changed example column in Table 2Go
-
Added last sentence to third column of row t13 in Table 2Go
-
Deleted last sentence from third column of row t14 in Table 2Go
-
Changed corresponding register address name in row t21 of Table 2Go
-
Updated Figure 42Go
-
Updated Figure 43Go
-
Updated Figure 44Go
-
Changed entire Transmit SectionGo
-
Changed second paragraph of the ADC Operation and Averaging Module sectionGo
-
Updated Figure 49Go
-
Changed Operation section title and first sentenceGo
-
Changed last sentence of the Operation With Averaging section Go
-
Updated Figure 52Go
-
Changed last paragraph of Diagnostics Module sectionGo
-
Added first and last sentence to Writing Data sectionGo
-
Changed second to last sentence in Writing Data sectionGo
-
Added first and last sentence to Reading Data sectionGo
-
Changed second to last sentence in Reading Data sectionGo
-
Added Multiple Data Reads and Writes sectionGo
-
Added last sentence to the AFE SPI Interface Design Considerations sectionGo
-
Added Register Control column to Table 6Go
-
Changed name of ADCRSTSTCT0 register (address 15h) in Table 6Go
-
Changed bit D10 in CONTROL2 row of Table 6Go
-
Changed CONTROL0 paragraph descriptionGo
-
Added note to bit D2 description of CONTROL0 registerGo
-
Corrected bit names in ADCRSTSTCT0 registerGo
-
Changed PRPCOUNT[15:0] (bits D[15:0]) description of PRPCOUNT registerGo
-
Changed note within CLKALMPIN[2:0] (bits D[11:9]) description of CONTROL1 registerGo
-
Changed second and third columns of Table 7Go
-
Changed 001 and 011 bit settings for the STG2GAIN[2:0] bits (bits D[10:8]) in the TIA_AMB_GAIN registerGo
-
Changed bit D10 of the CONTROL2 registerGo