ZHCSGL5C
March 2017 – April 2019
LMX2594
PRODUCTION DATA.
1
特性
2
应用
3
说明
Device Images
简化原理图
4
修订历史记录
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Reference Oscillator Input
7.3.2
Reference Path
7.3.2.1
OSCin Doubler (OSC_2X)
7.3.2.2
Pre-R Divider (PLL_R_PRE)
7.3.2.3
Programmable Multiplier (MULT)
7.3.2.4
Post-R Divider (PLL_R)
7.3.2.5
State Machine Clock
7.3.3
PLL Phase Detector and Charge Pump
7.3.4
N-Divider and Fractional Circuitry
7.3.5
MUXout Pin
7.3.5.1
Lock Detect
7.3.5.2
Readback
7.3.6
VCO (Voltage-Controlled Oscillator)
7.3.6.1
VCO Calibration
7.3.6.2
Determining the VCO Gain
7.3.7
Channel Divider
7.3.8
Output Buffer
7.3.9
Power-Down Modes
7.3.10
Phase Synchronization
7.3.10.1
General Concept
7.3.10.2
Categories of Applications for SYNC
7.3.10.3
Procedure for Using SYNC
7.3.10.4
SYNC Input Pin
7.3.11
Phase Adjust
7.3.12
Fine Adjustments for Phase Adjust and Phase SYNC
7.3.13
Ramping Function
7.3.13.1
Manual Pin Ramping
7.3.13.1.1
Manual Pin Ramping Example
7.3.13.2
Automatic Ramping
7.3.13.2.1
Automatic Ramping Example (Triangle Wave)
7.3.14
SYSREF
7.3.14.1
Programmable Fields
7.3.14.2
Input and Output Pin Formats
7.3.14.2.1
Input Format for SYNC and SysRefReq Pins
7.3.14.2.2
SYSREF Output Format
7.3.14.3
Examples
7.3.14.4
SYSREF Procedure
7.3.15
SysRefReq Pin
7.4
Device Functional Modes
7.5
Programming
7.5.1
Recommended Initial Power-Up Sequence
7.5.2
Recommended Sequence for Changing Frequencies
7.5.3
General Programming Requirements
7.6
Register Maps
7.6.1
General Registers R0, R1, & R7
Table 24.
Field Descriptions
7.6.2
Input Path Registers
Table 25.
Field Descriptions
7.6.3
Charge Pump Registers (R13, R14)
Table 26.
Field Descriptions
7.6.4
VCO Calibration Registers
Table 27.
Field Descriptions
7.6.5
N Divider, MASH, and Output Registers
Table 28.
Field Descriptions
7.6.6
SYNC and SysRefReq Input Pin Register
Table 29.
Field Descriptions
7.6.7
Lock Detect Registers
Table 30.
Field Descriptions
7.6.8
MASH_RESET
Table 31.
Field Descriptions
7.6.9
SysREF Registers
Table 32.
Field Descriptions
7.6.10
CHANNEL Divider Registers
Table 33.
Field Descriptions
7.6.11
Ramping and Calibration Fields
Table 34.
Field Descriptions
7.6.12
Ramping Registers
7.6.12.1
Ramp Limits
Table 35.
Field Descriptions
7.6.12.2
Ramping Triggers, Burst Mode, and RAMP0_RST
Table 36.
Field Descriptions
7.6.12.3
Ramping Configuration
Table 37.
Field Descriptions
7.6.13
Readback Registers
Table 38.
Field Descriptions
8
Application and Implementation
8.1
Application Information
8.1.1
OSCin Configuration
8.1.2
OSCin Slew Rate
8.1.3
RF Output Buffer Power Control
8.1.4
RF Output Buffer Pullup
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curve
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
器件和文档支持
11.1
器件支持
11.1.1
第三方产品免责声明
11.1.2
开发支持
11.2
文档支持
11.2.1
相关文档
11.3
接收文档更新通知
11.4
社区资源
11.5
商标
11.6
静电放电警告
11.7
术语表
12
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
RHA|40
MPQF135D
散热焊盘机械数据 (封装 | 引脚)
RHA|40
QFND114P
订购信息
zhcsgl5c_oa
zhcsgl5c_pm
1
特性
10MHz 至 15GHz 输出频率
在 100KHz 偏频和 15GHz 载波的情况下具有 -110dBc/Hz 的相位噪声
7.5GHz 时,具有 45fs rms 抖动(100Hz 至 100MHz)
可编程输出功率
PLL 主要规格
品质因数:-236dBc/Hz
标称 1/f 噪声:-129dBc/Hz
最高相位检测器频率
400MHz 整数模式
300MHz 分数模式
32 位分数 N 分频器
用可编程输入乘法器消除整数边界杂散
跨多个设备实现输出相位同步
支持具有 9ps 分辨率可编程延迟的 SYSREF
用于 FMCW 应用的频率斜升和线性调频脉冲生成 能力
小于 20µs VCO 校准速度
3.3V 单电源运行