ZHCSI79B
March 2016 – May 2018
TAS5751M
PRODUCTION DATA.
1
特性
2
应用
3
说明
Device Images
功率与 PVDD 间的关系
简化框图
4
修订历史记录
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Characteristics
6.5
Electrical Characteristics
6.6
Speaker Amplifier Characteristics
6.7
Protection Characteristics
6.8
Master Clock Characteristics
6.9
I²C Interface Timing Requirements
6.10
Serial Audio Port Timing Requirements
6.11
Typical Characteristics
6.11.1
Typical Characteristics - Stereo BTL Mode
6.11.2
Typical Characteristics - Mono PBTL Mode
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Audio Signal Processing Overview
7.4
Feature Description
7.4.1
Clock, Autodetection, and PLL
7.4.2
PWM Section
7.4.3
PWM Level Meter
7.4.4
Automatic Gain Limiter (AGL)
7.4.5
Headphone/Line Amplifier
7.4.6
Fault Indication
7.4.7
SSTIMER Pin Functionality
7.4.8
Device Protection System
7.4.8.1
Overcurrent (OC) Protection With Current Limiting
7.4.8.2
Overtemperature Protection
7.4.8.3
Undervoltage Protection (UVP) and Power-On Reset (POR)
7.5
Device Functional Modes
7.5.1
Serial Audio Port Operating Modes
7.5.2
Communication Port Operating Modes
7.5.3
Speaker Amplifier Modes
7.5.3.1
Stereo Mode
7.5.3.2
Mono Mode
7.6
Programming
7.6.1
I²C Serial Control Interface
7.6.1.1
General I²C Operation
7.6.1.2
I²C Slave Address
7.6.1.2.1
I²C Device Address Change Procedure
7.6.1.3
Single- and Multiple-Byte Transfers
7.6.1.4
Single-Byte Write
7.6.1.5
Multiple-Byte Write
7.6.1.6
Single-Byte Read
7.6.1.7
Multiple-Byte Read
7.6.2
Serial Interface Control and Timing
7.6.2.1
Serial Data Interface
7.6.2.2
I²S Timing
7.6.2.3
Left-Justified
7.6.2.4
Right-Justified
7.6.3
26-Bit 3.23 Number Format
7.7
Register Maps
7.7.1
Register Summary
7.7.2
Detailed Register Descriptions
7.7.2.1
Clock Control Register (0x00)
7.7.2.2
Device ID Register (0x01)
7.7.2.3
Error Status Register (0x02)
7.7.2.4
System Control Register 1 (0x03)
7.7.2.5
Serial Data Interface Register (0x04)
7.7.2.6
System Control Register 2 (0x05)
7.7.2.7
Soft Mute Register (0x06)
7.7.2.8
Volume Registers (0x07, 0x08, 0x09)
7.7.2.9
Volume Configuration Register (0x0E)
7.7.2.10
Modulation Limit Register (0x10)
7.7.2.11
Interchannel Delay Registers (0x11, 0x12, 0x13, and 0x14)
7.7.2.12
PWM Shutdown Group Register (0x19)
7.7.2.13
Start/Stop Period Register (0x1A)
7.7.2.14
Oscillator Trim Register (0x1B)
7.7.2.15
BKND_ERR Register (0x1C)
7.7.2.16
Input Multiplexer Register (0x20)
7.7.2.17
PWM Output MUX Register (0x25)
7.7.2.18
AGL Control Register (0x46)
7.7.2.19
PWM Switching Rate Control Register (0x4F)
7.7.2.20
Bank Switch and EQ Control (0x50)
8
Application and Implementation
8.1
Application Information
8.1.1
External Component Selection Criteria
8.1.1.1
Component Selection Impact on Board Layout, Component Placement, and Trace Routing
8.1.1.2
Amplifier Output Filtering
8.2
Typical Applications
8.2.1
Stereo Bridge Tied Load Application
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
Component Selection and Hardware Connections
8.2.1.2.2
Control and Software Integration
8.2.1.2.3
I²C Pullup Resistors
8.2.1.2.4
Digital I/O Connectivity
8.2.1.2.5
Recommended Startup and Shutdown Procedures
8.2.1.2.5.1
Start-Up Sequence
8.2.1.2.5.2
Normal Operation
8.2.1.2.5.3
Shutdown Sequence
8.2.1.2.5.4
Power-Down Sequence
8.2.1.3
Application Performance Plots
8.2.2
Mono Parallel Bridge Tied Load Application
8.2.2.1
Design Requirements
8.2.2.2
Detailed Design Procedure
8.2.2.3
Application Performance Plots
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.1.1
Decoupling Capacitors
10.1.2
Thermal Performance and Grounding
10.2
Layout Example
11
器件和文档支持
11.1
商标
11.2
静电放电警告
11.3
术语表
12
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
DCA|48
MPDS044E
散热焊盘机械数据 (封装 | 引脚)
DCA|48
PPTD094K
订购信息
zhcsi79b_oa
zhcsi79b_pm
1
特性
音频输入/输出
单立体声串行音频输入
支持 44.1kHz 和 48kHz 采样速率 (LJ/RJ/I²S)
支持三线制 I²S 模式(无需 MCLK)
自动音频端口速率检测
支持桥接负载 (BTL) 和并行桥接负载 (PBTL) 配置
10% THD+N 时 P
OUT
= 25W
PVDD = 20V、8Ω、1kHz
音频/脉宽调制 (PWM) 处理
独立通道音量控制,增益为静音到 24dB 增益(步长为 0.125dB)
可编程 3 波段自动增益限制 (AGL)
20 个可编程的 Biquad,适用于扬声器均衡 (EQ) 及其他音频处理 特性
通用 特性
106-dB 信噪比 (SNR),A 加权,以满量程 (0dB) 为基准
具有两个地址的 I²C 串行控制接口
热保护、短路保护和欠压保护
效率高达 90%
AD、BD 和三重调制
脉宽调制 (PWM) 电平计量