ZHCSGH3A
March 2016 – July 2017
TAS5782M
PRODUCTION DATA.
1
特性
2
应用
3
说明
Device Images
简化框图
10%
THD+N 时的功率与 PVDD 间的关系 (1)
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
6.1
Internal Pin Configurations
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Power Dissipation Characteristics
7.7
MCLK Timing
7.8
Serial Audio Port Timing – Slave Mode
7.9
Serial Audio Port Timing – Master Mode
7.10
I2C Bus Timing – Standard
7.11
I2C Bus Timing – Fast
7.12
SPK_MUTE Timing
7.13
Typical Characteristics
7.13.1
Bridge Tied Load (BTL) Configuration Curves
7.13.2
Parallel Bridge Tied Load (PBTL) Configuration
8
Parametric Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Power-on-Reset (POR) Function
9.3.2
Device Clocking
9.3.3
Serial Audio Port
9.3.3.1
Clock Master Mode from Audio Rate Master Clock
9.3.3.2
Clock Master from a Non-Audio Rate Master Clock
9.3.3.3
Clock Slave Mode with 4-Wire Operation (SCLK, MCLK, LRCK/FS, SDIN)
9.3.3.4
Clock Slave Mode with SCLK PLL to Generate Internal Clocks (3-Wire PCM)
9.3.3.4.1
Clock Generation using the PLL
9.3.3.4.2
PLL Calculation
9.3.3.4.2.1
Examples:
9.3.3.5
Serial Audio Port – Data Formats and Bit Depths
9.3.3.5.1
Data Formats and Master/Slave Modes of Operation
9.3.3.6
Input Signal Sensing (Power-Save Mode)
9.3.4
Enable Device
9.3.4.1
Example
9.3.5
Volume Control
9.3.5.1
DAC Digital Gain Control
9.3.5.1.1
Emergency Volume Ramp Down
9.3.6
Adjustable Amplifier Gain and Switching Frequency Selection
9.3.7
Error Handling and Protection Suite
9.3.7.1
Device Overtemperature Protection
9.3.7.2
SPK_OUTxx Overcurrent Protection
9.3.7.3
DC Offset Protection
9.3.7.4
Internal VAVDD Undervoltage-Error Protection
9.3.7.5
Internal VPVDD Undervoltage-Error Protection
9.3.7.6
Internal VPVDD Overvoltage-Error Protection
9.3.7.7
External Undervoltage-Error Protection
9.3.7.8
Internal Clock Error Notification (CLKE)
9.3.8
GPIO Port and Hardware Control Pins
9.3.9
I2C Communication Port
9.3.9.1
Slave Address
9.3.9.2
Register Address Auto-Increment Mode
9.3.9.3
Packet Protocol
9.3.9.4
Write Register
9.3.9.5
Read Register
9.3.9.6
DSP Book, Page, and Register Update
9.3.9.6.1
Book and Page Change
9.3.9.6.2
Swap Flag
9.3.9.6.3
Example Use
9.4
Device Functional Modes
9.4.1
Serial Audio Port Operating Modes
9.4.2
Communication Port Operating Modes
9.4.3
Speaker Amplifier Operating Modes
9.4.3.1
Stereo Mode
9.4.3.2
Mono Mode
9.4.3.3
Master and Slave Mode Clocking for Digital Serial Audio Port
10
Application and Implementation
10.1
Application Information
10.1.1
External Component Selection Criteria
10.1.2
Component Selection Impact on Board Layout, Component Placement, and Trace Routing
10.1.3
Amplifier Output Filtering
10.1.4
Programming the TAS5782M
10.1.4.1
Resetting the TAS5782M Registers and Modules
10.2
Typical Applications
10.2.1
2.0 (Stereo BTL) System
10.2.1.1
Design Requirements
10.2.1.2
Detailed Design Procedure
10.2.1.2.1
Step One: Hardware Integration
10.2.1.2.2
Step Two: System Level Tuning
10.2.1.2.3
Step Three: Software Integration
10.2.1.3
Application Curves
10.2.2
Mono (PBTL) Systems
10.2.2.1
Design Requirements
10.2.2.2
Detailed Design Procedure
10.2.2.2.1
Step One: Hardware Integration
10.2.2.2.2
Step Two: System Level Tuning
10.2.2.2.3
Step Three: Software Integration
10.2.2.3
Application Specific Performance Plots for Mono (PBTL) Systems
10.2.3
2.1 (Stereo BTL + External Mono Amplifier) Systems
10.2.3.1
Advanced 2.1 System (Two TAS5782M devices)
10.2.3.2
Design Requirements
10.2.3.3
Application Specific Performance Plots for 2.1 (Stereo BTL + External Mono Amplifier) Systems
11
Power Supply Recommendations
11.1
Power Supplies
11.1.1
DVDD Supply
11.1.2
PVDD Supply
12
Layout
12.1
Layout Guidelines
12.1.1
General Guidelines for Audio Amplifiers
12.1.2
Importance of PVDD Bypass Capacitor Placement on PVDD Network
12.1.3
Optimizing Thermal Performance
12.1.3.1
Device, Copper, and Component Layout
12.1.3.2
Stencil Pattern
12.1.3.2.1
PCB footprint and Via Arrangement
12.1.3.2.1.1
Solder Stencil
12.2
Layout Example
12.2.1
2.0 (Stereo BTL) System
12.2.2
Mono (PBTL) System
12.2.3
2.1 (Stereo BTL + Mono PBTL) Systems
13
Register Maps
13.1
Registers - Page 0
13.1.1
Register 1 (0x01)
Table 27.
Register 1 (0x01) Field Descriptions
Table 28.
Register 2 (0x02) Field Descriptions
Table 29.
Register 3 (0x03) Field Descriptions
Table 30.
Register 4 (0x04) Field Descriptions
13.1.2
Register 6 (0x06)
Table 31.
Register 6 (0x06) Field Descriptions
13.1.3
Register 7 (0x07)
Table 32.
Register 7 (0x07) Field Descriptions
13.1.4
Register 8 (0x08)
Table 33.
Register 8 (0x08) Field Descriptions
13.1.5
Register 9 (0x09)
Table 34.
Register 9 (0x09) Field Descriptions
13.1.6
Register 12 (0x0C)
Table 35.
Register 12 (0x0C) Field Descriptions
13.1.7
Register 13 (0x0D)
Table 36.
Register 13 (0x0D) Field Descriptions
13.1.8
Register 14 (0x0E)
Table 37.
Register 14 (0x0E) Field Descriptions
13.1.9
Register 15 (0x0F)
Table 38.
Register 15 (0x0F) Field Descriptions
13.1.10
Register 16 (0x10)
Table 39.
Register 16 (0x10) Field Descriptions
13.1.11
Register 17 (0x11)
Table 40.
Register 17 (0x11) Field Descriptions
13.1.12
Register 18 (0x12)
Table 41.
Register 18 (0x12) Field Descriptions
13.1.13
Register 20 (0x14)
Table 42.
Register 20 (0x14) Field Descriptions
13.1.14
Register 21 (0x15)
Table 43.
Register 21 (0x15) Field Descriptions
13.1.15
Register 22 (0x16)
Table 44.
Register 22 (0x16) Field Descriptions
13.1.16
Register 23 (0x17)
Table 45.
Register 23 (0x17) Field Descriptions
13.1.17
Register 24 (0x18)
Table 46.
Register 24 (0x18) Field Descriptions
13.1.18
Register 27 (0x1B)
Table 47.
Register 27 (0x1B) Field Descriptions
13.1.19
Register 28 (0x1C)
Table 48.
Register 28 (0x1C) Field Descriptions
13.1.20
Register 29 (0x1D)
Table 49.
Register 29 (0x1D) Field Descriptions
13.1.21
Register 30 (0x1E)
Table 50.
Register 30 (0x1E) Field Descriptions
13.1.22
Register 32 (0x20)
Table 51.
Register 32 (0x20) Field Descriptions
13.1.23
Register 33 (0x21)
Table 52.
Register 33 (0x21) Field Descriptions
13.1.24
Register 34 (0x22)
Table 53.
Register 34 (0x22) Field Descriptions
13.1.25
Register 37 (0x25)
Table 54.
Register 37 (0x25) Field Descriptions
13.1.26
Register 40 (0x28)
Table 55.
Register 40 (0x28) Field Descriptions
13.1.27
Register 41 (0x29)
Table 56.
Register 41 (0x29) Field Descriptions
13.1.28
Register 42 (0x2A)
Table 57.
Register 42 (0x2A) Field Descriptions
13.1.29
Register 43 (0x2B)
Table 58.
Register 43 (0x2B) Field Descriptions
13.1.30
Register 44 (0x2C)
Table 59.
Register 44 (0x2C) Field Descriptions
13.1.31
Register 59 (0x3B)
Table 60.
Register 59 (0x3B) Field Descriptions
13.1.32
Register 60 (0x3C)
Table 61.
Register 60 (0x3C) Field Descriptions
13.1.33
Register 61 (0x3D)
Table 62.
Register 61 (0x3D) Field Descriptions
13.1.34
Register 62 (0x3E)
Table 63.
Register 62 (0x3E) Field Descriptions
13.1.35
Register 63 (0x3F)
Table 64.
Register 63 (0x3F) Field Descriptions
13.1.36
Register 64 (0x40)
Table 65.
Register 64 (0x40) Field Descriptions
13.1.37
Register 65 (0x41)
Table 66.
Register 65 (0x41) Field Descriptions
13.1.38
Register 67 (0x43)
Table 67.
Register 67 (0x43) Field Descriptions
13.1.39
Register 68 (0x44)
Table 68.
Register 68 (0x44) Field Descriptions
13.1.40
Register 69 (0x45)
Table 69.
Register 69 (0x45) Field Descriptions
13.1.41
Register 70 (0x46)
Table 70.
Register 70 (0x46) Field Descriptions
13.1.42
Register 71 (0x47)
Table 71.
Register 71 (0x47) Field Descriptions
13.1.43
Register 72 (0x48)
Table 72.
Register 72 (0x48) Field Descriptions
13.1.44
Register 73 (0x49)
Table 73.
Register 73 (0x49) Field Descriptions
13.1.45
Register 74 (0x4A)
Table 74.
Register 74 (0x4A) Field Descriptions
13.1.46
Register 75 (0x4B)
Table 75.
Register 75 (0x4B) Field Descriptions
13.1.47
Register 76 (0x4C)
Table 76.
Register 76 (0x4C) Field Descriptions
13.1.48
Register 78 (0x4E)
Table 77.
Register 78 (0x4E) Field Descriptions
13.1.49
Register 79 (0x4F)
Table 78.
Register 79 (0x4F) Field Descriptions
13.1.50
Register 83 (0x53)
Table 79.
Register 83 (0x53) Register Field Descriptions
13.1.51
Register 85 (0x55)
Table 80.
Register 85 (0x55) Register Field Descriptions
13.1.52
Register 86 (0x56)
Table 81.
Register 86 (0x56) Register Field Descriptions
13.1.53
Register 87 (0x57)
Table 82.
Register 87 (0x57) Field Descriptions
13.1.54
Register 88 (0x58)
Table 83.
Register 88 (0x58) Field Descriptions
13.1.55
Register 91 (0x5B)
Table 84.
Register 91 (0x5B) Field Descriptions
13.1.56
Register 92 (0x5C)
Table 85.
Register 92 (0x5C) Field Descriptions
13.1.57
Register 93 (0x5D)
Table 86.
Register 93 (0x5D) Field Descriptions
13.1.58
Register 94 (0x5E)
Table 87.
Register 94 (0x5E) Field Descriptions
13.1.59
Register 95 (0x5F)
Table 88.
Register 95 (0x5F) Field Descriptions
13.1.60
Register 108 (0x6C)
Table 89.
Register 108 (0x6C) Field Descriptions
13.1.61
Register 119 (0x77)
Table 90.
Register 119 (0x77) Field Descriptions
13.1.62
Register 120 (0x78)
Table 91.
Register 120 (0x78) Field Descriptions
13.2
Registers - Page 1
13.2.1
Register 1 (0x01)
Table 92.
Register 1 (0x01) Field Descriptions
13.2.2
Register 2 (0x02)
Table 93.
Register 2 (0x02) Field Descriptions
13.2.3
Register 6 (0x06)
Table 94.
Register 6 (0x06) Field Descriptions
13.2.4
Register 7 (0x07)
Table 95.
Register 7 (0x07) Field Descriptions
13.2.5
Register 9 (0x09)
Table 96.
Register 9 (0x09) Field Descriptions
14
器件和文档支持
14.1
器件支持
14.1.1
器件命名规则
14.1.2
开发支持
14.2
接收文档更新通知
14.3
社区资源
14.4
商标
14.5
静电放电警告
14.6
Glossary
15
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
DCA|48
MPDS044E
散热焊盘机械数据 (封装 | 引脚)
DCA|48
PPTD218D
订购信息
zhcsgh3a_oa
1
特性
灵活的音频 I/O 配置
支持 I
2
S、TDM、LJ 和 RJ 数字输入
支持采样速率
BD 放大器调制
支持三线制数字音频接口(无需 MCLK)
高性能闭环架构(PVDD = 12V,R
SPK
= 8Ω,SPK_GAIN = 20dB)
闭环 = 更少的组件数/更小的解决方案尺寸
空闲声道噪声 = 62μVRMS (A-Wtd)
总谐波失真 + 噪声 (THD+N) = 0.2% (1W/1kHz)
信噪比 (SNR) = 100dB A-Wtd(以THD+N = 1% 为基准)
灵活
处理 特性
15 个 BiQuad/SmartEQ
适用于 X-Over/EQ 的 2 x 5 个 BiQuad
三波段高级动态范围压缩 (DRC) + 自动增益限制 (AGL)
动态均衡和 SmartBass
声场定位技术 (SFS)
96kHz 处理器采样
通信 特性
通过 I
2
C 端口实现软件模式控制
两个地址选择引脚 – 多达 4 个器件
兼具稳定性 和可靠性
时钟误差
、直流
和短路保护
过热和过流保护