SPRZ506C
October 2022 – May 2024
TMS320F2800132
,
TMS320F2800133
,
TMS320F2800135
,
TMS320F2800137
1
TMS320F28003x Real-Time MCUs Silicon ErrataSilicon Revision 0
1
Usage Notes and Advisories Matrices
1.1
Usage Notes Matrix
1.2
Advisories Matrix
2
Nomenclature, Package Symbolization, and Revision Identification
2.1
Device and Development-Support Tool Nomenclature
2.2
Devices Supported
2.3
Package Symbolization and Revision Identification
3
Silicon Revision C Usage Notes and Advisories
3.1
Silicon Revision C Usage Notes
3.1.1
PIE: Spurious Nested Interrupt After Back-to-Back PIEACK Write and Manual CPU Interrupt Mask Clear
3.1.2
Caution While Using Nested Interrupts
3.1.3
Security: The primary layer of defense is securing the boundary of the chip, which begins with enabling JTAGLOCK and Zero-pin Boot to Flash feature
3.2
Silicon Revision C Advisories
Advisory
Advisory
Advisory
Advisory
Advisory
Advisory
Advisory
3.2.1
Advisory
Advisory
3.2.2
Advisory
3.2.3
Advisory
Advisory
Advisory
Advisory
Advisory
3.2.4
Advisory
Advisory
4
Silicon Revision B Usage Notes and Advisories
4.1
Silicon Revision B Usage Notes
4.2
Silicon Revision B Advisories
5
Silicon Revision A Usage Notes and Advisories
5.1
Silicon Revision A Usage Notes
5.2
Silicon Revision A Advisories
6
Silicon Revision 0 Usage Notes and Advisories
6.1
Silicon Revision 0 Usage Notes
6.2
Silicon Revision 0 Advisories
7
Documentation Support
8
Trademarks
9
Revision History
Errata
TMS320F280013x Real-Time MCUs Silicon Errata
Silicon Revisions C, B, A, 0