SLAS768E
September 2012 – September 2018
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Application Diagram
2
Revision History
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Pin Diagrams
4.2
Signal Descriptions
Table 4-3
Terminal Functions – PEU Package
Table 4-4
Terminal Functions – PZ Package
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Active Mode Supply Current Into VCC Excluding External Current
5.5
Low-Power Mode Supply Currents (Into VCC) Excluding External Current
5.6
Low-Power Mode With LCD Supply Currents (Into VCC) Excluding External Current
5.7
Thermal Packaging Characteristics
5.8
Schmitt-Trigger Inputs – General-Purpose I/O
5.9
Inputs – Ports P1 and P2
5.10
Leakage Current – General-Purpose I/O
5.11
Outputs – General-Purpose I/O (Full Drive Strength)
5.12
Outputs – General-Purpose I/O (Reduced Drive Strength)
5.13
Output Frequency – General-Purpose I/O
5.14
Typical Characteristics – Outputs, Reduced Drive Strength (PxDS.y = 0)
5.15
Typical Characteristics – Outputs, Full Drive Strength (PxDS.y = 1)
5.16
Crystal Oscillator, XT1, Low-Frequency Mode
5.17
Internal Very-Low-Power Low-Frequency Oscillator (VLO)
5.18
Internal Reference, Low-Frequency Oscillator (REFO)
5.19
DCO Frequency
5.20
PMM, Brownout Reset (BOR)
5.21
PMM, Core Voltage
5.22
PMM, SVS High Side
5.23
PMM, SVM High Side
5.24
PMM, SVS Low Side
5.25
PMM, SVM Low Side
5.26
Wake-up Times From Low-Power Modes and Reset
5.27
Auxiliary Supplies Recommended Operating Conditions
5.28
Auxiliary Supplies, AUXVCC3 (Backup Subsystem) Currents
5.29
Auxiliary Supplies, Auxiliary Supply Monitor
5.30
Auxiliary Supplies, Switch ON-Resistance
5.31
Auxiliary Supplies, Switching Time
5.32
Auxiliary Supplies, Switch Leakage
5.33
Auxiliary Supplies, Auxiliary Supplies to ADC10_A
5.34
Auxiliary Supplies, Charge Limiting Resistor
5.35
Timer_A
5.36
eUSCI (UART Mode) Clock Frequency
5.37
eUSCI (UART Mode)
5.38
eUSCI (SPI Master Mode) Clock Frequency
5.39
eUSCI (SPI Master Mode)
5.40
eUSCI (SPI Slave Mode)
5.41
eUSCI (I2C Mode)
5.42
Schmitt-Trigger Inputs, RTC Tamper Detect Pin
5.43
Inputs, RTC Tamper Detect Pin
5.44
Leakage Current, RTC Tamper Detect Pin
5.45
Outputs, RTC Tamper Detect Pin
5.46
LCD_C Recommended Operating Conditions
5.47
LCD_C Electrical Characteristics
5.48
SD24_B Power Supply and Recommended Operating Conditions
5.49
SD24_B Analog Input
5.50
SD24_B Supply Currents
5.51
SD24_B Performance
5.52
SD24_B, AC Performance
5.53
SD24_B, AC Performance
5.54
SD24_B, AC Performance
5.55
SD24_B External Reference Input
5.56
10-Bit ADC Power Supply and Input Range Conditions
5.57
10-Bit ADC Switching Characteristics
5.58
10-Bit ADC Linearity Parameters
5.59
10-Bit ADC External Reference
5.60
REF Built-In Reference
5.61
Comparator_B
5.62
Flash Memory
5.63
JTAG and Spy-Bi-Wire Interface
6
Detailed Description
6.1
Functional Block Diagrams
6.2
CPU (Link to User's Guide)
6.3
Instruction Set
6.4
Operating Modes
6.5
Interrupt Vector Addresses
6.6
Special Function Registers (SFRs)
Table 6-4
Interrupt Enable 1 Register Description
Table 6-5
Interrupt Flag 1 Register Description
6.7
Memory Organization
6.8
Bootloader (BSL)
6.9
JTAG Operation
6.9.1
JTAG Standard Interface
6.9.2
Spy-Bi-Wire Interface
6.10
Flash Memory (Link to User's Guide)
6.11
RAM (Link to User's Guide)
6.12
Backup RAM (Link to User's Guide)
6.13
Peripherals
6.13.1
Oscillator and System Clock (Link to User's Guide)
6.13.2
Power-Management Module (PMM) (Link to User's Guide)
6.13.3
Auxiliary Supply System (Link to User's Guide)
6.13.4
Backup Subsystem
6.13.5
Digital I/O (Link to User's Guide)
6.13.6
Port Mapping Controller (Link to User's Guide)
6.13.7
System Module (SYS) (Link to User's Guide)
6.13.8
Watchdog Timer (WDT_A) (Link to User's Guide)
6.13.9
DMA Controller (Link to User's Guide)
6.13.10
CRC16 (Link to User's Guide)
6.13.11
Hardware Multiplier (Link to User's Guide)
6.13.12
AES128 Accelerator (Link to User's Guide)
6.13.13
Enhanced Universal Serial Communication Interface (eUSCI) (Links to User's Guide: UART Mode, SPI Mode, I2C Mode)
6.13.14
ADC10_A (Link to User's Guide)
6.13.15
SD24_B (Link to User's Guide)
6.13.16
TA0 (Link to User's Guide)
6.13.17
TA1 (Link to User's Guide)
6.13.18
TA2 (Link to User's Guide)
6.13.19
TA3 (Link to User's Guide)
6.13.20
SD24_B Triggers
6.13.21
ADC10_A Triggers
6.13.22
Real-Time Clock (RTC_C) (Link to User's Guide)
6.13.23
Reference Module (REF) Voltage Reference (Link to User's Guide)
6.13.24
LCD_C (Link to User's Guide)
6.13.25
Comparator_B (Link to User's Guide)
6.13.26
Embedded Emulation Module (EEM) (Link to User's Guide)
6.13.27
Peripheral File Map
6.14
Input/Output Diagrams
6.14.1
Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.2
Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.3
Port P1 (P1.4 and P1.5) Input/Output With Schmitt Trigger (MSP430F677xIPEU and MSP430F677xIPZ)
6.14.4
Port P1 (P1.6 and P1.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU and MSP430F677xIPZ)
6.14.5
Port P2 (P2.0 to P2.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.6
Port P2 (P2.0 to P2.3) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.7
Port P2 (P2.4 and P2.6) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.8
Port P2 (P2.7) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.9
Ports P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.10
Ports P3 (P3.0) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.11
Ports P3 (P3.1 to P3.7) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.12
Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.13
Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.14
Port P5 (P5.0 to P5.3) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.15
Port P5 (P5.4 to P5.6) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.16
Port P5 (P5.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.17
Port P5 (P5.0 to P5.7) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.18
Port P6 (P6.0) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.19
Port P6 (P6.1 to P6.3) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.20
Port P6 (P6.4 to P6.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.21
Port P6 (P6.0 to P6.7) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.22
Port P7 (P7.0 to P7.7) Input/Output With Schmitt Trigger (MSP430F67xxIPEU Only)
6.14.23
Port P7 (P7.0 to P7.7) Input/Output With Schmitt Trigger (MSP430F67xxIPZ Only)
6.14.24
Port P8 (P8.0 to P8.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.25
Port P8 (P8.0) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.26
Port P8 (P8.1) Input/Output With Schmitt Trigger (MSP430F677xIPZ Only)
6.14.27
Port P9 (P9.0 to P9.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.28
Port P10 (P10.0 to P10.7) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.29
Port P11 (P11.0) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.30
Port P11 (P11.1) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.31
Port P11 (P11.2 and P11.3) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.32
Port P11 (P11.4 and P11.5) Input/Output With Schmitt Trigger (MSP430F677xIPEU Only)
6.14.33
Port PJ (PJ.0) JTAG Pin TDO, Input/Output With Schmitt Trigger or Output
6.14.34
Port PJ (PJ.1 to PJ.3) JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output
6.15
Device Descriptors (TLV)
7
Device and Documentation Support
7.1
Getting Started and Next Steps
7.2
Device Nomenclature
7.3
Tools and Software
7.4
Documentation Support
7.5
Related Links
7.6
Community Resources
7.7
Trademarks
7.8
Electrostatic Discharge Caution
7.9
Export Control Notice
7.10
Glossary
8
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PEU|128
MPQF058B
PZ|100
MTQF013B
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slas768e_oa
slas768e_pm
1
Device Overview