SLVSJJ4
October 2025
SN74LVC1G09B-Q1
ADVANCE INFORMATION
1
1
Features
2
Applications
3
Description
5
4
Pin Configuration and Functions
5
Specifications
5.1
Specifications
5.1.1
Absolute Maximum Ratings
5.1.2
ESD Ratings
5.1.3
Recommended Operating Conditions
5.1.4
Thermal Information
5.1.5
Electrical Characteristics
5.1.6
Switching Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Open-Drain CMOS Outputs
7.3.2
Partial Power Down (Ioff)
7.3.3
Standard CMOS Inputs
7.3.4
Clamp Diode Structure
7.4
Device Functional Modes
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.1.1
Power Considerations
8.2.1.2
Input Considerations
8.2.1.3
Output Considerations
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.1.1
Related Documentation
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
11.1
Tape and Reel Information
11.2
Mechanical Data
Package Options
Mechanical Data (Package|Pins)
DTX|5
MPSS174A
DBV|5
MPDS018T
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slvsjj4_oa
Data Sheet
SN74LVC1G09B-Q1
Automotive
Single 2–Input Positive-AND Gate with Open-Drain Output