SLVSJC6
December 2025
TPS544B27W
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Switching Characteristics
5.8
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Operating Frequency and Mode
6.3.2
Setting the Output Voltage
6.3.3
DC Load Line
6.3.4
Fault Management
6.3.5
Current Sense and Positive Overcurrent Protection
6.3.6
Negative Overcurrent Limit
6.3.7
Zero-Crossing Detection
6.3.8
Overtemperature Protection
6.3.9
PMBus® Interface
6.3.9.1
Setting the PMBus® Address
6.3.9.2
SMBus Alert Response Address
6.4
Device Functional Modes
6.4.1
Forced Continuous-Conduction Mode
6.4.2
DCM Light Load Operation
6.5
Programming
6.5.1
PMBus® Command NVM Defaults
7
Register Maps
7.1
PMBus® Transaction Types
7.2
Conventions for Documenting Block Commands
7.3
PMBus Commands
7.3.1
OPERATION (Address = 01h)
7.3.2
ON_OFF_CONFIG (Address = 02h)
7.3.3
CLEAR_FAULTS (Address = 03h)
42
7.3.4
PASSKEY (Address = 0Eh)
7.3.5
WRITE_PROTECT (Address = 10h)
7.3.6
STORE_USER_ALL (Address = 15h)
46
7.3.7
RESTORE_USER_ALL (Address = 16h)
48
7.3.8
CAPABILITY (Address = 19h)
7.3.9
SMBALERT_MASK (Address = 1Bh)
51
7.3.10
SMBALERT_MASK Registers
7.3.10.1
ALERT_MASK_BYTE (Address = 78h) [Reset = C8h]
7.3.10.2
ALERT_MASK_WORD (Address = 79h) [Reset = 0Dh]
7.3.10.3
ALERT_MASK_VOUT (Address = 7Ah) [Reset = XXh]
7.3.10.4
ALERT_MASK_IOUT (Address = 7Bh) [Reset = XFh]
7.3.10.5
ALERT_MASK_INPUT (Address = 7Ch) [Reset = XXh]
7.3.10.6
ALERT_MASK_TEMPERATURE (Address = 7Dh) [Reset = XFh]
7.3.10.7
ALERT_MASK_CML (Address = 7Eh) [Reset = XXh]
7.3.10.8
ALERT_MASK_OTHER (Address = 7Fh) [Reset = XFh]
7.3.10.9
ALERT_MASK_MFR_SPECIFIC (Address = 80h) [Reset = XXh]
7.3.10.10
ALERT_MASK_PULSE_CATCHER (Address = CEh) [Reset = FXh]
7.3.11
VOUT_MODE (Address = 20h)
7.3.12
VOUT_COMMAND (Address = 21h)
7.3.13
VOUT_TRIM (Address = 22h)
7.3.14
VOUT_MAX (Address = 24h)
67
7.3.15
VOUT_MARGIN_HIGH (Address = 25h)
69
7.3.16
VOUT_MARGIN_LOW (Address = 26h)
71
7.3.17
VOUT_TRANSITION_RATE (Address = 27h)
73
7.3.18
VOUT_DROOP (Address = 28h)
7.3.19
VOUT_SCALE_LOOP (Address = 29h)
76
7.3.20
FREQUENCY_SWITCH (Address = 33h)
78
7.3.21
VIN_ON (Address = 35h)
80
7.3.22
VIN_OFF (Address = 36h)
82
7.3.23
VOUT_OV_FAULT_LIMIT (Address = 40h)
84
7.3.24
VOUT_OV_FAULT_RESPONSE (Address = 41h)
7.3.25
VOUT_OV_WARN_LIMIT (Address = 42h)
87
7.3.26
VOUT_UV_WARN_LIMIT (Address = 43h)
89
7.3.27
VOUT_UV_FAULT_LIMIT (Address = 44h)
91
7.3.28
VOUT_UV_FAULT_RESPONSE (Address = 45h)
7.3.29
IOUT_OC_FAULT_LIMIT (Address = 46h)
94
7.3.30
IOUT_OC_FAULT_RESPONSE (Address = 47h)
7.3.31
IOUT_OC_WARN_LIMIT (Address = 4Ah)
7.3.32
OT_FAULT_LIMIT (Address = 4Fh)
98
7.3.33
OT_FAULT_RESPONSE (Address = 50h)
7.3.34
OT_WARN_LIMIT (Address = 51h)
101
7.3.35
VIN_OV_FAULT_LIMIT (Address = 55h)
103
7.3.36
TON_DELAY (Address = 60h)
105
7.3.37
TON_RISE (Address = 61h)
7.3.38
TOFF_DELAY (Address = 64h)
7.3.39
TOFF_FALL (Address = 65h)
7.3.40
PIN_OP_WARN_LIMIT (Address = 6Bh)
110
111
112
7.3.41
STATUS_BYTE (Address = 78h)
7.3.42
STATUS_WORD (Address = 79h)
7.3.43
STATUS_VOUT (Address = 7Ah)
7.3.44
STATUS_IOUT (Address = 7Bh)
7.3.45
STATUS_INPUT (Address = 7Ch)
7.3.46
STATUS_TEMPERATURE (Address = 7Dh)
7.3.47
STATUS_CML (Address = 7Eh)
7.3.48
STATUS_OTHER (Address = 7Fh)
7.3.49
STATUS_MFR_SPECIFIC (Address = 80h)
7.3.50
READ_VIN (Address = 88h)
7.3.51
READ_IIN (Address = 89h)
7.3.52
READ_VOUT (Address = 8Bh)
7.3.53
READ_IOUT (Address = 8Ch)
7.3.54
READ_TEMPERATURE_1 (Address = 8Dh)
7.3.55
READ_PIN (Address = 97h)
7.3.56
PMBUS_REVISION (Address = 98h)
7.3.57
MFR_ID (Address = 99h)
7.3.58
MFR_MODEL (Address = 9Ah)
131
7.3.59
MFR_REVISION (Address = 9Bh)
7.3.60
IC_DEVICE_ID (Address = ADh)
7.3.61
IC_DEVICE_REV (Address = AEh)
135
7.3.62
EXTENDED_WRITE_PROTECT (Address = C7h)
7.3.63
NVM_PATCH_SPACE (Address = CDh)
7.3.64
CLOUD_OPTIONS (Address = CFh)
7.3.65
SYS_CFG_USER1 (Address = D0h)
140
7.3.66
SVID_ADDR_CFG_USER (Address = D1h)
7.3.67
PMBUS_ADDR (Address = D2h)
7.3.68
IMON_CAL (Address = D4h)
7.3.69
COMP (Address = D5h)
145
7.3.70
VBOOT_DCLL (Address = D6h)
7.3.71
VBOOT_OFFSET_1 (Address = D7h)
7.3.72
IIN_CAL (Address = D8h)
7.3.73
SVID_IMAX (Address = DAh)
150
7.3.74
SVID_EXT_CAPABILITY_VIDOMAX (Address = DBh)
7.3.75
FUSION_ID0 (Address = FCh)
7.3.76
FUSION_ID1 (Address = FDh)
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Application
8.2.2
Design Requirements
8.2.3
Detailed Design Procedure
8.2.3.1
Inductor Selection
8.2.3.2
Input Capacitor Selection
8.2.3.3
Output Capacitor Selection
8.2.3.4
VCC/VDRV Bypass Capacitor
8.2.3.5
BOOT Capacitor Selection
8.2.3.6
RSENSE Selection
8.2.3.7
I_IN_P and I_IN_M Capacitor Selection
8.2.3.8
VRRDY Pullup Resistor Selection
8.2.3.9
PMBus® Address Resistor Selection
8.2.4
Application Curves
8.2.4.1
Thermal Performance
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Receiving Notification of Documentation Updates
9.2
Support Resources
9.3
Trademarks
9.4
Electrostatic Discharge Caution
9.5
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
VBD|33
MPQF763
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slvsjc6_oa
slvsjc6_pm
Data Sheet
TPS544B27W
4V to
18V
Input,
20A
Buck Converter With PMBus®
and Telemetry