

# AMC1336-Q1 Small, High-Precision, Reinforced Isolated Delta-Sigma Modulator for Voltage Sensing Applications

## 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1:  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ ,  $T_A$
- Input structure optimized for voltage measurements:
  - Input voltage range:  $\pm 1$  V
  - Input resistance:  $1.5 \text{ G}\Omega$  (typ)
- Excellent DC performance:
  - Offset error:  $\pm 0.5 \text{ mV}$  (max)
  - Offset drift:  $\pm 4 \text{ }\mu\text{V}/^{\circ}\text{C}$  (max)
  - Gain error:  $\pm 0.2\%$  (max)
  - Gain drift:  $\pm 40 \text{ ppm}/^{\circ}\text{C}$  (max)
- Transient immunity:  $115 \text{ kV}/\mu\text{s}$  (typ)
- Missing high-side supply detection
- Safety-related certifications:
  - $8000\text{-V}_{\text{PEAK}}$  reinforced isolation per DIN VDE V 0884-11: 2017-01
  - $5700\text{-V}_{\text{RMS}}$  isolation for 1 minute per UL1577
  - IEC 62368-1 end equipment standard

## 2 Applications

- Isolated AC and DC voltage measurement in:
  - HEV/EV on-board chargers (OBC)
  - HEV/EV DC/DC converters
  - HEV/EV traction inverters

## 3 Description

The AMC1336-Q1 is a precision, delta-sigma ( $\Delta\Sigma$ ) modulator with the output separated from the input circuitry by a capacitive double isolation barrier that is highly resistant to magnetic interference. This barrier is certified to provide reinforced isolation of up to  $8000 \text{ V}_{\text{PEAK}}$  according to the DIN VDE V 0884-11 and UL1577 standards. Used in conjunction with isolated power supplies, this isolated modulator separates parts of the system that operate on different common-mode voltage levels and protects lower-voltage parts from damage.

The unique wide, bipolar,  $\pm 1\text{-V}$  input voltage range of the AMC1336-Q1 and its high input resistance support direct connection of the device to resistive dividers in high-voltage applications. When used with a digital filter (for instance, as integrated in the TMS320F28004x, TMS320F2807x, or TMS320F2837x microcontroller families) to decimate the output bitstream, the device can achieve 16 bits of resolution with a dynamic range of 87 dB at a data rate of 82 kSPS.

On the high-side, the AMC1336-Q1 is supplied by a 3.3-V or 5-V power supply. The isolated digital interface operates from a 3.0-V, 3.3-V or 5-V power supply.

The AMC1336-Q1 performance is specified over the extended industrial temperature range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| AMC1336-Q1  | SOIC (8) | 5.85 mm x 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Simplified Schematic



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|          |                                        |    |           |                                                         |    |
|----------|----------------------------------------|----|-----------|---------------------------------------------------------|----|
| <b>1</b> | <b>Features</b>                        | 1  | 7.2       | Functional Block Diagram                                | 17 |
| <b>2</b> | <b>Applications</b>                    | 1  | 7.3       | Feature Description                                     | 17 |
| <b>3</b> | <b>Description</b>                     | 1  | 7.4       | Device Functional Modes                                 | 23 |
| <b>4</b> | <b>Revision History</b>                | 2  | <b>8</b>  | <b>Application and Implementation</b>                   | 24 |
| <b>5</b> | <b>Pin Configuration and Functions</b> | 3  | 8.1       | Application Information                                 | 24 |
| <b>6</b> | <b>Specifications</b>                  | 4  | 8.2       | Typical Application                                     | 25 |
| 6.1      | Absolute Maximum Ratings               | 4  | <b>9</b>  | <b>Power Supply Recommendations</b>                     | 29 |
| 6.2      | ESD Ratings                            | 4  | <b>10</b> | <b>Layout</b>                                           | 30 |
| 6.3      | Recommended Operating Conditions       | 4  | 10.1      | Layout Guidelines                                       | 30 |
| 6.4      | Thermal Information                    | 5  | 10.2      | Layout Example                                          | 30 |
| 6.5      | Power Ratings                          | 5  | <b>11</b> | <b>Device and Documentation Support</b>                 | 31 |
| 6.6      | Insulation Specifications              | 6  | 11.1      | Device Support                                          | 31 |
| 6.7      | Safety-Related Certifications          | 7  | 11.2      | Documentation Support                                   | 31 |
| 6.8      | Safety Limiting Values                 | 7  | 11.3      | Receiving Notification of Documentation Updates         | 31 |
| 6.9      | Electrical Characteristics             | 7  | 11.4      | Support Resources                                       | 31 |
| 6.10     | Switching Characteristics              | 9  | 11.5      | Trademarks                                              | 31 |
| 6.11     | Insulation Characteristics Curves      | 10 | 11.6      | Electrostatic Discharge Caution                         | 31 |
| 6.12     | Typical Characteristics                | 11 | 11.7      | Glossary                                                | 31 |
| <b>7</b> | <b>Detailed Description</b>            | 17 | <b>12</b> | <b>Mechanical, Packaging, and Orderable Information</b> | 32 |
| 7.1      | Overview                               | 17 |           |                                                         |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE     | REVISION | NOTES            |
|----------|----------|------------------|
| May 2020 | *        | Initial release. |

## 5 Pin Configuration and Functions



### Pin Functions

| PIN |       | I/O | DESCRIPTION                                                                                                                                                                                                                 |
|-----|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  |     |                                                                                                                                                                                                                             |
| 1   | AVDD  | —   | Analog (high-side) power supply, 3.0 V to 5.5 V.<br>See the <a href="#">Power Supply Recommendations</a> section for decoupling recommendations.                                                                            |
| 2   | AINP  | I   | Noninverting analog input                                                                                                                                                                                                   |
| 3   | AINN  | I   | Inverting analog input                                                                                                                                                                                                      |
| 4   | AGND  | —   | Analog (high-side) ground reference                                                                                                                                                                                         |
| 5   | DGND  | —   | Digital (controller-side) ground reference                                                                                                                                                                                  |
| 6   | DOUT  | O   | Modulator bitstream output, updated with the rising edge of the clock signal present on CLKIN. Use the rising edge of the clock to latch the modulator bitstream at the input of the digital filter device.                 |
| 7   | CLKIN | I   | Modulator clock input with internal pulldown resistor (typical value: 1 MΩ). The clock signal must be applied continuously for proper device operation; see the <a href="#">Clock Input</a> section for additional details. |
| 8   | DVDD  | —   | Digital (controller-side) power supply, 2.7 V to 5.5 V.<br>See the <a href="#">Power Supply Recommendations</a> section for decoupling recommendations.                                                                     |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

see<sup>(1)</sup>

|                        |                                              | MIN        | MAX        | UNIT |
|------------------------|----------------------------------------------|------------|------------|------|
| Power-supply voltage   | AVDD to AGND                                 | -0.3       | 6.5        | V    |
|                        | DVDD to DGND                                 | -0.3       | 6.5        |      |
| Analog input voltage   | On the AINP and AINN pins                    | AGND - 5   | AVDD + 0.5 | V    |
| Digital input voltage  | On the CLKIN pin                             | DGND - 0.5 | DVDD + 0.5 | V    |
| Digital output voltage | On the DOUT pin                              | DGND - 0.5 | DVDD + 0.5 | V    |
| Input current          | Continuous, any pin except power-supply pins | -10        | 10         | mA   |
| Temperature            | Junction, $T_J$                              |            | 150        | °C   |
|                        | Storage, $T_{stg}$                           | -65        | 150        |      |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|             |                         | VALUE                                                                                    | UNIT       |
|-------------|-------------------------|------------------------------------------------------------------------------------------|------------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , HBM ESD classification Level 2 | $\pm 2000$ |
|             |                         | Charged-device model (CDM), per AEC Q100-011, CDM ESD classification Level C6            | $\pm 1000$ |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                          |                                                    | MIN                                                                                                         | NOM  | MAX        | UNIT |
|--------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------------|------|
| <b>POWER SUPPLY</b>      |                                                    |                                                                                                             |      |            |      |
| AVDD                     | High-side supply voltage                           | AVDD to AGND                                                                                                | 3.0  | 5.0        | 5.5  |
| DVDD                     | Controller-side                                    | DVDD to DGND                                                                                                | 2.7  | 3.3        | 5.5  |
| <b>ANALOG INPUT</b>      |                                                    |                                                                                                             |      |            |      |
| $V_{Clipping}$           | Differential input voltage before clipping output  | $V_{IN} = V_{AINP} - V_{AINN}$                                                                              |      | $\pm 1.25$ | V    |
| $V_{FSR}$                | Specified linear differential full-scale voltage   | $V_{IN} = V_{AINP} - V_{AINN}$                                                                              | -1   | 1          | V    |
|                          | Absolute common-mode input voltage <sup>(1)</sup>  | $(V_{AINP} + V_{AINN}) / 2$ to AGND                                                                         | -2   | AVDD       | V    |
| $V_{CM}$                 | Operating common-mode input voltage <sup>(2)</sup> | $(V_{AINP} + V_{AINN}) / 2$ to AGND,<br>3.0 V $\leq$ AVDD $<$ 4 V,<br>$V_{AINP} = V_{AINN}$                 | -1.4 | AVDD - 1.4 | V    |
|                          |                                                    | $(V_{AINP} + V_{AINN}) / 2$ to AGND,<br>3.0 V $\leq$ AVDD $<$ 4.5 V,<br>$ V_{AINP} - V_{AINN}  = 1.25$ V    | -0.8 | AVDD - 2.4 |      |
|                          |                                                    | $(V_{AINP} + V_{AINN}) / 2$ to AGND,<br>4 V $\leq$ AVDD $\leq$ 5.5 V,<br>$V_{AINP} = V_{AINN}$              | -1.4 | 2.7        |      |
|                          |                                                    | $(V_{AINP} + V_{AINN}) / 2$ to AGND,<br>4.5 V $\leq$ AVDD $\leq$ 5.5 V,<br>$ V_{AINP} - V_{AINN}  = 1.25$ V | -0.8 | 2.1        |      |
| <b>DIGITAL INPUT</b>     |                                                    |                                                                                                             |      |            |      |
|                          | Input voltage                                      | $V_{CLKIN}$ to DGND                                                                                         | DGND | DVDD       | V    |
| <b>TEMPERATURE RANGE</b> |                                                    |                                                                                                             |      |            |      |
| $T_A$                    | Operating ambient temperature                      |                                                                                                             | -40  | 25         | 125  |
|                          |                                                    |                                                                                                             |      |            | °C   |

(1) Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage  $V_{CM}$  for normal operation. Observe analog input voltage range as specified in the *Absolute Maximum Ratings* table.

(2) See the *Analog Input* section for more details.

## 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | AMC1336-Q1 | UNIT |
|-------------------------------|----------------------------------------------|------------|------|
|                               |                                              | DWV (SOIC) |      |
|                               |                                              | 8 PINS     |      |
| $R_{iJA}$                     | Junction-to-ambient thermal resistance       | 94         | °C/W |
| $R_{iJC(\text{top})}$         | Junction-to-case (top) thermal resistance    | 36         | °C/W |
| $R_{iJB}$                     | Junction-to-board thermal resistance         | 46.1       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 11.5       | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 44.4       | °C/W |
| $R_{iJC(\text{bot})}$         | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics application report](#).

## 6.5 Power Ratings

| PARAMETER |                                                    | TEST CONDITIONS     | VALUE | UNIT |
|-----------|----------------------------------------------------|---------------------|-------|------|
| $P_D$     | Maximum power dissipation (both sides)             | AVDD = DVDD = 5.5 V | 90.75 | mW   |
|           |                                                    | AVDD = DVDD = 3.6 V | 50.4  |      |
| $P_{D1}$  | Maximum power dissipation (high-side supply)       | AVDD = 5.5 V        | 57.75 | mW   |
|           |                                                    | AVDD = 3.6 V        | 32.4  |      |
| $P_{D2}$  | Maximum power dissipation (controller-side supply) | DVDD = 5.5 V        | 33    | mW   |
|           |                                                    | DVDD = 3.6 V        | 18    |      |

## 6.6 Insulation Specifications

over operating ambient temperature range (unless otherwise noted)

| PARAMETER                                       |                                                       | TEST CONDITIONS                                                                                                                                                                                                    | VALUE              | UNIT             |
|-------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| <b>GENERAL</b>                                  |                                                       |                                                                                                                                                                                                                    |                    |                  |
| CLR                                             | External clearance <sup>(1)</sup>                     | Shortest pin-to-pin distance through air                                                                                                                                                                           | ≥ 8.5              | mm               |
| CPG                                             | External creepage <sup>(1)</sup>                      | Shortest pin-to-pin distance across the package surface                                                                                                                                                            | ≥ 8.5              | mm               |
| DTI                                             | Distance through insulation                           | Minimum internal gap (internal clearance) of the double insulation                                                                                                                                                 | ≥ 0.021            | mm               |
| CTI                                             | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                              | ≥ 600              | V                |
|                                                 | Material group                                        | According to IEC 60664-1                                                                                                                                                                                           | I                  |                  |
|                                                 | Overvoltage category per IEC 60664-1                  | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                         | I-IV               |                  |
|                                                 |                                                       | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                        | I-III              |                  |
| <b>DIN VDE V 0884-11: 2017-01<sup>(2)</sup></b> |                                                       |                                                                                                                                                                                                                    |                    |                  |
| V <sub>IORM</sub>                               | Maximum repetitive peak isolation voltage             | At AC voltage                                                                                                                                                                                                      | 2121               | V <sub>PK</sub>  |
| V <sub>IOWM</sub>                               | Maximum-rated isolation working voltage               | At AC voltage (sine wave); see Figure 5                                                                                                                                                                            | 1500               | V <sub>RMS</sub> |
|                                                 |                                                       | At DC voltage                                                                                                                                                                                                      | 2121               | V <sub>DC</sub>  |
| V <sub>IOTM</sub>                               | Maximum transient isolation voltage                   | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test)                                                                                                                                              | 8000               | V <sub>PK</sub>  |
|                                                 |                                                       | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test)                                                                                                                                       | 9600               |                  |
| V <sub>IOSM</sub>                               | Maximum surge isolation voltage <sup>(3)</sup>        | Test method per IEC 60065, 1.2/50-μs waveform, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification)                                                                                 | 8000               | V <sub>PK</sub>  |
| q <sub>pd</sub>                                 | Apparent charge <sup>(4)</sup>                        | Method a, after input/output safety test subgroups 2 & 3, V <sub>ini</sub> = V <sub>IOTM</sub> , t <sub>ini</sub> = 60 s, V <sub>pd(m)</sub> = 1.2 × V <sub>IORM</sub> , t <sub>m</sub> = 10 s                     | ≤ 5                | pC               |
|                                                 |                                                       | Method a, after environmental tests subgroup 1, V <sub>ini</sub> = V <sub>IOTM</sub> , t <sub>ini</sub> = 60 s, V <sub>pd(m)</sub> = 1.6 × V <sub>IORM</sub> , t <sub>m</sub> = 10 s                               | ≤ 5                |                  |
|                                                 |                                                       | Method b1, at routine test (100% production) and preconditioning (type test), V <sub>ini</sub> = V <sub>IOTM</sub> , t <sub>ini</sub> = 1 s, V <sub>pd(m)</sub> = 1.875 × V <sub>IORM</sub> , t <sub>m</sub> = 1 s | ≤ 5                |                  |
| C <sub>IO</sub>                                 | Barrier capacitance, input to output <sup>(5)</sup>   | V <sub>IO</sub> = 0.5 V <sub>PP</sub> at 1 MHz                                                                                                                                                                     | ~1                 | pF               |
| R <sub>IO</sub>                                 | Insulation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                                                                   | > 10 <sup>12</sup> | Ω                |
|                                                 |                                                       | V <sub>IO</sub> = 500 V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                                          | > 10 <sup>11</sup> |                  |
|                                                 |                                                       | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                  | > 10 <sup>9</sup>  |                  |
|                                                 | Pollution degree                                      |                                                                                                                                                                                                                    | 2                  |                  |
|                                                 | Climatic category                                     |                                                                                                                                                                                                                    | 55/125/21          |                  |
| <b>UL1577</b>                                   |                                                       |                                                                                                                                                                                                                    |                    |                  |
| V <sub>ISO</sub>                                | Withstand isolation voltage                           | V <sub>TEST</sub> = V <sub>ISO</sub> = 5700 V <sub>RMS</sub> , t = 60 s (qualification), V <sub>TEST</sub> = 1.2 × V <sub>ISO</sub> = 6840 V <sub>RMS</sub> , t = 1 s (100% production test)                       | 5700               | V <sub>RMS</sub> |

- (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier are tied together, creating a two-pin device.

## 6.7 Safety-Related Certifications

| VDE                                                                                                                 |  | UL                                          |
|---------------------------------------------------------------------------------------------------------------------|--|---------------------------------------------|
| Certified according to DIN VDE V 0884-11: 2017-01, DIN EN 62368-1: 2016-05, EN 62368-1: 2014, and IEC 62368-1: 2014 |  | Recognized under 1577 component recognition |
| Reinforced insulation                                                                                               |  | Single protection                           |
| Certificate number: 40040142                                                                                        |  | File number: pending                        |

## 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

| PARAMETER |                                                     | TEST CONDITIONS                                                                                                                                              | MIN | TYP | MAX  | UNIT |
|-----------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| $I_S$     | Safety input, output, or supply current             | $R_{\theta JA} = 94^{\circ}\text{C}/\text{W}$ , $T_J = 150^{\circ}\text{C}$ , $T_A = 25^{\circ}\text{C}$ , AVDD = DVDD = 5.5 V, see <a href="#">Figure 3</a> |     |     | 241  | mA   |
|           |                                                     | $R_{\theta JA} = 94^{\circ}\text{C}/\text{W}$ , $T_J = 150^{\circ}\text{C}$ , $T_A = 25^{\circ}\text{C}$ , AVDD = DVDD = 3.6 V, see <a href="#">Figure 3</a> |     |     | 369  |      |
| $P_S$     | Safety input, output, or total power <sup>(1)</sup> | $R_{\theta JA} = 94^{\circ}\text{C}/\text{W}$ , $T_J = 150^{\circ}\text{C}$ , $T_A = 25^{\circ}\text{C}$ , see <a href="#">Figure 4</a>                      |     |     | 1329 | mW   |
| $T_S$     | Maximum safety temperature                          |                                                                                                                                                              |     |     | 150  | °C   |

(1) The maximum safety temperature,  $T_S$ , has the same value as the maximum junction temperature,  $T_J$ , specified for the device. The  $I_S$  and  $P_S$  parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of  $I_S$  and  $P_S$ . These limits vary with the ambient temperature,  $T_A$ .

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the [Thermal Information](#) table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

$$T_J = T_A + R_{\theta JA} \times P, \text{ where } P \text{ is the power dissipated in the device.}$$

$$T_{J(\max)} = T_S = T_A + R_{\theta JA} \times P_S, \text{ where } T_{J(\max)} \text{ is the maximum junction temperature.}$$

$$P_S = I_S \times \text{AVDD}_{\max} + I_S \times \text{DVDD}_{\max}, \text{ where } \text{AVDD}_{\max} \text{ is the maximum high-side voltage and } \text{DVDD}_{\max} \text{ is the maximum controller-side supply voltage.}$$

## 6.9 Electrical Characteristics

minimum and maximum specifications apply from  $T_A = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, AINP = -1 V to +1 V, and AINN = AGND = 0 V; typical specifications are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 5 V, DVDD = 3.3 V, and  $f_{\text{CLKIN}} = 20 \text{ MHz}$  (unless otherwise noted)

| PARAMETER                |                                | TEST CONDITIONS                                                                                       | MIN  | TYP     | MAX | UNIT                         |
|--------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|------|---------|-----|------------------------------|
| <b>ANALOG INPUT</b>      |                                |                                                                                                       |      |         |     |                              |
| $R_{\text{IN}}$          | Single-ended input resistance  | AINN = AGND                                                                                           | 0.1  | 1.5     |     | $\text{G}\Omega$             |
| $R_{\text{IND}}$         | Differential input resistance  |                                                                                                       | 0.16 | 1.5     |     | $\text{G}\Omega$             |
| $C_{\text{IN}}$          | Single-ended input capacitance | AINN = AGND, $f_{\text{CLKIN}} = 20 \text{ MHz}$                                                      |      | 2       |     | $\text{pF}$                  |
| $C_{\text{IND}}$         | Differential input capacitance | $f_{\text{CLKIN}} = 20 \text{ MHz}$                                                                   |      | 2       |     | $\text{pF}$                  |
| $I_{\text{IB}}$          | Input bias current             | $\text{AINP} = \text{AINN} = \text{AGND}$ ; $I_{\text{IB}} = (I_{\text{AINP}} + I_{\text{AINN}}) / 2$ | -10  | $\pm 3$ | 10  | nA                           |
| $\text{TCI}_{\text{IB}}$ | Input bias current drift       | $\text{AINP} = \text{AINN} = \text{AGND}$ ; $I_{\text{IB}} = (I_{\text{AINP}} + I_{\text{AINN}}) / 2$ |      | -14     |     | $\text{pA}/^{\circ}\text{C}$ |
| $I_{\text{IO}}$          | Input offset current           | $I_{\text{IO}} = I_{\text{AINP}} - I_{\text{AINN}}$                                                   | -5   | $\pm 1$ | 5   | nA                           |
| CMTI                     | Common-mode transient immunity | $ \text{AGND} - \text{DGND}  = 1 \text{ kV}$                                                          | 80   | 115     |     | $\text{kV}/\mu\text{s}$      |

## Electrical Characteristics (continued)

minimum and maximum specifications apply from  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$ ,  $\text{AVDD} = 3.0\text{ V}$  to  $5.5\text{ V}$ ,  $\text{DVDD} = 2.7\text{ V}$  to  $5.5\text{ V}$ ,  $\text{AINP} = -1\text{ V}$  to  $+1\text{ V}$ , and  $\text{AINN} = \text{AGND} = 0\text{ V}$ ; typical specifications are at  $T_A = 25^\circ\text{C}$ ,  $\text{AVDD} = 5\text{ V}$ ,  $\text{DVDD} = 3.3\text{ V}$ , and  $f_{\text{CLKIN}} = 20\text{ MHz}$  (unless otherwise noted)

| PARAMETER                                              | TEST CONDITIONS                       | MIN                                                                                                                                                  | TYP        | MAX        | UNIT                           |
|--------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|--------------------------------|
| <b>DC ACCURACY</b>                                     |                                       |                                                                                                                                                      |            |            |                                |
|                                                        | Resolution                            | Decimation filter output set to 16 bits                                                                                                              | 16         |            | Bit                            |
| INL                                                    | Integral nonlinearity <sup>(1)</sup>  | Resolution: 16 bits                                                                                                                                  | -4         | $\pm 1.6$  | 4                              |
| $E_O$                                                  | Offset error                          | Initial, at $T_A = 25^\circ\text{C}$ , $\text{AINP} = \text{AINN} = \text{AGND}$                                                                     | -0.5       | $\pm 0.03$ | 0.5                            |
| $\text{TCE}_O$                                         | Offset error drift <sup>(2)</sup>     |                                                                                                                                                      | -4         | $\pm 0.6$  | 4 $\mu\text{V}/^\circ\text{C}$ |
| $E_G$                                                  | Gain error <sup>(3)</sup>             | Initial, at $T_A = 25^\circ\text{C}$ , $\text{V}_{\text{AINP}} = 1\text{ V}$ or $\text{V}_{\text{AINN}} = -1\text{ V}$ , $\text{AINN} = \text{AGND}$ | -0.2       | $\pm 0.02$ | 0.2                            |
| $\text{TCE}_G$                                         | Gain error drift <sup>(4)</sup>       |                                                                                                                                                      | -40        | $\pm 20$   | 40 $\text{ppm}/^\circ\text{C}$ |
| CMRR                                                   | Common-mode rejection ratio           | $\text{AINP} = \text{AINN}$ , $f_{\text{IN}} = 0\text{ Hz}$ , $\text{V}_{\text{CM min}} \leq \text{V}_{\text{CM}} \leq \text{V}_{\text{CM max}}$     | -104       |            | dB                             |
|                                                        |                                       | $\text{AINP} = \text{AINN}$ , $f_{\text{IN}} = 10\text{ kHz}$ , $-0.5\text{ V} \leq \text{V}_{\text{IN}} \leq 0.5\text{ V}$                          | -96        |            |                                |
| PSRR                                                   | Power-supply rejection ratio          | PSRR vs $\text{AVDD}$ , at DC                                                                                                                        | -83        |            | dB                             |
|                                                        |                                       | PSRR vs $\text{AVDD}$ , 100-mV and 10-kHz ripple                                                                                                     | -83        |            |                                |
| <b>AC ACCURACY</b>                                     |                                       |                                                                                                                                                      |            |            |                                |
| SNR                                                    | Signal-to-noise ratio                 | $\text{V}_{\text{IN}} = 2\text{ V}_{\text{PP}}$ , $f_{\text{IN}} = 1\text{ kHz}$                                                                     | 82         | 87         | dB                             |
| SINAD                                                  | Signal-to-noise + distortion          | $\text{V}_{\text{IN}} = 2\text{ V}_{\text{PP}}$ , $f_{\text{IN}} = 1\text{ kHz}$                                                                     | 79         | 85         | dB                             |
| THD                                                    | Total harmonic distortion             | $\text{V}_{\text{IN}} = 2\text{ V}_{\text{PP}}$ , $f_{\text{IN}} = 1\text{ kHz}$ ; single-ended input ( $\text{AINN} = \text{AGND} = 0\text{ V}$ )   | -91        | -80        | dB                             |
|                                                        |                                       | $\text{V}_{\text{IN}} = 2\text{ V}_{\text{PP}}$ , $f_{\text{IN}} = 1\text{ kHz}$ ; Differential input over full CM range                             | -92        | -78        | dB                             |
| SFDR                                                   | Spurious-free dynamic range           | $\text{V}_{\text{IN}} = 2\text{ V}_{\text{PP}}$ , $f_{\text{IN}} = 1\text{ kHz}$                                                                     | 80         | 92         | dB                             |
| <b>DIGITAL INPUT (CMOS Logic With Schmitt-Trigger)</b> |                                       |                                                                                                                                                      |            |            |                                |
| $I_{\text{IN}}$                                        | Input current                         | $\text{DGND} \leq \text{V}_{\text{IN}} \leq \text{DVDD}$                                                                                             |            | 7          | $\mu\text{A}$                  |
| $C_{\text{IN}}$                                        | Input capacitance                     |                                                                                                                                                      |            | 4          | $\text{pF}$                    |
| $V_{\text{IH}}$                                        | High-level input voltage              |                                                                                                                                                      | 0.7 x DVDD | DVDD + 0.3 | V                              |
| $V_{\text{IL}}$                                        | Low-level input voltage               |                                                                                                                                                      | -0.3       | 0.3 x DVDD | V                              |
| <b>DIGITAL OUTPUT (CMOS)</b>                           |                                       |                                                                                                                                                      |            |            |                                |
| $C_{\text{LOAD}}$                                      | Output load capacitance               | $f_{\text{CLKIN}} = 21\text{ MHz}$                                                                                                                   | 15         | 30         | $\text{pF}$                    |
| $V_{\text{OH}}$                                        | High-level output voltage             | $I_{\text{OH}} = -20\text{ }\mu\text{A}$                                                                                                             | DVDD - 0.1 |            | V                              |
|                                                        |                                       | $I_{\text{OH}} = -4\text{ mA}$                                                                                                                       | DVDD - 0.4 |            |                                |
| $V_{\text{OL}}$                                        | Low-level output voltage              | $I_{\text{OL}} = 20\text{ }\mu\text{A}$                                                                                                              |            | 0.1        | V                              |
|                                                        |                                       | $I_{\text{OL}} = 4\text{ mA}$                                                                                                                        |            | 0.4        |                                |
| <b>POWER SUPPLY</b>                                    |                                       |                                                                                                                                                      |            |            |                                |
| $\text{AVDD}_{\text{POR}}$                             | AVDD power-on reset threshold voltage | AVDD falling                                                                                                                                         | 2.4        | 2.6        | 2.8                            |
| $I_{\text{AVDD}}$                                      | High-side supply current              | 3 V $\leq$ AVDD $\leq$ 3.6 V                                                                                                                         |            | 6.8        | 9                              |
|                                                        |                                       | 4.5 V $\leq$ AVDD $\leq$ 5.5 V                                                                                                                       |            | 7.8        | 10.5                           |
| $I_{\text{DVDD}}$                                      | Controller-side supply current        | 2.7 V $\leq$ DVDD $\leq$ 3.6 V, $C_{\text{LOAD}} = 15\text{ pF}$                                                                                     |            | 3.4        | 5                              |
|                                                        |                                       | 4.5 V $\leq$ DVDD $\leq$ 5.5 V, $C_{\text{LOAD}} = 15\text{ pF}$                                                                                     |            | 3.7        | 6                              |

- (1) Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as number of LSBs or as a percent of the specified linear full-scale range FSR.
- (2) Offset error drift is calculated using the box method, as described by the following equation:  

$$\text{TCE}_O = (\text{value}_{\text{MAX}} - \text{value}_{\text{MIN}}) / \text{TempRange}$$
- (3) The typical value includes one sigma statistical variation.
- (4) Gain error drift is calculated using the box method, as described by the following equation:  

$$\text{TCE}_G (\text{ppm}) = ((\text{value}_{\text{MAX}} - \text{value}_{\text{MIN}}) / (\text{value} \times \text{TempRange})) \times 10^6$$

## 6.10 Switching Characteristics

over operating ambient temperature range (unless otherwise noted)

| PARAMETER    |                                           | TEST CONDITIONS                                                        | MIN | TYP  | MAX | UNIT |
|--------------|-------------------------------------------|------------------------------------------------------------------------|-----|------|-----|------|
| $f_{CLKIN}$  | CLKIN clock frequency                     | 3.0 V $\leq$ AVDD $\leq$ 5.5 V                                         | 9   | 20   | 21  | MHz  |
|              |                                           | 4.5 V $\leq$ AVDD $\leq$ 5.5 V                                         | 5   | 20   | 21  |      |
|              | CLKIN duty cycle                          |                                                                        | 40% | 50%  | 60% |      |
| $t_{H1}$     | DOUT hold time after rising edge of CLKIN | $C_{LOAD} = 15 \text{ pF}$                                             | 3.5 |      |     | ns   |
| $t_{D1}$     | Rising edge of CLKIN to DOUT valid delay  | $C_{LOAD} = 15 \text{ pF}$                                             |     | 15   |     | ns   |
| $t_r$        | DOUT rise time                            | 10% to 90%, 2.7 V $\leq$ DVDD $\leq$ 3.6 V, $C_{LOAD} = 15 \text{ pF}$ | 2.5 | 6    |     | ns   |
|              |                                           | 10% to 90%, 4.5 V $\leq$ DVDD $\leq$ 5.5 V, $C_{LOAD} = 15 \text{ pF}$ | 3.2 | 6    |     |      |
| $t_f$        | DOUT fall time                            | 10% to 90%, 2.7 V $\leq$ DVDD $\leq$ 3.6 V, $C_{LOAD} = 15 \text{ pF}$ | 2.2 | 6    |     | ns   |
|              |                                           | 10% to 90%, 4.5 V $\leq$ DVDD $\leq$ 5.5 V, $C_{LOAD} = 15 \text{ pF}$ | 2.9 | 6    |     |      |
| $t_{ASTART}$ | Analog start-up time                      | AVDD step to 3.0 V; 0.1%-settling, clock applied                       |     | 0.25 |     | ms   |



**Figure 1. Digital Interface Timing**



**Figure 2. Device Start-Up Timing**

## 6.11 Insulation Characteristics Curves



## 6.12 Typical Characteristics

at AVDD = 5 V, DVDD = 3.3 V, AINP = –1 V to 1 V, AINN = AGND, f<sub>CLKIN</sub> = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



## Typical Characteristics (continued)

at AVDD = 5 V, DVDD = 3.3 V, AINP = –1 V to 1 V, AINN = AGND,  $f_{CLKIN}$  = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



**Figure 12. Offset Error vs Clock Frequency**



**Figure 13. Gain Error Histogram**



**Figure 14. Gain Error vs High-Side Supply Voltage**



**Figure 15. Gain Error vs Temperature**



$f_{CLKIN} < 9$  MHz with  $AVDD \geq 4.5$  V only

**Figure 16. Gain Error vs Clock Frequency**



**Figure 17. Common-Mode Rejection Ratio vs Input Signal Frequency**

## Typical Characteristics (continued)

at AVDD = 5 V, DVDD = 3.3 V, AINP = –1 V to 1 V, AINN = AGND,  $f_{CLKIN}$  = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



## Typical Characteristics (continued)

at AVDD = 5 V, DVDD = 3.3 V, AINP = -1 V to 1 V, AINN = AGND,  $f_{CLKIN}$  = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



**Figure 24. Total Harmonic Distortion vs High-Side Supply Voltage**



**Figure 25. Total Harmonic Distortion vs Temperature**



**Figure 26. Total Harmonic Distortion vs Clock Frequency**



**Figure 27. Total Harmonic Distortion vs Input Signal Frequency**



**Figure 28. Total Harmonic Distortion vs Input Signal Amplitude**



**Figure 29. Spurious-Free Dynamic Range vs High-Side Supply Voltage**

## Typical Characteristics (continued)

at AVDD = 5 V, DVDD = 3.3 V, AINP = –1 V to 1 V, AINN = AGND,  $f_{CLKIN}$  = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



## Typical Characteristics (continued)

at AVDD = 5 V, DVDD = 3.3 V, AINP = –1 V to 1 V, AINN = AGND,  $f_{CLKIN}$  = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



Figure 36. Supply Current vs Supply Voltage



Figure 37. Supply Current vs Temperature



Figure 38. Supply Current vs Clock Frequency

## 7 Detailed Description

### 7.1 Overview

The differential analog input (comprised of input signals AINP and AINN) of the AMC1336-Q1 is a chopper-stabilized instrumentation amplifier, followed by the switched-capacitor input of a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator stage that digitizes the input signal into a 1-bit output stream. The data output DOUT of the converter provides a stream of digital ones and zeros that is synchronous to the externally provided clock source at the CLKIN pin with a frequency in the range of 5 MHz to 21 MHz. The time average of this serial bitstream output is proportional to the analog input voltage. The *Functional Block Diagram* section shows a detailed block diagram of the AMC1336-Q1. The 1.6-G $\Omega$  differential input resistance of the analog input stage supports low gain-error signal sensing in high-voltage applications using resistive dividers. The external clock input simplifies the synchronization of multiple current-sensing channels on the system level.

The silicon-dioxide ( $\text{SiO}_2$ )-based capacitive isolation barrier supports a high level of magnetic field immunity, as described in the *ISO72x Digital Isolator Magnetic-Field Immunity* application report, available for download at [www.ti.com](http://www.ti.com).

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Analog Input

The AMC1336-Q1 incorporates front-end circuitry that contains an instrumentation amplifier, followed by a  $\Delta\Sigma$  modulator. To support a bipolar input range with a unipolar high-side supply AVDD, the device uses a charge pump to simplify the overall system design and minimize circuit cost. For reduced offset and offset drift, the input buffer is chopper-stabilized with the switching frequency set at  $f_{\text{CLKIN}} / 32$ . [Figure 39](#) illustrates the spur created by the switching frequency.

## Feature Description (continued)



sinc<sup>3</sup> filter, OSR = 1,  $f_{\text{CLKIN}} = 20 \text{ MHz}$ ,  $f_{\text{IN}} = 1 \text{ kHz}$

**Figure 39. Quantization Noise Shaping**

The linearity and noise performance of the device are ensured only when the differential analog input voltage remains within the specified linear full-scale range (FSR), that is  $\pm 1 \text{ V}$ , and within the specified input common-mode range.

Figure 40 shows the specified common-mode input voltage that applies for the full-scale input voltage range as specified in this document.

If smaller input signals are used, the operational common-mode input voltage range widens. Figure 41 shows the common-mode input voltage that applies with no differential input signal; that is, when the voltage applied on AINP is equal to the voltage applied on AINN. The common-mode input voltage range scales with the actual differential input voltage between this range and the range in Figure 40.



## Feature Description (continued)

There are two restrictions on the analog input signals (AINP and AINN). First, if the input voltage exceeds the range AGND – 5 V to AVDD + 0.5 V, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turn on. In addition, the linearity and noise performance of the device are ensured only when the differential analog input voltage remains within the specified linear full-scale range (FSR) and within the specified input common-mode range.

### 7.3.2 Modulator

The modulator implemented in the AMC1336-Q1, as conceptualized in [Figure 42](#), is a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator. The analog input voltage  $V_{IN}$  and the output  $V_5$  of the 1-bit digital-to-analog converter (DAC) are subtracted, providing an analog voltage  $V_1$  at the input of the first integrator stage. The output of the first integrator feeds the input of the second integrator stage, resulting in an output voltage  $V_3$  that is differentiated with the input signal  $V_{IN}$  and the output of the first integrator  $V_2$ . Depending on the polarity of the resulting voltage  $V_4$ , the output of the comparator is changed. In this case, the 1-bit DAC responds on the next clock pulse by changing the associated analog output voltage  $V_5$ , causing the integrators to progress in the opposite direction and forcing the value of the integrator output to track the average value of the input.



**Figure 42. Block Diagram of a Second-Order Modulator**

As depicted in [Figure 39](#), the modulator shifts the quantization noise to high frequencies. Therefore, use a low-pass digital filter at the output of the device to increase the overall performance. This filter is also used to convert from the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). TI's microcontroller families [TMS320F2807x](#) and [TMS320F2837x](#) offer a suitable programmable, hardwired filter structure termed a *sigma-delta filter module* (SDFM) optimized for usage with the AMC1336-Q1. Furthermore, the SD24\_B converters on the [MSP430F677x](#) microcontrollers offer a path to directly access the integrated sinc filters for a simple system-level solution for multichannel, isolated current sensing. Alternatively, a field-programmable gate array (FPGA) can be used to implement the filter.

## Feature Description (continued)

### 7.3.3 Isolation Channel Signal Transmission

The AMC1336-Q1 uses an on-off keying (OOK) modulation scheme to transmit the modulator output bitstream across the capacitive  $\text{SiO}_2$ -based isolation barrier. The transmitter modulates the bitstream at TX IN in [Figure 43](#) with an internally-generated, 480-MHz carrier across the isolation barrier to represent a digital *one* and sends a *no signal* to represent the digital zero. The receiver demodulates the signal after advanced signal conditioning and produces the output. The symmetrical design of each isolation channel improves the common-mode transient immunity (CMTI) performance and reduces the radiated emissions caused by the high-frequency carrier. [Figure 43](#) shows the block diagram of an isolation channel integrated in the AMC1336-Q1.



**Figure 43. Block Diagram of an Isolation Channel**

[Figure 44](#) shows the concept of the on-off keying scheme.



**Figure 44. OOK-Based Modulation Scheme**

## Feature Description (continued)

### 7.3.4 Clock Input

The AMC1336-Q1 system clock is provided externally at the CLKIN pin. The clock signal must be applied continuously for proper device operation.

To support the bipolar input voltage range with a unipolar high-side supply AVDD, the AMC1336-Q1 includes a charge pump. This charge pump stops operating if the clock signal is below the specified frequency range or if the signal is paused or missing. In that case, the input bias current increases beyond the specified range and significantly reduces the input resistance of the device. When the clock signal is paused or missing, the modulator stops the analog signal conversion and the digital output signal remains frozen in the last logic state. When the clock signal is applied again after a pause, the internal analog circuitry biasing must settle for proper device performance. In this case, consider the  $t_{\text{START}}$  specification in the *Switching Characteristics* table.

### 7.3.5 Digital Output

A differential input signal of 0 V ideally produces a stream of ones and zeros that are high 50% of the time. A differential input of 1 V produces a stream of ones and zeros that are high 90% of the time. With 16 bits of resolution, that percentage ideally corresponds to code 58982 (an unsigned code). A differential input of -1 V produces a stream of ones and zeros that are high 10% of the time and ideally results in code 6553 with 16-bit resolution. These input voltages are also the specified linear range of the AMC1336-Q1 with performance as specified in this document. If the input voltage value exceeds this range, the output of the modulator shows nonlinear behavior when the quantization noise increases. The output of the modulator clips with a stream of only zeros with an input less than or equal to -1.25 V or with a stream of only ones with an input greater than or equal to 1.25 V. In this case, however, the AMC1336-Q1 generates a single 1 (if the input is at negative full-scale) or 0 every 128 clock cycles to indicate proper device function (see the *AVDD Diagnostics and Fail-Safe Output* section for more details). Figure 45 shows the input voltage versus the output modulator signal.



**Figure 45. Analog Input versus the AMC1336-Q1 Modulator Output**

Equation 1 calculates the density of ones in the output bitstream for any input voltage value (with the exception of a full-scale input signal, as described in the *Output Behavior in Case of a Full-Scale Input* section):

$$\frac{V_{\text{IN}} + V_{\text{Clipping}}}{2 \times V_{\text{Clipping}}} \quad (1)$$

The modulator bitstream on the DOUT pin changes with the rising edge of the clock signal applied on the CLKIN pin. Use the rising edge of the clock to latch the modulator bitstream at the input of the digital filter device.

## Feature Description (continued)

The AMC1336-Q1 features a slew-rate-controlled output stage that reduces the over- and undershoots of the output amplitude and radiated emissions of the DOUT line in the system. [Figure 46](#) and [Figure 47](#) show examples of rising and falling edges of DOUT with different capacitive loads.



## 7.4 Device Functional Modes

The AMC1336-Q1 is operational when the power supplies AVDD and DVDD, and the clock signal CLKIN are applied, as specified in the *Recommended Operating Conditions* and *Switching Characteristics* tables.

### 7.4.1 Output Behavior in Case of a Full-Scale Input

Figure 48 shows that if a full-scale input signal is applied to the AMC1336-Q1 (that is,  $V_{IN} \geq V_{Clipping}$ ), the device generates a single one or zero every 128 bits at DOUT, depending on the actual polarity of the signal being sensed. This feature can be used for advanced system-level diagnostics to differentiate between system failures caused by missing high-side supply AVDD or input overvoltage events.



**Figure 48. Out-of-Range Output of the AMC1336-Q1**

### 7.4.2 AVDD Diagnostics and Fail-Safe Output

In the case of a missing high-side supply voltage AVDD, the output of a  $\Delta\Sigma$  modulator is not defined and can cause a system malfunction. In systems with high safety requirements, this behavior is not acceptable. As shown in Figure 49, the AMC1336-Q1 implements an AVDD diagnostics and fail-safe output function that ensures that the output DOUT of the device offers a steady-state bitstream of logic 0's in case of a missing AVDD. Sample at least 128 CLKIN cycles in order to distinguish a missing AVDD condition from an input underrange condition.



**Figure 49. Fail-Safe Output of the AMC1336-Q1**

## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

#### 8.1.1 Digital Filter Usage

The modulator generates a bitstream that is processed by a digital filter to obtain a digital word similar to a conversion result of a conventional analog-to-digital converter (ADC). [Equation 2](#) shows a sinc<sup>3</sup>-type filter, which is a very simple filter that is built with minimal effort and hardware:

$$H(z) = \left( \frac{1 - z^{-OSR}}{1 - z^{-1}} \right)^3 \quad (2)$$

This filter provides the best output performance at the lowest hardware size (count of digital gates) for a second-order modulator. All the characterization in this document is also done with a sinc<sup>3</sup> filter with an oversampling ratio (OSR) of 256 and an output word width of 16 bits.

An example code for implementing a sinc<sup>3</sup> filter in an FPGA is discussed in the [Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications](#) application note, available for download at [www.ti.com](http://www.ti.com).

## 8.2 Typical Application

Isolated  $\Delta\Sigma$  modulators are widely used in onboard charger (OBC) and traction inverter designs because of their high AC and DC performance. The input structure of the AMC1336-Q1 is optimized for use with high-impedance resistor dividers. The  $\pm 1\text{-V}$ , differential input enables sensing of positive and negative voltages in the system.

Figure 50 shows a simplified schematic of a traction inverter application with the AMC1336-Q1 used for output phase voltage sensing. In this example, the ground reference point for the microcontroller is not connected by any means to the power stage. This configuration is usually the case in systems with the microcontroller located on a dedicated control card or PCB.

Current feedback is performed with shunt resistors ( $R_{\text{SHUNT}}$ ) and TI's **AMC1305M05-Q1** isolated modulators. Depending on the system design, either all three or only two motor phase currents are sensed.

Depending on the overall digital processing power requirements and with a total of eight  $\Delta\Sigma$  modulator bitstreams to be processed by the microcontroller (MCU), a derivate from either the low-cost single-core **TMS320F2807x** or the dual-core **TMS320F2837x** families can be used in this application.



**Figure 50. The AMC1336-Q1 in a Frequency Inverter Application**

## Typical Application (continued)

Figure 51 shows an additional example of the AMC1336-Q1 used for DC-link and  $V_{BUS}$  voltage sensing in an onboard charger. Also in this case, the microcontroller is located on a dedicated control card and the AMC1305M05-Q1 is used for shunt-based current sensing.



Figure 51. The in an On-Board Charger Application

## Typical Application (continued)

### 8.2.1 Design Requirements

Table 1 lists the parameters for this typical application.

**Table 1. Design Requirements**

| PARAMETER                                                                 | VALUE                       |
|---------------------------------------------------------------------------|-----------------------------|
| Supply voltage                                                            | 3.3 V                       |
| Voltage drop across the sensing resistor $R_{DC1}$ for a linear response  | 1 V (maximum)               |
| Voltage drop across the sensing resistors $R_{AC3}$ for a linear response | $\pm 1$ V (maximum)         |
| Current through the sensing resistors $R_{ACx}$                           | $\pm 100$ $\mu$ A (maximum) |

### 8.2.2 Detailed Design Procedure

Use Ohm's Law to calculate the minimum total resistance of the resistive dividers to limit the cross current to the desired values:

- For the voltage sensing on the DC bus:  $R_{DC1} + R_{DC2} + R_{DC3} = V_{BUS} / I_{DC}$
- For the voltage sensing on the output phases U, V, and W:  $R_{AC1} + R_{AC2} + R_{AC3} = V_{PHASE\ (max)} / I_{AC}$

Consider the following two restrictions to choose the proper value of the resistors  $R_{DC3}$  and  $R_{AC3}$ :

- The voltage drop caused by the nominal voltage range of the system must not exceed the recommended input voltage range for a linear response of the AMC1336-Q1:  $V_{x3} \leq V_{FSR}$
- The voltage drop caused by the maximum allowed system overvoltage must not exceed the input voltage that causes a clipping output:  $V_{x3} \leq V_{Clipping}$

Use similar approach for calculation of the shunt resistor values  $R_{SHUNT}$  and see the [AMC1305M05-Q1](#) for further details.

Table 2 lists examples of nominal E96-series (1% accuracy) resistor values for systems using 600 V and 800 V on the DC bus.

**Table 2. Resistor Value Examples for DC Bus Sensing**

| PARAMETER                                            | 600-V DC BUS    | 800-V DC BUS    |
|------------------------------------------------------|-----------------|-----------------|
| Resistive divider resistor $R_{DC1}$                 | 3.01 M $\Omega$ | 4.22 M $\Omega$ |
| Resistive divider resistor $R_{DC2}$                 | 3.01 M $\Omega$ | 4.22 M $\Omega$ |
| Sense resistor $R_{DC3}$                             | 10 k $\Omega$   | 10.5 k $\Omega$ |
| Resulting current through resistive divider $I_{DC}$ | 99.5 $\mu$ A    | 94.7 $\mu$ A    |
| Resulting voltage drop on sense resistor $V_{RDC3}$  | 0.995 V         | 0.994 V         |

Table 3 lists examples of nominal E96-series (1% accuracy) resistor values for systems using 230 V and 690 V on the input or output phases.

**Table 3. Resistor Value Examples for Phase Voltage Sensing**

| PARAMETER                                            | $\pm 400$ -V <sub>AC</sub> PHASE | $\pm 690$ -V <sub>AC</sub> PHASE |
|------------------------------------------------------|----------------------------------|----------------------------------|
| Resistive divider resistor $R_{AC1}$                 | 2.0 M $\Omega$                   | 3.48 M $\Omega$                  |
| Resistive divider resistor $R_{AC2}$                 | 2.0 M $\Omega$                   | 3.48 M $\Omega$                  |
| Sense resistor $R_{AC3}$                             | 10.0 k $\Omega$                  | 10.0 k $\Omega$                  |
| Resulting current through resistive divider $I_{AC}$ | 99.8 $\mu$ A                     | 99.0 $\mu$ A                     |
| Resulting voltage drop on sense resistor $V_{RAC3}$  | $\pm 0.998$ V                    | $\pm 0.990$ V                    |

Use a power supply with a nominal voltage of 3.3 V for DVDD to directly connect all modulators to the microcontroller.

For modulator output bitstream filtering, a device from TI's [TMS320F2807x](#) family of low-cost microcontrollers (MCUs) or [TMS320F2837x](#) family of dual-core MCUs is recommended. These MCU families support up to eight channels of dedicated hardwired filter structures called sigma-delta filter modules (SDFMs) that significantly simplify system level design by offering two filtering paths per channel: one providing high accuracy results for the control loop and one that offers a fast response path for overcurrent detection. Use one of the pulse-width modulation (PWM) sources inside the MCU to generate the clock for the modulators and for easy synchronization of all feedback signals and the switching control of the gate drivers.

### 8.2.3 Input Filter Design

TI recommends placing an RC filter in front of a  $\Delta\Sigma$  modulator to improve signal-to-noise performance of the signal path. Design the input filter such that:

- The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency of the  $\Delta\Sigma$  modulator
- The DC impedance of the filter does not generate significant voltage drop in the analog input lines
- The source impedance of the analog inputs are equal

For most applications, the structure shown in [Figure 52](#) achieves excellent performance.



**Figure 52. Differential Input Filter**

### 8.2.4 Application Curve

The effective number of bits (ENOB) is often used to compare the performance of ADCs and  $\Delta\Sigma$  modulators. [Figure 53](#) shows the ENOB of the AMC1336-Q1 with different oversampling ratios. In this document, this number is calculated from the SINAD by using following equation:  $SINAD = 1.76 \text{ dB} + 6.02 \times ENOB$ .



**Figure 53. Measured Effective Number of Bits versus Oversampling Ratio**

### 8.2.5 What to Do and What Not to Do

Do not leave the inputs of the AMC1336-Q1 unconnected (floating) when the device is powered up. If either modulator input is left floating, the input bias current can drive this input beyond the specified common-mode input voltage range. If both inputs are beyond that range, the gain of the front-end diminishes and the output bitstream is not valid.

## 9 Power Supply Recommendations

In a typical frequency-inverter application, the high-side power supply (AVDD) for the AMC1336-Q1 is generated from the controller-side supply (DVDD) of the device by an isolated dc/dc converter circuit. Figure 54 shows a low-cost solution based on the push-pull driver SN6501 and a transformer that supports the desired isolation voltage ratings. TI recommends using a low-ESR decoupling capacitor of 0.1  $\mu$ F and an additional capacitor of minimum 1  $\mu$ F for both supplies of the AMC1336-Q1. Place these decoupling capacitors as close as possible to the device power-supply pins to minimize supply current loops and electromagnetic emissions.

The AMC1336-Q1 does not require any specific power up sequencing. Consider the analog settling time  $t_{\text{START}}$  as specified in the *Switching Characteristics* table after ramp up of the AVDD high-side supply.

Connect the high-side ground pin AGND of the AMC1336-Q1 to one of the analog inputs AINx to avoid common-mode input voltage range violations.



Figure 54. Decoupling the AMC1336-Q1

## 10 Layout

## 10.1 Layout Guidelines

Figure 55 shows an example layout that is used on the AMC1336-Q1 evaluation module. For best performance, place the smaller 0.1- $\mu$ F decoupling capacitors (C7 and C9) as close as possible to the AMC1336-Q1 power-supply pins, followed by the additional C1 and C11 capacitors with a minimum value of 1  $\mu$ F. The resistors and capacitors used for the analog input filter (R1, R2, C4, C5, and C8) are placed next to the decoupling capacitors. Use 1206-size, SMD-type, ceramic decoupling capacitors and route the traces to the AINx pins underneath. Connect the supply voltage sources in a way that allows the supply current to flow through the pads of the decoupling capacitors before powering the device.

Consider use of RC filters on the digital clock and data lines to reduce reflections and slew rate that cause radiated emissions. The AMC1336-Q1 evaluation module offers placeholders for RC filters (termed R8 and C13 in [Figure 55](#)) for the CLKIN line, and R7 and C12 for the DOUT line.

## 10.2 Layout Example



**Figure 55. Recommended Layout of the AMC1336-Q1**

## 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Device Nomenclature

##### 11.1.1.1 *Isolation Glossary*

See the [Isolation Glossary](#)

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, [TMS320F28004x Piccolo™ Microcontrollers](#) data sheet
- Texas Instruments, [TMS320F2807x Piccolo™ Microcontrollers](#) data sheet
- Texas Instruments, [TMS320F2837xD Dual-Core Delfino™ Microcontrollers](#) data sheet
- Texas Instruments, [ISO72x Digital Isolator Magnetic-Field Immunity](#)
- Texas Instruments, [MSP430F677x Polyphase Metering SoCs](#) data sheet
- Texas Instruments, [AMC1210 Quad Digital Filter for 2nd-Order Delta-Sigma Modulator](#) data sheet
- Texas Instruments, [Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications](#) application report
- Texas Instruments, [AMC1306x Small, High-Precision, Reinforced Isolated Delta-Sigma Modulators With High CMIT](#) data sheet
- Texas Instruments, [CDCLVC11xx 3.3-V and 2.5-V LVCMOS High-Performance Clock Buffer Family](#) data sheet
- Texas Instruments, [SN6501 Transformer Driver for Isolated Power Supplies](#) data sheet
- Texas Instruments, [AMC1303, AMC1306, and AMC1336 Evaluation Module](#) user's guide

### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](#). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Support Resources

[TI E2ETM support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.6 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

 ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

#### SLYZ022 — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| AMC1336QDWVRQ1        | Active        | Production           | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 125   | AMC1336Q            |
| AMC1336QDWVRQ1.A      | Active        | Production           | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 125   | AMC1336Q            |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF AMC1336-Q1 :**

- Catalog : [AMC1336](#)

---

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| AMC1336QDWVRQ1 | SOIC         | DWV             | 8    | 1000 | 330.0              | 16.4               | 12.05   | 6.15    | 3.3     | 16.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC1336QDWVRQ1 | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |

# PACKAGE OUTLINE

DWV0008A



SOIC - 2.8 mm max height

SOIC



4218796/A 09/2013

## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.

DWV0008A

SOIC - 2.8 mm max height

SOIC



LAND PATTERN EXAMPLE  
9.1 mm NOMINAL CLEARANCE/CREEPAGE  
SCALE:6X



SOLDER MASK DETAILS

4218796/A 09/2013

NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DWV0008A

SOIC - 2.8 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4218796/A 09/2013

NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025