









**DLP2000** JAJSHA6B - MARCH 2019 - REVISED MAY 2022

# **DLP2000 (.2 nHD) DMD**

## 1 特長

- 超小型の 0.2 インチ (5.55mm) 対角マイクロミラー・ア
  - マイクロメートル・サイズのアルミ製ミラーを直交に 配置した 640 × 360 アレイ
  - マイクロミラー・ピッチ:7.56 ミクロン
  - マイクロミラー傾斜角:12°(平面に対して)
  - コーナー照明による最適な効率と光学エンジン・サ イズ
- 専用の DLPC2607 ディスプレイ・コントローラと DLPA1000 PMIC/LED ドライバによる信頼性の高い 動作

## 2 アプリケーション

- 次のような IoT (Internet of Things) デバイス:
  - コントロール・パネル
  - セキュリティ・システム
  - サーモスタット
- ウェアラブル・ディスプレイ
- 次のような製品の組み込みディスプレイ:
  - タブレット
  - カメラ
  - 人工知能 (AI) アシスタント
- マイクロ・デジタル・サイネージ
- 超低消費電力のスマート・アクセサリ・プロジェクタ

## 3 概要

DLP2000 デジタル・マイクロミラー・デバイス (DMD) は、 デジタル制御の **MOEMS** electromechanical system) 空間光変調器 (SLM) です。 適切な光学システムと組み合わせることで、DLP2000 DMD は鮮明で高-品質の画像または映像を表示できま す。DLP2000 は、DLP2000 DMD および DLPC2607 デ ィスプレイ・コントローラで構成される チップセットの一部で す。このチップセットは、DLPA1000 PMIC/LED ドライバ でもサポートされています。DLP2000 は小型であるため、 a 小さな外形と低消費電力が重視される携帯機器に最適 です。小型のパッケージと 小さなサイズの LED により、高 効率で堅牢な光エンジンを実現できます。

DLP2000 DMD を使用して設計を開始する方法について は、「TI DLP®Pico™ ディスプレイ・テクノロジーを使用した 設計の開始」ページを参照してください。

DLP2000 には、設計期間の短縮に役立つ定評あるリソー スが用意されており、これには量産可能な光モジュール、 光モジュール・メーカー、デザイン・ハウスが含まれます。

## 製品情報(1)

| 部品番号    | パッケージ    | 本体サイズ (公称)       |
|---------|----------|------------------|
| DLP2000 | FQC (42) | 14.12mm × 4.97mm |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。



アプリケーション概略



## **Table of Contents**

| 1 特長                                                  | 1  | 7.5 Window Characteristics and Optics                | 18 |
|-------------------------------------------------------|----|------------------------------------------------------|----|
| 2 アプリケーション                                            |    | 7.6 Micromirror Array Temperature Calculation        | 19 |
| 3 概要                                                  |    | 7.7 Micromirror Landed-On/Landed-Off Duty Cycle      | 20 |
| 4 Revision History                                    |    | 8 Application and Implementation                     | 23 |
| 5 Pin Configuration and Functions                     |    | 8.1 Application Information                          | 23 |
| S Specifications                                      |    | 8.2 Typical Application                              |    |
| 6.1 Absolute Maximum Ratings                          |    | 9 Power Supply Recommendations                       | 25 |
| 6.2 Storage Conditions                                |    | 9.1 Power Supply Power-Up Procedure                  | 25 |
| 6.3 ESD Ratings                                       |    | 9.2 Power Supply Power-Down Procedure                | 25 |
| 6.4 Recommended Operating Conditions                  |    | 10 Layout                                            | 28 |
| 6.5 Thermal Information                               |    | 10.1 Layout Guidelines                               | 28 |
| 6.6 Electrical Characteristics                        | 8  | 10.2 Layout Example                                  |    |
| 6.7 Timing Requirements                               | 9  | 11 Device and Documentation Support                  |    |
| 6.8 System Mounting Interface Loads                   |    | 11.1 Third-Party Products Disclaimer                 | 30 |
| 6.9 Physical Characteristics of the Micromirror Array |    | 11.2 Device Support                                  |    |
| 6.10 Micromirror Array Optical Characteristics        | 14 | 11.3 Related Links                                   |    |
| 6.11 Window Characteristics                           |    | 11.4 Receiving Notification of Documentation Updates |    |
| 6.12 Chipset Component Usage Specification            | 16 | 11.5 サポート・リソース                                       | 31 |
| 7 Detailed Description                                |    | 11.6 Trademarks                                      |    |
| 7.1 Overview                                          | 17 | 11.7 Electrostatic Discharge Caution                 | 31 |
| 7.2 Functional Block Diagram                          | 17 | 11.8 Glossary                                        | 31 |
| 7.3 Feature Description                               |    | 12 Mechanical, Packaging, and Orderable              |    |
| 7.4 Device Functional Modes                           |    | Information                                          | 32 |
|                                                       |    |                                                      |    |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (November 2021) to Revision B (May 2022)   | Page                          |
|--------------------------------------------------------------------|-------------------------------|
| <ul><li>このドキュメントは、最新のテキサス・インスツルメンツおよび業界データシート標準に準拠し</li></ul>      | <br>て更新されています。 <mark>1</mark> |
| Updated Micromirror Array Optical Characteristics                  | 14                            |
| Changes from Revision * (April 2019) to Revision A (November 2021) | Page                          |
| ・ 文書全体にわたって表、図、相互参照の採番方法を更新                                        | 1                             |
| Updated  T <sub>DELTA</sub>   MAX from 30°C to 15°C                | 7                             |

# **5 Pin Configuration and Functions**



図 5-1. FQC Package 42-Pin LGA Bottom View

表 5-1. Pin Functions

| PII         | N    |       |        | χ 3-1. FII   |                            |                            |
|-------------|------|-------|--------|--------------|----------------------------|----------------------------|
|             |      | TYPE  | SIGNAL | DATA<br>RATE | DESCRIPTION                | PACKAGE NET<br>LENGTH (mm) |
| NAME        | NO.  |       |        | IVAIL        |                            | ELIGITI (IIIII)            |
| DATA INPUTS |      |       |        |              |                            |                            |
| DATA(0)     | J13  | Input | LVCMOS | DDR          | Input data bus             | 8.83                       |
| DATA(1)     | J2   | Input | LVCMOS | DDR          | Input data bus             | 7.53                       |
| DATA(2)     | J4   | Input | LVCMOS | DDR          | Input data bus             | 6.96                       |
| DATA(3)     | J6   | Input | LVCMOS | DDR          | Input data bus             | 7.05                       |
| DATA(4)     | J7   | Input | LVCMOS | DDR          | Input data bus             | 7.56                       |
| DATA(5)     | J8   | Input | LVCMOS | DDR          | Input data bus             | 7.07                       |
| DATA(6)     | J12  | Input | LVCMOS | DDR          | Input data bus             | 7.61                       |
| DATA(7)     | J10  | Input | LVCMOS | DDR          | Input data bus             | 7.68                       |
| DATA(8)     | K4   | Input | LVCMOS | DDR          | Input data bus             | 7.31                       |
| DATA(9)     | K2   | Input | LVCMOS | DDR          | Input data bus             | 6.76                       |
| DATA(10)    | K7   | Input | LVCMOS | DDR          | Input data bus             | 8.18                       |
| DATA(11)    | K6   | Input | LVCMOS | DDR          | Input data bus             | 7.81                       |
| DCLK        | K9   | Input | LVCMOS |              | Input data clock           | 7.78                       |
| CONTROL INF | PUTS |       | •      |              | •                          |                            |
| LOADB       | K10  | Input | LVCMOS | DDR          | Parallel latch load enable | 7.64                       |



# 表 5-1. Pin Functions (continued)

| PIN        |     |       |        | DATA |                                                                                                                                                                             | PACKAGE NET |
|------------|-----|-------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| NAME       | NO. | TYPE  | SIGNAL | RATE | DESCRIPTION                                                                                                                                                                 | LENGTH (mm) |
| SCTRL      | K12 | Input | LVCMOS | DDR  | Serial control (sync)                                                                                                                                                       | 8.62        |
| DRC_BUS    | K14 | Input | LVCMOS |      | Reset control serial bus. synchronous to rising edge of DCLK. Bond pad does not connect to internal pull down.                                                              | 7.28        |
| DRC_OEZ    | K18 | Input | LVCMOS |      | Active low. Output enable signal for internal reset driver circuitry. Bond pads do not connect to internal pulldown.                                                        | 4.69        |
| DRC_STROBE | J15 | Input | LVCMOS |      | Rising edge on DRC_STROBE latches in the control signals. Synchronous to rising edge of DCLK. Bond pad does not connect to internal pulldown.                               |             |
| SAC_BUS    | K16 | Input | LVCMOS |      | Stepped address control serial bus. Synchronous to rising edge of DCLK. Bond pad does not connect to internal pulldown.                                                     | 8.17        |
| SCAN_TEST  | K20 | Input | LVCMOS |      | MUX'ed output for scanned chip ID                                                                                                                                           | 1.18        |
| POWER      | 1   |       |        |      |                                                                                                                                                                             |             |
| VBIAS      | J16 | Power |        |      | Power supply for positive bias level of mirror reset signal                                                                                                                 |             |
| VOFFSET    | K15 | Power |        |      | Power supply for high voltage CMOS logic.<br>Power supply for stepped high voltage at<br>mirror address electrodes. Power supply for<br>offset level of mirror reset signal |             |
| VRESET     | J20 | Power |        |      | Power supply for negative reset level of mirror reset signal                                                                                                                |             |
| VCC        | J1  | Power |        |      |                                                                                                                                                                             |             |
| VCC        | J11 | Power |        |      | Power supply for low voltage CMOS logic.                                                                                                                                    |             |
| VCC        | J21 | Power |        |      | Power supply for normal high voltage at mirror address electrodes. Power supply for                                                                                         |             |
| VCC        | K1  | Power |        |      | offset level of mirror reset signal during                                                                                                                                  |             |
| VCC        | K11 | Power |        |      | power down                                                                                                                                                                  |             |
| VCC        | K21 | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J3  | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J5  | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J9  | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J14 | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J17 | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J18 | Power |        |      |                                                                                                                                                                             |             |
| VSS        | J19 | Power |        |      | Common return. Ground for all power                                                                                                                                         |             |
| VSS        | K3  | Power |        |      |                                                                                                                                                                             |             |
| VSS        | K5  | Power |        |      | 1                                                                                                                                                                           |             |
| VSS        | K8  | Power |        |      | 1                                                                                                                                                                           |             |
| VSS        | K13 | Power |        |      | 1                                                                                                                                                                           |             |
| VSS        | K17 | Power |        |      | 1                                                                                                                                                                           |             |
| VSS        | K19 | Power |        |      | 1                                                                                                                                                                           |             |



## Pin Functions—Test Pads

| Electrical Test Pad | DLP® System Board |  |  |
|---------------------|-------------------|--|--|
| A1                  | Do not connect.   |  |  |
| A3                  | Do not connect.   |  |  |
| A5                  | Do not connect.   |  |  |
| A7                  | Do not connect.   |  |  |
| A9                  | Do not connect.   |  |  |
| A11                 | Do not connect.   |  |  |
| A13                 | Do not connect.   |  |  |
| A15                 | Do not connect.   |  |  |
| A17                 | Do not connect.   |  |  |
| A19                 | Do not connect.   |  |  |
| A21                 | Do not connect.   |  |  |
| A23                 | Do not connect.   |  |  |
| A25                 | Do not connect.   |  |  |
| A27                 |                   |  |  |
|                     | Do not connect.   |  |  |
| A29                 | Do not connect.   |  |  |
| A31                 | Do not connect.   |  |  |
| A33                 | Do not connect.   |  |  |
| A35                 | Do not connect.   |  |  |
| A37                 | Do not connect.   |  |  |
| A39                 | Do not connect.   |  |  |
| A41                 | Do not connect.   |  |  |
| B2                  | Do not connect.   |  |  |
| B4                  | Do not connect.   |  |  |
| B6                  | Do not connect.   |  |  |
| B38                 | Do not connect.   |  |  |
| C3                  | Do not connect.   |  |  |
| D4                  | Do not connect.   |  |  |
| E4                  | Do not connect.   |  |  |
| F3                  | Do not connect.   |  |  |
| G2                  | Do not connect.   |  |  |
| G4                  | Do not connect.   |  |  |
| G6                  | Do not connect.   |  |  |
| G38                 | Do not connect.   |  |  |
| H1                  | Do not connect.   |  |  |
| H3                  | Do not connect.   |  |  |
| H5                  | Do not connect.   |  |  |
| H7                  | Do not connect.   |  |  |
| H9                  | Do not connect.   |  |  |
| H11                 | Do not connect.   |  |  |
| H13                 | Do not connect.   |  |  |
| H15                 | Do not connect.   |  |  |
| H17                 | Do not connect.   |  |  |
| H19                 | Do not connect.   |  |  |
| H21                 | Do not connect.   |  |  |
| H23                 | Do not connect.   |  |  |
|                     |                   |  |  |



#### Pin Functions—Test Pads (continued)

| Electrical Test Pad | DLP® System Board |
|---------------------|-------------------|
| H25                 | Do not connect.   |
| H27                 | Do not connect.   |
| H29                 | Do not connect.   |
| H31                 | Do not connect.   |
| H33                 | Do not connect.   |
| H35                 | Do not connect.   |
| H37                 | Do not connect.   |
| H39                 | Do not connect.   |
| H41                 | Do not connect.   |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                            |                                                                                                               | MIN  | MAX                       | UNIT |
|-----------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|---------------------------|------|
| Supply Voltage  | V <sub>CC</sub>                            | LVCMOS logic supply voltage <sup>(2)</sup>                                                                    | -0.5 | 4                         | V    |
|                 | V <sub>OFFSET</sub>                        | Mirror electrode and HVCMOS voltage <sup>(2)</sup>                                                            | -0.5 | 8.75                      | V    |
|                 | V <sub>BIAS</sub>                          | Mirror electrode voltage                                                                                      | -0.5 | 17                        | V    |
|                 | V <sub>BIAS</sub> – V <sub>OFFSET</sub>    | Supply voltage delta <sup>(3)</sup>                                                                           |      | 8.75                      | V    |
|                 | V <sub>RESET</sub>                         | Mirror electrode voltage                                                                                      | -11  | 0.5                       | V    |
| Input Voltage   | Input voltage: other inputs                | See <sup>(2)</sup> .                                                                                          | -0.5 | V <sub>CC</sub> + 0.3     | V    |
| Clock Frequency | D <sub>CLK</sub>                           | Clock frequency                                                                                               | 60   | 80                        | MHz  |
| Environmental   | T and T                                    | Temperature—operational <sup>(4)</sup>                                                                        | -20  | 90                        | °C   |
|                 | T <sub>ARRAY</sub> and T <sub>WINDOW</sub> | Temperature—non-operational <sup>(4)</sup>                                                                    | -40  | 90                        | °C   |
|                 | T <sub>DP</sub>                            | Dew point temperature—operating and non-operating (non-condensing)                                            |      | See note <sup>(5)</sup> . | °C   |
|                 | T <sub>DELTA</sub>                         | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(6)</sup> |      | 30                        | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values are with respect to GND (V<sub>SS</sub>). V<sub>OFFSET</sub>, V<sub>CC</sub>, V<sub>BIAS</sub>, V<sub>RESET</sub> and V<sub>SS</sub> power supplies are required for the normal DMD operating mode.
- (3) To prevent excess current, the supply voltage delta  $|V_{BIAS} V_{OFFSET}|$  must be less than 8.75 V.
- (4) The highest temperature of the active array (as calculated in セクション 7.6) or of any point along the Window Edge as defined in 🗵 7-1.
- (5) The DLP2000 DMD is intended for use in well controlled, low dew point environments. Please contact your local TI sales person or TI distributor representative to determine if this device is suitable for your application and operating environment compared to other DMD solutions. DLP® Products offers a broad portfolio of DMDs suitable for a wide variety of applications.
- (6) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 7-1.

## **6.2 Storage Conditions**

Applicable before the DMD is installed in the final product

|           |                 | MIN | MAX | UNIT |
|-----------|-----------------|-----|-----|------|
| $T_{DMD}$ | DMD Temperature | -40 | 85  | °C   |

Submit Document Feedback

Product Folder Links: DLP2000

## **6.2 Storage Conditions (continued)**

Applicable before the DMD is installed in the final product

|          |                       |                  | MIN | MAX                     | UNIT |
|----------|-----------------------|------------------|-----|-------------------------|------|
| $T_{DP}$ | Dew Point Temperature | (non-condensing) |     | See Note <sup>(1)</sup> | °C   |

(1) The DLP2000 DMD is intended for use in well controlled, low dew point environments. Please contact your local TI sales person or TI distributor representative to determine if this device is suitable for your application and operating environment compared to other DMD solutions. DLP Products offers a broad portfolio of DMDs suitable for a wide variety of applications.

## 6.3 ESD Ratings

|                 |                              |                                                                   | VALUE | UNIT |
|-----------------|------------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(E</sub> | (SD) Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.4 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)

|                   |                     |                                                                                                                    | MIN                 | NOM                        | MAX                 | UNIT               |
|-------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------|---------------------|--------------------|
|                   | V <sub>CC</sub>     | LVCMOS logic power supply voltage <sup>(1)</sup>                                                                   | 1.65                | 1.8                        | 1.95                | V                  |
|                   | V <sub>OFFSET</sub> | Mirror electrode and HVCMOS voltage <sup>(1)</sup>                                                                 | 8.25                | 8.5                        | 8.75                | V                  |
| Supply Voltage    | V <sub>BIAS</sub>   | Mirror electrode voltage                                                                                           | 15.5                | 16                         | 16.5                | V                  |
|                   |                     | Supply voltage delta  V <sub>BIAS</sub> – V <sub>OFFSET</sub>   (2)                                                |                     |                            | 8.75                | V                  |
|                   | V <sub>RESET</sub>  | Mirror electrode voltage                                                                                           | -9.5                | -10                        | -10.5               | V                  |
|                   | V <sub>P</sub>      | Positive going threshold voltage                                                                                   | 0.4*V <sub>CC</sub> |                            | 0.7*V <sub>CC</sub> | V                  |
| Input Voltage     | V <sub>N</sub>      | Negative going threshold voltage                                                                                   | 0.3*V <sub>CC</sub> |                            | 0.6*V <sub>CC</sub> | V                  |
|                   | V <sub>H</sub>      | Hysteresis voltage (Vp – Vn)                                                                                       | 0.1*V <sub>CC</sub> |                            | 0.4*V <sub>CC</sub> | V                  |
|                   | T <sub>ARRAY</sub>  | Array temperature—long-term operational <sup>(3)</sup> (4) (5) (6)                                                 | 0                   |                            | 40 to 70            | °C                 |
|                   |                     | Array Temperature – short-term operational <sup>(4) (7)</sup>                                                      | -20                 |                            | 75                  | °C                 |
|                   | T <sub>DELTA</sub>  | Absolute temperature difference between any point on the window edge and the ceramic test point TP1 <sup>(8)</sup> |                     |                            | 15                  | °C                 |
| Environmental     | T <sub>WINDOW</sub> | Window temperature—operational <sup>(3) (9)</sup>                                                                  |                     |                            | 90                  | °C                 |
| Liiviioiiiieiitai | T <sub>DP</sub>     | Dew point temperature (non-condensing)                                                                             |                     | See note <sup>(10)</sup> . |                     | °C                 |
|                   | ILL <sub>UV</sub>   | Illumination wavelength < 400 nm <sup>(3)</sup>                                                                    |                     |                            | 0.68                | mW/cm <sup>2</sup> |
|                   | ILL <sub>VIS</sub>  | Illumination wavelengths between 400 nm and 700 nm                                                                 |                     | Therma                     | ally limited        |                    |
|                   | ILL <sub>IR</sub>   | Illumination wavelength > 700 nm                                                                                   |                     |                            | 10                  | mW/cm <sup>2</sup> |

- (1) All voltage values are with respect to GND (V<sub>SS</sub>). V<sub>OFFSET</sub>, V<sub>CC</sub>, V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>SS</sub> power supplies are required for the normal DMD operating mode.
- (2) To prevent excess current, the supply voltage delta |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than 8.75 V.
- (3) Simultaneous exposure of the DMD to the maximum Recommended Operating Conditions for temperature and UV illumination reduces device lifetime.
- (4) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1) shown in 図 7-1 and the package thermal resistance in セクション 7.6.
- (5) Per 🗵 6-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to セクション 7.7 for a definition of micromirror landed duty cycle.
- (6) Long-term is defined as the usable life of the device
- (7) Array temperatures beyond those specified as long-term are recommended for short-term conditions only (power-up). Short-term is defined as cumulative time over the usable life of the device and is less than 500 hours for temperatures between the long-term maximum and 75°C, and less than 500 hours for temperatures between 0°C and –20°C.
- (8) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 7-1.
- (9) Window temperature is the highest temperature on the window edge shown in 🗵 7-1.
- (10) The DLP2000 DMD is intended for use in well controlled, low dew point environments. Please contact your local TI sales person or TI distributor representative to determine if this device is suitable for your application and operating environment compared other DMD solutions. DLP Products offers a broad portfolio of DMDs suitable for a wide variety of applications.





☑ 6-1. Max Recommended Array Temperature—Derating Curve

#### 6.5 Thermal Information

|                                                          | DLP2000   |      |
|----------------------------------------------------------|-----------|------|
| THERMAL METRIC <sup>(1)</sup>                            | FQC (LGA) | UNIT |
|                                                          | 42 PINS   |      |
| Thermal resistance active area to test point 1 (TP1) (1) | 8         | °C/W |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in セクション 6.4. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

#### **6.6 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                | TEST CONDITIONS                                     | MIN  | TYP | MAX  | UNIT |
|---------------------|----------------------------------------------------------|-----------------------------------------------------|------|-----|------|------|
| V <sub>OH</sub>     | High level output voltage                                | V <sub>CC</sub> = 1.65 V<br>I <sub>OH</sub> = -2 mA | 1.20 |     |      | V    |
| V <sub>OL</sub>     | Low level output voltage                                 | V <sub>CC</sub> = 1.95 V<br>I <sub>OL</sub> = -2 mA |      |     | 0.45 | V    |
| I <sub>IL</sub>     | Low level input current <sup>(1)</sup> (2)               | V <sub>CC</sub> = 1.95 V<br>V <sub>I</sub> = 0 V    |      |     | 52   | nA   |
| I <sub>IH</sub>     | High level input current <sup>(1)</sup> (2)              | V <sub>CC</sub> = 1.95 V<br>V <sub>I</sub> = 1.95 V | 41   |     |      | nA   |
| CURRENT             | 7                                                        |                                                     |      |     | •    |      |
| Icc                 | Current at V <sub>CC</sub> = 1.95 V                      | D <sub>CLK</sub> Frequency = 77 MHz                 |      |     | 30   | mA   |
| I <sub>OFFSET</sub> | Current at V <sub>OFFSET</sub> = 8.75 V <sup>(3)</sup>   |                                                     |      |     | 1.5  | mA   |
| I <sub>BIAS</sub>   | Current at V <sub>BIAS</sub> = 16.5 V <sup>(3) (4)</sup> | Three global resets within time period = 200 µs     |      |     | 1.3  | mA   |
| I <sub>RESET</sub>  | Current at V <sub>RESET</sub> = -10.5 V                  | Three global resets within time period = 200 µs     |      |     | 1.2  | mA   |
| POWER               |                                                          |                                                     |      |     | 1    |      |
| Pcc                 | Power at V <sub>CC</sub> = 1.95 V <sup>(5)</sup>         | D <sub>CLK</sub> Frequency = 77 MHz                 |      | 26  | 59   | mW   |
| Poffset             | Power at V <sub>OFFSET</sub> = 8.75 V <sup>(5)</sup>     |                                                     |      | 5   | 13   | mW   |
| P <sub>BIAS</sub>   | Power at $V_{BIAS} = 16.5 V^{(5)}$                       | Three global resets within time period = 200 µs     |      | 9   | 22   | mW   |
| P <sub>RESET</sub>  | Power at $V_{RESET} = -10.5 V^{(5)}$                     | Three global resets within time period = 200 µs     |      | 4   | 13   | mW   |
| P <sub>TOTAL</sub>  | Supply power dissipation total                           |                                                     |      | 44  | 107  | mW   |
| CAPACITA            | ANCE                                                     | 1                                                   |      |     |      |      |
| C <sub>IN</sub>     | Input capacitance                                        | f = 1 MHz                                           |      |     | 10   | pF   |



## 6.6 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|-------------------|-----------------|-----|-----|-----|------|
| C <sub>OUT</sub> Ou | utput capacitance | f = 1 MHz       |     |     | 10  | pF   |

- (1) Includes LVCMOS pins only
- (2) LVCMOS input pins do not have pullup or pulldown configurations.
- (3) To prevent excess current, the supply voltage delta  $|V_{BIAS} V_{OFFSET}|$  must be less than 8.75 V.
- (4) When DRC\_OEZ = high, the internal reset drivers are tri-stated and I<sub>BIAS</sub> standby current is 3.8 mA.
- Nominal values are measured with  $V_{CC} = 1.8 \text{ V}$ ,  $V_{OFFSET} = 8.5 \text{ V}$ ,  $V_{BIAS} = 16 \text{ V}$ , and  $V_{RESET} = -10 \text{ V}$ .

## 6.7 Timing Requirements

|                 |                                    |                                                  | MIN  | NOM MAX | UNIT |
|-----------------|------------------------------------|--------------------------------------------------|------|---------|------|
| t <sub>r</sub>  | Rise time <sup>(1)</sup>           | 20% to 80% DCLK                                  |      | 2.5     | ns   |
| t <sub>f</sub>  | Fall time <sup>(1)</sup>           | 80% to 20% DCLK                                  |      | 2.5     | ns   |
| t <sub>r</sub>  | Rise time <sup>(2)</sup>           | 20% to 80% DATA(11:0), SCTRL,<br>LOADB           |      | 2.5     | ns   |
| t <sub>f</sub>  | Fall time <sup>(2)</sup>           | 80% to 20% DATA(11:0), SCTRL,<br>LOADB           |      | 2.5     | ns   |
| t <sub>c</sub>  | Cycle time <sup>(1)</sup>          | 50% to 50% DCLK                                  | 12.5 | 16.67   | ns   |
| t <sub>w</sub>  | Pulse duration <sup>(1)</sup>      | 50% to 50% DCLK                                  | 5    |         | ns   |
| t <sub>w</sub>  | Pulse duration low <sup>(1)</sup>  | 50% to 50% LOADB                                 | 7    |         | ns   |
| t <sub>w</sub>  | Pulse duration high <sup>(1)</sup> | 50% to 50% DRC_STROBE                            | 7    |         | ns   |
| t <sub>su</sub> | Setup time <sup>(1)</sup>          | DATA(11:0) before rising or falling edge of DCLK | 1    |         | ns   |
| t <sub>su</sub> | Setup time <sup>(1)</sup>          | SCTRL before rising or falling edge of DCLK      | 1    |         | ns   |
| t <sub>su</sub> | Setup time <sup>(1)</sup>          | LOADB low before rising edge of DCLK             | 1    |         | ns   |
| t <sub>su</sub> | Setup time <sup>(2)</sup>          | SAC_BUS low before rising edge of DCLK           | 2    |         | ns   |
| t <sub>su</sub> | Setup time <sup>(2)</sup>          | DRC_BUS high before rising edge of DCLK          | 2    |         | ns   |
| t <sub>su</sub> | Setup time <sup>(1)</sup>          | DRC_STROBE high before rising edge of DCLK       | 2    |         | ns   |
| t <sub>h</sub>  | Hold time <sup>(1)</sup>           | DATA(11:0) after rising or falling edge of DCLK  | 1    |         | ns   |
| t <sub>h</sub>  | Hold time <sup>(1)</sup>           | SCTRL after rising or falling edge of DCLK       | 1    |         | ns   |
| t <sub>h</sub>  | Hold time <sup>(1)</sup>           | LOADB low after falling edge of DCLK             | 1    |         | ns   |
| t <sub>h</sub>  | Hold time <sup>(2)</sup>           | SAC_BUS low after rising edge of DCLK            | 2    |         | ns   |
| t <sub>h</sub>  | Hold time <sup>(2)</sup>           | DRC_BUS after rising edge of DCLK                | 2    |         | ns   |
| t <sub>h</sub>  | Hold time <sup>(1)</sup>           | DRC_STROBE after rising edge of DCLK             | 2    |         | ns   |

<sup>(1)</sup> Refer to ⊠ 6-2 and ⊠ 6-3.

<sup>(2)</sup> Refer to ⊠ 6-4 and ⊠ 6-5.





図 6-2. Switching Parameters 1



図 6-3. Switching Parameters 2





## 図 6-4. Rise and Fall Timing Parameters 1



## 図 6-5. Rise and Fall Timing Parameters 2



図 6-6. Test Load Circuit

See セクション 7.3.4 for more information.

# 6.8 System Mounting Interface Loads

over operating free-air temperature range (unless otherwise noted)

|                                                              | PARAMETER                                                          | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|------|
| Maximum system mounting interface                            | Connector area (See ⊠ 6-7.)                                        |     |     | 45  | N    |
| Maximum system mounting interface load to be applied to the: | DMD mounting area uniformly distributed over 4 areas (See  図 6-7.) |     |     | 100 | N    |





図 6-7. System Interface Loads

## 6.9 Physical Characteristics of the Micromirror Array

|   | PARAMETE                                       | VALUE                      | UNIT   |                    |
|---|------------------------------------------------|----------------------------|--------|--------------------|
| М | Number of active columns <sup>(1)</sup>        | See ⊠ 6-8.                 | 640    | micromirrors       |
| N | Number of active rows <sup>(1)</sup>           | See ⊠ 6-8.                 | 360    | micromirrors       |
| Р | Micromirror (pixel) pitch <sup>(1)</sup>       | See 図 6-8.                 | 7.56   | μm                 |
|   | Micromirror active array width <sup>(1)</sup>  | M×P                        | 4.8384 | mm                 |
|   | Micromirror active array height <sup>(1)</sup> | N×P                        | 2.7216 | mm                 |
|   | Micromirror active border <sup>(2) (3)</sup>   | Pond of micromirrors (POM) | 8      | micromirrors, side |

- (1) See 🗵 6-8.
- (2) The structure and qualities of the border around the active array include a band of partially functional micromirrors called the "pond of micromirrors" (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or "on" state but still require an electrical bias to tilt toward "off."
- (3) Out of the eight POM rows on the top and bottom, only the one POM row closest to the active array is electrically attached to that reset group. The other seven POM rows are attached to a dedicated POM internal reset driver circuit.

Submit Document Feedback



Pond Of Micromirrors (POM) omitted for clarity.

Details omitted for clarity.

Not to scale.



図 6-8. Micromirror Array Physical Characteristics



## 6.10 Micromirror Array Optical Characteristics

| PARAMETER                                                                                 |                                                 | TEST CONDITIONS               | MIN | NOM | MAX | UNIT         |
|-------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------|-----|-----|-----|--------------|
| Micromirror tilt—half an                                                                  | gle, variation device to device <sup>(1)</sup>  |                               | 11  | 12  | 13  | ۰            |
| Axis of rotation with respect to system datums, variation device to device <sup>(2)</sup> |                                                 |                               | 44  | 45  | 46  | ٥            |
|                                                                                           | Bright pixel(s) in active area <sup>(4)</sup>   | Gray 10 screen <sup>(5)</sup> |     |     | 0   |              |
|                                                                                           | Bright pixel(s) in the POM <sup>(6)</sup>       | Gray 10 screen <sup>(5)</sup> |     |     | 1   |              |
| Image performance <sup>(3)</sup>                                                          | Dark pixel(s) in the active area <sup>(7)</sup> | White screen                  |     |     | 4   | micromirrors |
|                                                                                           | Adjacent pixel(s) <sup>(8)</sup>                | Any screen                    |     |     | 0   |              |
|                                                                                           | Unstable pixel(s) in active area <sup>(9)</sup> | Any screen                    |     |     | 0   |              |

- (1) Limits on variability of micromirror tilt half angle are critical in the design of the accompanying optical system. Variations in tilt angle within a device may result in apparent non-uniformities, such as line pairing and image mottling, across the projected image. Variations in the average tilt angle between devices may result in colorimetry and system contrast variations. The specified limits represent the tolerances of the tilt angles within a device.
- (2) See **3** 6-9.
- (3) Conditions of acceptance: All DMD image quality returns are evaluated using the following projected image test conditions:

Test set degamma should be linear.

Test set brightness and contrast should be set to nominal.

The diagonal size of the projected image should be a minimum of 20 inches.

The projections screen should be 1X gain.

The projected image should be inspected from a 38-inch minimum viewing distance.

The image should be in focus during all image quality tests.

- (4) Bright pixel definition: A single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels
- (5) Gray 10 screen definition: All areas of the screen are colored with the following settings:

Red = 10/255

Green = 10/255

Blue = 10/255

- (6) POM definition: Rectangular border of off-state mirrors surrounding the active area
- (7) Dark pixel definition: A single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels
- 8) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster
- (9) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image.

Submit Document Feedback



図 6-9. Landed Pixel Orientation and Tilt

See セクション 6.9 for M and N specifications.

## **6.11 Window Characteristics**

表 6-1. DMD Window Characteristics

| PARAMETER                                                                                                      | VALUE            | UNIT |  |  |  |
|----------------------------------------------------------------------------------------------------------------|------------------|------|--|--|--|
| Window Material                                                                                                | Corning Eagle XG |      |  |  |  |
| Window Refractive Index at wavelength 546.1 nm                                                                 | 1.5119           |      |  |  |  |
| Window Transmittance, minimum within the wavelength range 420–680 nm. Applies to all angles 0–30° AOI. (1) (2) | 97%              |      |  |  |  |
| Window Transmittance, average over the wavelength range 420–680 nm. Applies to all angles 30–45° AOI. (1) (2)  | 97%              |      |  |  |  |

- (1) Single-pass through both surfaces and glass.
- (2) AOI Angle Of Incidence is the angle between an incident ray and the normal of a reflecting or refracting surface.



## **6.12 Chipset Component Usage Specification**

#### Note

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

The DLP2000 is a component of one or more DLP chipsets. Reliable function and operation of the DLP2000 requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology is the TI technology and devices for operating or controlling a DLP DMD.

Submit Document Feedback



## 7 Detailed Description

## 7.1 Overview

The DLP2000 is a 0.2-inch diagonal spatial light modulator of aluminum micromirrors. Pixel array size is 640 columns by 360 rows in a square grid pixel arrangement. The DMD is an electrical input, optical output microelectrical-mechanical system (MEMS). The electrical interface is a Double Data Rate (DDR) input data bus.

The DLP2000 is part of the chipset that includes the DLP2000 DMD, the DLPC2607 display controller, and the DLPA1000 PMIC/LED driver. To ensure optimal performance, the DLP2000 DMD should be used with the DLPC2607 display controller and the DLPA1000 PMIC/LED driver.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

#### 7.3.1 Power Interface

For the DLP2000 DMD, the power management IC is the DLPA1000. This driver contains three regulated DC supplies for the DMD reset circuitry:  $V_{BIAS}$ ,  $V_{RESET}$ , and  $V_{OFFSET}$ .

#### 7.3.2 Control Serial Interface

The control serial interface handles instructions that configure the DMD and control reset operation. DRC\_BUS is the reset control serial bus, DRC\_OEZ is the active low, output enable signal for internal reset driver circuitry, DRC\_STROBE rising edge latches in the control signals, and SAC\_BUS is the stepped address control serial bus.

## 7.3.3 High Speed Interface

The purpose of the high-speed interface is to transfer pixel data rapidly and efficiently, making use of high speed DDR transfer and compression techniques to save power and time. The high speed interface is composed of LVCMOS signal receivers for inputs and a dedicated clock.

#### **7.3.4 Timing**

The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. 

6-6 shows an equivalent test load circuit for the output under test. The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving.

Timing reference loads are not intended as a precise representation of any particular system environment or depiction of the actual load presented by a production test. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Refer to the total a section.

#### 7.4 Device Functional Modes

DMD functional modes are controlled by the DLPC2607 controller. See the DLPC2607 controller data sheet or contact a TI applications engineer.

#### 7.5 Window Characteristics and Optics

#### 7.5.1 Optical Interface and System Image Quality

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous components and system design parameters. Optimizing system optical performance and image quality strongly relates to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance depends on compliance with the optical system operating conditions described in the following sections.

#### 7.5.1.1 Numerical Aperture and Stray Light Control

The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle, objectionable artifacts in the display's border and/or active area could occur.

#### 7.5.1.2 Pupil Match

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within two degrees of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border as well as the active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

Submit Document Feedback

#### 7.5.1.3 Illumination Overfill

The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the area outside the active array can create artifacts from the mechanical features surrounding the active array and other surface anomalies that may be visible on the screen. The illumination optical system should be designed to limit light flux incident anywhere outside more than 20 pixels from the edge of the active array on all sides. Depending on the particular system's optical architecture and assembly tolerances, this amount of overfill light on the outside of the active array may still cause artifacts to still be visible.

## 7.6 Micromirror Array Temperature Calculation



図 7-1. DMD Thermal Test Point

The micromirror array temperature can be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power dissipation, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature is provided by the following equations:

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$
(1)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$
 (2)

$$Q_{\text{ILLUMINATION}} = (C_{L2W} \times SL) \tag{3}$$

- T<sub>ARRAY</sub> = Computed DMD array temperature (°C)
- T<sub>CFRAMIC</sub> = Measured ceramic temperature (°C), TP1 location in 図 7-1
- R<sub>ARRAY-TO-CERAMIC</sub> = DMD package thermal resistance from array to outside ceramic (°C/W), specified in セクション 6.5
- Q<sub>ARRAY</sub> = Total DMD power; electrical plus absorbed (calculated) (W)
- Q<sub>ELECTRICAL</sub> = Nominal DMD electrical power dissipation (W)
- C<sub>1.2W</sub> = Conversion constant for screen lumens to absorbed optical power on the DMD (W/lm)
- SL = Measured ANSI screen lumens (Im)

The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 0.045 watts. The absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source. The equations shown previously are valid for a 1-Chip DMD system with a total projection efficiency from DMD to screen of 87%.

The conversion constant  $C_{L2W}$  is based on DMD micromirror array characteristics. It assumes a spectral efficiency of 300 lumens/watt for the projected light, and an illumination distribution of 83.7% on the DMD active



array and 16.3% on the DMD array border and window aperture. The conversion constant is calculated to be 0.00293 W/lm.

The following is a sample calculation for a typical projection application:

- SL = 20 lm
- T<sub>Ceramic</sub> = 55°C
- $Q_{Array} = Q_{ELECTRICAL} + Q_{ILLUMINATION} = 0.045 \text{ W} + (0.00293 \text{ W/Im} \times 20 \text{ Im}) = 0.1036 \text{ W}$
- $T_{Array} = 55^{\circ}C + (0.1036 \text{ W} \times 8^{\circ}C/\text{W}) = 55.8^{\circ}C$

## 7.7 Micromirror Landed-On/Landed-Off Duty Cycle

## 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the On state versus the amount of time the same micromirror is landed in the Off state.

As an example, a landed duty cycle of 75/25 indicates that the referenced pixel is in the On state 75% of the time (and in the Off state 25% of the time), whereas 25/75 would indicate that the pixel is in the On state 25% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (On or Off), the two numbers (percentages) always add to 100.

#### 7.7.2 Landed Duty Cycle and Useful Life of the DMD

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life.

Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

#### 7.7.3 Landed Duty Cycle and Operational DMD Temperature

Operational DMD Temperature and Landed Duty Cycle interact to affect the DMD's usable life, and this interaction can be exploited to reduce the impact that an asymmetrical Landed Duty Cycle has on the DMD's usable life. This is quantified in the de-rating curve shown in  $\boxtimes$  6-1. The importance of this curve is that:

- All points along this curve represent the same usable life.
- All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life).
- All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life).

In practice, this curve specifies the Maximum Operating DMD Temperature that the DMD should be operated at for a given long-term average Landed Duty Cycle.

#### 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application

During a given period of time, the Landed Duty Cycle of a given pixel follows from the image content being displayed by that pixel.

For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel will experience a 100/0 Landed Duty Cycle during that time period. Likewise, when displaying pure-black, the pixel will experience a 0/100 Landed Duty Cycle.

Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the Landed Duty Cycle tracks one-to-one with the gray scale value, as shown in  $\gtrsim$  7-1.

Product Folder Links: DI P2000

Submit Document Feedback

20

表 7-1. Grayscale Value and Landed Duty Cycle

| Grayscale<br>Value | Landed Duty<br>Cycle |
|--------------------|----------------------|
| 0%                 | 0/100                |
| 10%                | 10/90                |
| 20%                | 20/80                |
| 30%                | 30/70                |
| 40%                | 40/60                |
| 50%                | 50/50                |
| 60%                | 60/40                |
| 70%                | 70/30                |
| 80%                | 80/20                |
| 90%                | 90/10                |
| 100%               | 100/0                |

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

During a given period of time, the landed duty cycle of a given pixel can be calculated as follows:

#### where

• Red\_Cycle\_%, Green\_Cycle\_%, and Blue\_Cycle\_% represent the percentage of the frame time that Red, Green, and Blue are displayed (respectively) to achieve the desired white point.

For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, blue color intensities would be as shown in  $\frac{1}{8}$  7-2.



# 表 7-2. Example Landed Duty Cycle for Full-Color Pixels

| Red Cycle  | Green Cycle | Blue Cycle |
|------------|-------------|------------|
| Percentage | Percentage  | Percentage |
| 50%        | 20%         | 30%        |

| Red Scale<br>Value | Green Scale<br>Value | Blue Scale<br>Value | Landed Duty<br>Cycle |
|--------------------|----------------------|---------------------|----------------------|
| 0%                 | 0%                   | 0%                  | 0/100                |
| 100%               | 0%                   | 0%                  | 50/50                |
| 0%                 | 100%                 | 0%                  | 20/80                |
| 0%                 | 0%                   | 100%                | 30/70                |
| 12%                | 0%                   | 0%                  | 6/94                 |
| 0%                 | 35%                  | 0%                  | 7/93                 |
| 0%                 | 0%                   | 60%                 | 18/82                |
| 100%               | 100%                 | 0%                  | 70/30                |
| 0%                 | 100%                 | 100%                | 50/50                |
| 100%               | 0%                   | 100%                | 80/20                |
| 12%                | 35%                  | 0%                  | 13/87                |
| 0%                 | 35%                  | 60%                 | 25/75                |
| 12%                | 0%                   | 60%                 | 24/76                |
| 100%               | 100%                 | 100%                | 100/0                |

## 8 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 8.1 Application Information

The DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into projection or collection optics. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the the DLPC2607 controller. Applications of interest include internet of things (IoT) devices such as control panels, and security systems and thermostats, as well as projection embedded in display applications like smartphones, tablets, cameras, and artificial intelligence (AI) assistance. Other applications include wearable (near-eye) displays, micro digital signage, and ultra-low power smart accessory projectors.

DMD power-up and power-down sequencing is strictly controlled by the DLPA1000. Refer to セクション 9 for power-up and power-down specifications. The DLP2000 DMD reliability is only specified when used with the DLPC2607 controller and the DLPA1000 PMIC/LED Driver.

## 8.2 Typical Application

A common application for the DLP2000 chipset is creating a pico-projector embedded in a handheld product. For example, a pico-projector embedded in a smart phone, camera, battery powered mobile accessory, micro digital signage or IoT application. The DLPC2607 controller in the pico-projector receives images from a multimedia front end within the product as shown below.



#### 8.2.1 Design Requirements

A pico-projector is created by using a DLP chip set comprised of the DLP2000 DMD, a DLPC2607 controller, and a DLPA1000 PMIC/LED driver. The DLPC2607 controller does the digital image processing, the DLPA1000



provides the needed analog functions for the projector, and the DLP2000 DMD is the display device producing the projected image.

In addition to the three DLP chips in the chipset, other chips may be needed. This includes a Flash part needed to store the software and firmware for controlling the DLPC2607 controller.

The illumination that is applied to the DMD is typically from red, green, and blue LEDs. These are often contained in three separate packages, but sometimes more than one color of LED die may be in the same package to reduce the overall size of the pico-projector.

When connecting the DLPC2607 controller to the multimedia front end to receive images, a parallel interface is used. When using the parallel interface, the I<sup>2</sup>C should be connected to the multimedia front end to send commands to the DLPC2607 controller and configure the DLPC2607 controller for different features.

#### 8.2.2 Detailed Design Procedure

To connect the DLPC2607 controller, the DLPA1000, and the DLP2000 DMD, see the reference design schematic. A small circuit board layout is possible when using this schematic. An example small board layout is included in the reference design data base. Layout guidelines should be followed to achieve a reliable projector. An optical OEM who specializes in designing optics for DLP projectors typically supplies the optical engine that has the LED packages and the DMD mounted on it.

#### 8.2.3 Application Curve

As the LED currents that are driven time-sequentially through the red, green, and blue LEDs are increased, the brightness of the projector increases. This increase is somewhat non-linear, and the curve for typical white screen lumens changes with LED currents is as shown in  $\boxtimes$  8-1. For the LED currents shown, it is assumed that the same current amplitude is applied to the red, green, and blue LEDs.



図 8-1. Luminance vs Current

Submit Document Feedback



## 9 Power Supply Recommendations

The following power supplies are all required to operate the DMD: V<sub>SS</sub>, V<sub>CC</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. DMD power-up and power-down sequencing is strictly controlled by the DLPA1000 device.

 $V_{CC}$ ,  $V_{OFFSET}$ ,  $V_{BIAS}$ , and  $V_{RESET}$  power supplies have to be coordinated during power-up and power-down operations. Failure to meet any of the following requirements will result in a significant reduction in the DMD's reliability and lifetime. Refer to  $\boxtimes$  9-1.

#### CAUTION

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability.

 $V_{CC}$ ,  $V_{OFFSET}$ ,  $V_{BIAS}$ , and  $V_{RESET}$  power supplies have to be coordinated during power-up and power-down operations. Failure to meet any of the following requirements will result in a significant reduction in the DMD's reliability and lifetime.

## 9.1 Power Supply Power-Up Procedure

- During Power-Up, V<sub>CC</sub> must always start and settle before V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub> voltages are applied to the DMD.
- During Power-Up, V<sub>BIAS</sub> does not have to start after V<sub>OFFSET</sub>. However, it is a strict requirement that the delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within ±8.75 V (Note 1).
- During Power-Up, the DMD's LVCMOS input pins shall not be driven high until after V<sub>CC</sub> has settled at operating voltage.
- During Power-Up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>OFFSET</sub> and V<sub>BIAS</sub>.
- Slew Rates for Power-Up are flexible, as long as the transient voltage levels follow the requirements listed previously.

#### 9.2 Power Supply Power-Down Procedure

- The power-down sequence is the reverse order of the previous power-up sequence. V<sub>CC</sub> must be supplied until after V<sub>BIAS</sub>, V<sub>RESET</sub> and V<sub>OFFSET</sub> are discharged to within 4 V of ground.
- During Power-Down, it is not mandatory to stop driving V<sub>BIAS</sub> prior to V<sub>OFFSET</sub>, but it is a strict requirement that the delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within ±8.75 V (Note 1).
- During power-down, the DMD's LVCMOS input pins must be less than  $V_{CC}$  + 0.3 V.
- During power-down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>OFFSET</sub> and V<sub>RIAS</sub>.
- Slew rates for power-down are flexible, as long as the transient voltage levels follow the requirements listed previously.





E 3-1. Dimb i Ower Supply Sequencing Requirements

Note 1: Refer to specifications listed in セクション 6.4 . Waveforms are not to scale. Details are omitted for clarity.

Note 2: DMD\_PWR\_EN is not a package pin on the DMD. It is a signal from the DLP Display Controller (DLPC2607) that enables the  $V_{RESET}$ ,  $V_{BIAS}$ , and  $V_{OFFSET}$  regulators on the system board.

Note 3: After the DMD micromirror park sequence is complete, the DLP display controller (DLPC2607) software initiates a hardware power-down that disables  $V_{BIAS}$ ,  $V_{RESET}$  and  $V_{OFFSET}$ .

Note 5: To prevent excess current, the supply voltage delta  $|V_{BIAS} - V_{OFFSET}|$  must be less than specified in 27 6.4 . It is critical to meet this requirement and that  $V_{BIAS}$  not reach full power level until after  $V_{OFFSET}$  is at almost full power level. OEMs may find that the most reliable way to ensure this is to delay powering  $V_{BIAS}$  until after  $V_{OFFSET}$  is fully powered on during power-up (and to remove  $V_{BIAS}$  prior to  $V_{OFFSET}$  during power down). In this case,  $V_{OFFSET}$  is run at its maximum allowable voltage level (8.75 V).

Note 6: Refer to specifications listed in 表 9-1.



# 表 9-1. DMD Power-Down Sequence Requirements

| PARAMETER           | DESCRIPTION                                     | MIN  | MAX | UNIT |
|---------------------|-------------------------------------------------|------|-----|------|
| V <sub>BIAS</sub>   | Supply voltage level during power-down sequence |      | 4.0 | V    |
| V <sub>OFFSET</sub> | Supply voltage level during power-down sequence |      | 4.0 | V    |
| V <sub>RESET</sub>  | Supply voltage level during power-down sequence | -4.0 | 0.5 | V    |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 10 Layout

## 10.1 Layout Guidelines

There are no specific layout guidelines for the DMD, however the DMD is typically connected using a board to board connector with a flex cable. The flex cable provides an interface for data and control signals between the DLPC2607 controller and the DLP2000 DMD. For detailed layout guidelines refer to the DLPC2607 controller layout guidelines under PCB design and DMD interface considerations.

Some layout guidelines for the flex cable interface with the DMD are:

- Minimize the number of layer changes for DMD data and control signals.
- DMD data and control lines are DDR, whereas DMD\_SAC and DMD\_DRC lines are single data rate.

  Matching the DDR lines is more critical and should take precedence over matching single data rate lines.
- 🗵 10-1 and 🗵 10-2 show the top and bottom layer of the DMD flex cable connections.

## 10.2 Layout Example



図 10-1. DMD Flex Cable—Top Layer

Submit Document Feedback





図 10-2. DMD Flex Cable—Bottom Layer



## 11 Device and Documentation Support

## 11.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Device Support

#### 11.2.1 Device Nomenclature



図 11-1. Part Number Description

#### 11.2.2 Device Markings

- Device Marking includes the Human-Readable character string GHJJJJK VVVV
- GHJJJJK is the Lot Trace Code
- VVVV is a 4 character Encoded Device Part Number



図 11-2. DMD Marking Location

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| 致 II-I. Related Liliks |                |              |                     |                     |                     |  |  |  |  |  |  |
|------------------------|----------------|--------------|---------------------|---------------------|---------------------|--|--|--|--|--|--|
| PARTS                  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |  |  |  |  |
| DLPC2607               | Click here     | Click here   | Click here          | Click here          | Click here          |  |  |  |  |  |  |
| DLPA1000               | Click here     | Click here   | Click here          | Click here          | Click here          |  |  |  |  |  |  |

表 11-1 Palated Links

## 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

Submit Document Feedback

## 11.5 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 11.6 Trademarks

Pico<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. DLP<sup>®</sup> is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 11.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.8 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status           | Material type | Package   Pins  | Package qty   Carrier     | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------------|---------------|-----------------|---------------------------|----------|-------------------------------|----------------------------|--------------|------------------|
|                       |                  |               |                 |                           |          | (4)                           | (5)                        |              |                  |
| DLP2000AFQC           | Last<br>Time Buy | Production    | CLGA (FQC)   42 | 180   JEDEC<br>TRAY (5+1) | Yes      | Call TI                       | N/A for Pkg Type           | 0 to 70      |                  |
| DLP2000AFQC.B         | NRND             | Production    | CLGA (FQC)   42 | 180   JEDEC<br>TRAY (5+1) | Yes      | Call TI                       | N/A for Pkg Type           | 0 to 70      |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.







## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月