













SN65MLVD047A JAJSTH2B - JULY 2006 - REVISED MARCH 2024

# SN65MLVD047A マルチポイント LVDS クワッド差動ライン ドライバ

# 1 特長

- 30Ω~55Ω の負荷とデータ レート用の差動ラインドラ イバ <sup>1</sup> 最大 200Mbps、最大 100MHz のクロック周波
- マルチポイント バス アーキテクチャをサポート
- 3.3V 単一電源で動作
- -40℃~85℃ の温度範囲で動作を規定
- 16ピン SOIC (JEDEC MS-012) および 16ピン TSSOP (JEDEC MS-153) パッケージ

# 2 アプリケーション

- AdvancedTCA™ (ATCA™) クロック バスドライバ
- クロック分配
- テレコミュニケーション、車載用、産業用、その他のコン ピュータシステムにおける、バックプレーンまたはケー ブルによるマルチポイントデータ伝送
- 携帯基地局
- 本および PBX スイッチング
- ブリッジおよびルータ
- 低消費電力、高速、短距離での TIA / EIA-485 の代

# 3 概要

SN65MLVD047A は、TIA/EIA-899 規格、マルチポイント 低電圧差動信号処理 (M-LVDS) の電気的特性に準拠し たクワッド ライン ドライバです。この M-LVDS デバイスの 出力電流は、二重終端の伝送ラインと高負荷のバックプレ ーン バス アプリケーションに対応するため、標準の LVDS 準拠デバイスに比べて増加しています。 バックプレーン ア プリケーションでは一般に、バスの両端でインピーダンス 整合の終端抵抗が必要です。二重終端バスの実効インピ ーダンスは、バス終端とバス インターフェイス デバイスの 容量性負荷により、30Ω まで下げることができます。 SN65MLVD047A ドライバにより、最小 30Ω の負荷での 動作が可能です。SN65MLVD047A デバイスは、単一の バス上に複数のドライバを存在させることができます。 SN65MLVD047A ドライバは、ディセーブルまたは電源オ フ時に高インピーダンスになります。動作をサポートするた め、ドライバのエッジレート制御が組み込まれています。 M-LVDS 規格では、メイン伝送ラインからインターフェイス デバイスへの複数のバススタブが予想される場合、最大 32 ノード (ドライバまたはレシーバ) をバックプレーン内の 同じメディアに接続できます。SN65MLVD047Aは、すべ てのバスピンに 9kV ESD 保護を実現します。

#### パッケージ情報

| 部品番号         | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |
|--------------|----------------------|--------------------------|
| SN65MLVD047A | PW (TSSOP, 16)       | 5mm × 6.4mm              |
|              | D (SOIC, 16)         | 9.9mm × 6mm              |

- 詳細は、セクション 11 を参照してください。 (1)
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。

### LOGIC DIAGRAM (POSITIVE LOGIC)



1 ラインのデータレートは 1 秒あたりの電圧遷移回数で、bps (Bits Per Second) 単位で表されます。



# **Table of Contents**

| 1 特長                                  | 1 | 6 Parameter Measurement Information     | 10 |
|---------------------------------------|---|-----------------------------------------|----|
| 2 アプリケーション                            |   | 7 Device Functional Modes               | 13 |
| 3 概要                                  |   | 8 Application and Implementation        | 14 |
| 4 Pin Configuration                   |   | 8.1 Application Information             | 14 |
| 5 Specifications                      |   | 9 Device and Documentation Support      | 16 |
| 5.1 Absolute Maximum Ratings          |   | 9.1ドキュメントの更新通知を受け取る方法                   | 16 |
| 5.2 ESD Ratings                       |   | 9.2 サポート・リソース                           | 16 |
| 5.3 Recommended Operating Conditions  |   | 9.3 Trademarks                          |    |
| 5.4 Package Dissipation Ratings       |   | 9.4 静電気放電に関する注意事項                       | 16 |
| 5.5 Thermal Information               |   | 9.5 用語集                                 |    |
| 5.6 Device Electrical Characteristics | 5 | 10 Revision History                     |    |
| 5.7 Device Electrical Characteristics | 6 | 11 Mechanical, Packaging, and Orderable |    |
| 5.8 Switching Characteristics         | 7 | Information                             | 16 |
| 5.9 Typical Characteristics           |   |                                         |    |
|                                       |   |                                         |    |



# **4 Pin Configuration**

| D PACKAGE<br>(TOP VIEW)              |                                       |                                | PW PACKAGE<br>(TOP VIEW) |                                       |                            |
|--------------------------------------|---------------------------------------|--------------------------------|--------------------------|---------------------------------------|----------------------------|
| EN III 1A III 2A III VCC III GND III | 10 10<br>2 11<br>3 14<br>4 13<br>5 13 | 1 1Y<br>1 2Y<br>3 2 2Z<br>2 3Z | VCC GND                  | 10 16<br>2 15<br>3 14<br>4 13<br>5 12 | 1Z<br>1Y<br>2Y<br>2Z<br>3Z |
| 3A ——<br>4A ——<br>EN ——              | 6 1<br>7 10<br>8                      | ·                              | 4A 🞞                     | 6 11<br>7 10<br>8 9                   | 3Y<br>4Y<br>4Z             |

3

Product Folder Links: SN65MLVD047A



# **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                  |                                     |                                                                                                                        | MIN  | MAX   | UNITS |
|------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|-------|-------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup> |                                                                                                                        | -0.5 | 4     | V     |
| VI               | Input voltage range                 | A, EN, EN                                                                                                              | -0.5 | 4     | V     |
| Vo               | Output voltage range                | Y, Z                                                                                                                   | -1.8 | 4     | V     |
| TJ               | Junction temperature                |                                                                                                                        |      | 140   | °C    |
| P <sub>D</sub>   | Device power dissipation            | $EN = V_{CC}$ , $\overline{EN} = GND$ , $R_L = 50Ω$ , Input 100MHz 50 % duty cycle square wave to 1A:4A, $T_A = 85$ °C |      | 288.5 | mW    |
| T <sub>stg</sub> | Storage Temperature                 |                                                                                                                        | -65  | 150   | °C    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential I/O bus voltages, are with respect to the circuit ground terminal.

## 5.2 ESD Ratings

|                                         |                         |                                                                       |          | VALUE | UNIT |
|-----------------------------------------|-------------------------|-----------------------------------------------------------------------|----------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discha |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup> | Y and Z  | ±9000 |      |
|                                         |                         |                                                                       | All pins | ±4000 |      |
|                                         | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 <sup>(2)</sup>           | All pins | ±1500 | V    |
|                                         |                         | Machine Model                                                         | All pins | ±200  |      |

JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

# 5.3 Recommended Operating Conditions

#### see 🗵 6-1

|                   |                                                                                        | MIN  | NOM | MAX             | UNIT |
|-------------------|----------------------------------------------------------------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub>   | Supply voltage                                                                         | 3    | 3.3 | 3.6             | V    |
| V <sub>IH</sub>   | High-level input voltage                                                               | 2    |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>   | Low-level input voltage                                                                | 0    |     | 0.8             | V    |
|                   | Voltage at any bus terminal (separate or common mode) V <sub>Y</sub> or V <sub>Z</sub> | -1.4 |     | 3.8             | V    |
| $R_L$             | Differential load resistance                                                           | 30   |     | 55              | Ω    |
| 1/t <sub>UI</sub> | Signaling rate                                                                         |      |     | 200             | Mbps |
|                   | Clock frequency                                                                        |      |     | 100             | MHz  |
| TJ                | Junction temperature                                                                   | -40  |     | 125             | °C   |

# 5.4 Package Dissipation Ratings

| PACKAGE  | PCB JEDEC<br>STANDARD | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C <sup>(1)</sup> | T <sub>A</sub> = 85°C<br>POWER RATING |
|----------|-----------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| D(16)    | Low-K <sup>(2)</sup>  | 898mW                                 | 7.81mW/°C                                                     | 429mW                                 |
| D\\/(16) | Low-K <sup>(2)</sup>  | 592mW                                 | 5.15mW/°C                                                     | 283mw                                 |
| PW(16)   | High-K <sup>(3)</sup> | 945mW                                 | 8.22mW/°C                                                     | 452mw                                 |

Product Folder Links: SN65MLVD047A

- This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow.
- (2) In accordance with the Low-K thermal metric definitions of EIA/JESD51-3.
- In accordance with the High-K thermal metric definitions of EIA/JESD51-7. (3)

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated

JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.



# 5.5 Thermal Information

| PARAMETER     |                                        | TEST CONDITIONS                          |     | VALUE | UNIT |
|---------------|----------------------------------------|------------------------------------------|-----|-------|------|
|               |                                        | Low-K board <sup>(1)</sup> , no airflow  | D   | 128   |      |
|               |                                        | Low-K board <sup>(1)</sup> , no airflow  |     | 194.2 |      |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance | Low-K board <sup>(1)</sup> , 150 LFM     | PW  | 146.8 | °C/W |
|               |                                        | Low-K board <sup>(1)</sup> , 250 LFM     | PVV | 133.1 |      |
|               |                                        | High-K board <sup>(2)</sup> , no airflow |     | 121.6 |      |
| Δ             | Junction-to-board thermal resistance   | High-K board <sup>(2)</sup>              | D   | 51.1  | °C/W |
| $\theta_{JB}$ | Junction-to-poard thermal resistance   |                                          | PW  | 85.3  | C/VV |
| $\theta_{JC}$ | Junction-to-case thermal resistance    |                                          | D   | 45.4  | °C/W |
|               | Junction-to-case thermal resistance    |                                          | PW  | 34.7  | C/VV |

<sup>(1)</sup> In accordance with the Low-K thermal metric definitions of EIA/JESD51-3.

### 5.6 Device Electrical Characteristics

over recommended operating conditions unless otherwise noted

|                                | PARAMETER       |                                                                                           | TEST CONDITIONS |    | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------------------|-----------------|-------------------------------------------------------------------------------------------|-----------------|----|--------------------|-----|------|
| I <sub>CC</sub> Supply current | Driver enabled  | EN = $V_{CC}$ , $\overline{EN}$ = GND, $R_L$ = 50 $\Omega$ , All inputs = $V_{CC}$ or GND |                 | 59 | 70                 | mA  |      |
|                                | Driver disabled | $EN = GND$ , $\overline{EN} = V_{CC}$ , $R_L = No load$ , $All inputs = V_{CC}$ or $GND$  |                 | 2  | 4                  | ША  |      |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3V supply voltage.

<sup>(2)</sup> In accordance with the High-K thermal metric definitions of EIA/JESD51-7.



#### 5.7 Device Electrical Characteristics

over recommended operating conditions unless otherwise noted

|                                  | PARAMETER                                                              | TEST CONDITIONS                                                                                                                                             | MIN <sup>(1)</sup>   | TYP <sup>(2)</sup> MA | X UNIT |
|----------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|--------|
| LVTTL (E                         | N, <u>EN</u> , 1A:4A)                                                  |                                                                                                                                                             |                      |                       | '      |
| I <sub>IH</sub>                  | High-level input current                                               | V <sub>IH</sub> = 2 V or V <sub>CC</sub>                                                                                                                    | 0                    | 1                     | 0 μΑ   |
| I <sub>IL</sub>                  | Low-level input current                                                | V <sub>IL</sub> = GND or 0.8 V                                                                                                                              | 0                    | 1                     | 0 μΑ   |
| Ci                               | Input capacitance                                                      | $V_1 = 0.4 \sin(30E6\pi t) + 0.5 V^{(3)}$                                                                                                                   |                      | 5                     | pF     |
| M-LVDS (                         | 1Y/1Z:4Y/4Z)                                                           |                                                                                                                                                             |                      |                       |        |
| $ V_{YZ} $                       | Differential output voltage magnitude                                  |                                                                                                                                                             | 480                  | 65                    | 0 mV   |
| $\Delta  V_{YZ} $                | Change in differential output voltage magnitude between logic states   | See 図 6-2                                                                                                                                                   | -50                  | Ę                     | 0 mV   |
| V <sub>OS(SS)</sub>              | Steady-state common-mode output voltage                                |                                                                                                                                                             | 0.8                  | 1                     | 2 V    |
| $\Delta V_{OS(SS)}$              | Change in steady-state common-mode output voltage between logic states | See 図 6-3                                                                                                                                                   | -50                  | Ę                     | 0 mV   |
| V <sub>OS(PP)</sub>              | Peak-to-peak common-mode output voltage                                |                                                                                                                                                             |                      | 15                    | 0 mV   |
| V <sub>Y(OC)</sub>               | Maximum steady-state open-circuit output voltage                       | 0                                                                                                                                                           | 0                    | 2                     | 4 V    |
| V <sub>Z(OC)</sub>               | Maximum steady-state open-circuit output voltage                       | -See ⊠ 6-7                                                                                                                                                  | 0                    | 2                     | 4 V    |
| V <sub>P(H)</sub>                | Voltage overshoot, low-to-high level output                            | 0                                                                                                                                                           |                      | 1.2 V <sub>3</sub>    | s V    |
| $V_{P(L)}$                       | Voltage overshoot, high-to-low level output                            | - See 図 6-5                                                                                                                                                 | -0.2 V <sub>SS</sub> |                       | V      |
| I <sub>OS</sub>                  | Differential short-circuit output current magnitude                    | See 図 6-4                                                                                                                                                   |                      | 2                     | 4 mA   |
| I <sub>OZ</sub>                  | High-impedance state output current                                    | $-1.4 \text{ V} \le (\text{V}_{\text{Y}} \text{ or } \text{V}_{\text{Z}}) \le 3.8 \text{ V},$<br>Other output = 1.2 V                                       | -15                  | 1                     | 0 μΑ   |
| I <sub>O(OFF)</sub>              | Power-off output current                                               | $-1.4 \text{ V} \le (\text{V}_{\text{Y}} \text{ or } \text{V}_{\text{Z}}) \le 3.8 \text{ V},$<br>Other output = 1.2 V, $\text{V}_{\text{CC}} = 0 \text{ V}$ | -10                  | 1                     | 0 μΑ   |
| C <sub>Y</sub> or C <sub>Z</sub> | Output capacitance                                                     | $V_Y$ or $V_Z$ = 0.4 sin(30E6 $\pi$ t) + 0.5 V, <sup>(3)</sup><br>Other input at 1.2 V, driver disabled                                                     |                      | 3                     | pF     |
| C <sub>YZ</sub>                  | Differential output capacitance                                        | V <sub>YZ</sub> = 0.4 sin(30E6πt) V, <sup>(3)</sup><br>Driver disabled                                                                                      |                      | 2                     | 5 pF   |
| C <sub>Y/Z</sub>                 | Output capacitance balance, (C <sub>Y</sub> /C <sub>Z</sub> )          |                                                                                                                                                             | 0.99                 | 1.01                  |        |

The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. (1)

All typical values are at 25°C and with a 3.3-V supply voltage. HP4194A impedance analyzer (or equivalent) (2)

<sup>(3)</sup> 



# 5.8 Switching Characteristics

over recommended operating conditions unless otherwise noted

|                       | PARAMETER                                                | TEST CONDITIONS                                   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|----------------------------------------------------------|---------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level output         |                                                   | 1   | 1.5                | 2.4 | ns   |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output         |                                                   | 1   | 1.5                | 2.4 | ns   |
| t <sub>r</sub>        | Differential output signal rise time                     |                                                   | 1   |                    | 1.9 | ns   |
| t <sub>f</sub>        | Differential output signal fall time                     | See ⊠ 6-5                                         | 1   |                    | 1.9 | ns   |
| t <sub>sk(o)</sub>    | Output skew <sup>(2)</sup>                               |                                                   |     |                    | 100 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  )      |                                                   |     | 22                 | 100 | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(3)</sup>                         |                                                   |     |                    | 600 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(4)</sup> | All inputs 100 MHz clock input                    |     | 0.2                | 1   | ps   |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter <sup>(4)</sup>                     | All inputs 100 MHz clock input                    |     | 5                  | 36  | ps   |
| t <sub>jit(pp)</sub>  | Peak-to-peak jitter <sup>(4) (5)</sup>                   | All inputs 200 Mbps 2 <sup>15</sup> -1 PRBS input |     | 46                 | 158 | ps   |
| t <sub>PZH</sub>      | Enable time, high-impedance-to-high-level output         | C W C C                                           |     |                    | 9   | ns   |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-low-level output          | - See 図 6-6                                       |     |                    | 9   | ns   |
| t <sub>PHZ</sub>      | Disable time, high-level-to-high-impedance output        | C W C C                                           |     |                    | 10  | ns   |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-impedance output         | ─See 図 6-6                                        |     |                    | 10  | ns   |

- (1) All typical values are at 25°C and with a 3.3V supply voltage.
- (2)  $t_{sk(o)}$ , output skew is the magnitude of the time difference in propagation delay times between any specified terminals of a device.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.
- (4) Stimulus jitter has been subtracted from the measurements.
- (5) Peak-to-peak jitter includes jitter due to pulse skew (t<sub>sk(p)</sub>).

資料に関するフィードバック(ご意見やお問い合わせ)を送信

1



# 5.9 Typical Characteristics





☑ 5-3. Differential Output Voltage Magnitude vs Input Frequency



図 5-2. RMS Supply Current vs Free-Air Temperature



☑ 5-4. Driver Propagation Delay Time vs Free-Air Temperature



# **5.9 Typical Characteristics (continued)**





# **6 Parameter Measurement Information**



**図** 6-1. Driver Voltage and Current Definitions



All resistors are 1% tolerance.

# 図 6-2. Differential Output Voltage Test Circuit



- All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤ 1ns, pulse frequency = 500kHz, duty cycle = 50 ± 5%.
- B. C1, C2 and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, ±1%, and located within 2 cm of the D.U.T.
- D. The measurement of V<sub>OS(PP)</sub> is made on test equipment with a –3dB bandwidth of at least 1 GHz.

# 図 6-3. Test Circuit and Definitions for the Common-Mode Output Voltage



図 6-4. Short-Circuit Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤ 1ns, frequency = 500kHz, duty cycle = 50 ± 5%.
- B. C1, C2, and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 is a metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a –3dB bandwidth of at least 1 GHz.

## 図 6-5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$ ns, frequency = 500kHz, duty cycle = 50 ± 5%
- B. C1, C2, C3, and C4 includes instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a –3dB bandwidth of at least 1GHz.

#### 図 6-6. Driver Enable and Disable Time Circuit and Definitions





図 6-7. Driver Maximum Steady State Output Voltage



- A. All input pulses are supplied by an Agilent 8304A Stimulus System.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter and cycle-to-cycle jitter are measured using a 100MHz 50 ±1% duty cycle clock input.
- D. Peak-to-peak jitter is measured using a 200Mbps 2<sup>15</sup> 1PRBS input.

**図 6-8. Driver Jitter Measurement Waveforms** 



# 7 Device Functional Modes

表 7-1. Device Function Table

| INPUTS <sup>(1)</sup> |           |           | OUTPUTS <sup>(1)</sup> |   |  |
|-----------------------|-----------|-----------|------------------------|---|--|
| D                     | EN        | EN        | Y                      | Z |  |
| L                     | Н         | L         | L                      | Н |  |
| Н                     | Н         | L         | Н                      | L |  |
| OPEN                  | Н         | L         | L                      | Н |  |
| X                     | L or OPEN | X         | Z                      | Z |  |
| X                     | X         | H or OPEN | Z                      | Z |  |

(1) H = high level, L = low level, Z = high impedance, X = Don't Care

DRIVER INPUT AND ACTIVE-HIGH ENABLE

DRIVER OUTPUT

**ACTIVE-LOW ENABLE** 



図 7-1. Equivalent Input and Output Schematic Diagrams

13

Product Folder Links: SN65MLVD047A

# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

#### 8.1.1 Synchroization Clock in AdvancedTCA

Advanced Telecommunications Computing Architecture, also known as AdvancedTCA, is an open architecture to meet the needs of the rapidly changing communications network infrastructure. M-LVDS bused clocking is recommended by the ATCA.

The ATCA specification includes requirements for three redundant clock signals. An 8KHz and a 19.44MHz clock signal as well as an user-defined clock signal are included in the specification. The SN65MLVD047A guad driver supports distribution of these three ATCA clock signals, supporting operation beyond 100MHz, which is the highest clock frequency included in the ATCA specification. A pair of SN65MLVD047A devices can be used to support the ATCA redundancy requirements.

#### 8.1.2 Multipoint Configuration

The SN65MLVD047A is designed to meet or exceed the requirement of the TIA/EIA-899 (M-LVDS) standard, which allows multipoint communication on a shared bus.

Multipoint is a bus configuration with multiple drivers and receivers present. An example is shown in 🗵 8-1. The figure shows transceivers interfacing to the bus, but a combination of drivers, receivers, and transceivers is also possible. Termination resistors need to be placed on each end of the bus, with the termination resistor value matched to the loaded bus impedance.



図 8-1. Multipoint Architecture

Product Folder Links: SN65MLVD047A English Data Sheet: SLLS736

14

#### 8.1.3 Multidrop Configuration

Multidrop configuration is similar to multipoint configuration, but only one driver is present on the bus. A multidrop system can be configured with the driver at one end of the bus, or in the middle of the bus. When a driver is located at one end, a single termination resistor is located at the far end, close to the last receiver on the bus. Alternatively, the driver can be located in the middle of the bus, to reduce the maximum flight time. With a centrally located driver, termination resistors are located at each end of the bus. In both cases, the termination resistor value should be matched to the loaded bus impedance.  $\boxtimes$  8-2 shows examples of both cases.



図 8-2. Multidrop Architectures With Different Driver Locations

#### 8.1.4 Unused Channel

A 360k $\Omega$  pull-down resistor is built in every LVTTL input. The unused driver inputs should be left floating or connected to ground. The low-level output of an unused enabled driver can oscillate if left floating, and should be connected to ground. If the input is floating or connected to ground, the unused Y (non-inverting) output of an enabled driver should be connected to ground. The unused Z (inverting) should be left floating



# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

## 9.1 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

## 9.2 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

# 9.3 Trademarks

AdvancedTCA<sup>™</sup> and ATCA<sup>™</sup> are trademarks of PCI Industrial Computer Manufacturers Group. テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

## 9.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 9.5 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 10 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

### Changes from Revision A (July 2005) to Revision B (February 2024)

Page

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |  |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|--|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |  |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |  |
| SN65MLVD047AD         | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047AD.B       | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047ADG4       | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047ADR        | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047ADR.B      | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047ADRG4      | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047ADRG4.B    | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A     |  |
| SN65MLVD047APW        | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BUL          |  |
| SN65MLVD047APW.B      | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BUL          |  |
| SN65MLVD047APWR       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BUL          |  |
| SN65MLVD047APWR.B     | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BUL          |  |
| SN65MLVD047APWRG4     | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BUL          |  |
| SN65MLVD047APWRG4.B   | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BUL          |  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 8-Nov-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65MLVD047ADR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65MLVD047ADRG4  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65MLVD047APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN65MLVD047APWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 15-Jul-2025



#### \*All dimensions are nominal

| 7 till dillitoriolorio dilo rioritiridi |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65MLVD047ADR                          | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65MLVD047ADRG4                        | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65MLVD047APWR                         | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN65MLVD047APWRG4                       | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

# **TUBE**



### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65MLVD047AD    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65MLVD047AD.B  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65MLVD047ADG4  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65MLVD047APW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65MLVD047APW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月