

# SN74AHCT245-EP エンハンスド製品、5V、3ステート出力、オクタル・バス・トランシーバ

## 1 特長

- 入力は TTL 電圧互換
- JESD 17 準拠で  
250mA 超のラッチアップ性能
- 防衛、航空宇宙、医療アプリケーションをサポート：
  - 管理されたベースライン
  - 単一のアセンブリおよびテスト施設
  - 単一の製造施設
  - 長い製品ライフ・サイクル
  - 製品のトレーサビリティ

## 2 アプリケーション

- デジタル信号のイネーブルまたはディセーブル
- コントローラ・リセット時の信号保持
- スイッチのデバウンス

## 3 概要

SN74AHCT245-EP オクタル・バス・トランシーバは、データ・バス間の非同期双方向通信用に設計されています。これらの部品は、4.5V ~ 5.5V で動作します。

### パッケージ情報

| 部品番号           | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> | 本体サイズ(公称) <sup>(3)</sup> |
|----------------|----------------------|--------------------------|--------------------------|
| SN74AHCT245-EP | PW (TSSOP、20)        | 6.5mm × 6.4mm            | 6.5mm × 4.4mm            |

(1) 利用可能なすべてのパッケージについては、データシートの末尾にある注文情報を参照してください。

(2) パッケージ・サイズ(長さ × 幅)は公称値であり、該当する場合はピンも含まれます。

(3) 本体サイズ(長さ × 幅)は公称値であり、ピンは含まれません。



概略回路図



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照くださいますようお願いいたします。

## Table of Contents

|                                           |   |                                                 |    |
|-------------------------------------------|---|-------------------------------------------------|----|
| 1 特長.....                                 | 1 | 8.3 Feature Description.....                    | 9  |
| 2 アプリケーション.....                           | 1 | 8.4 Device Functional Modes.....                | 9  |
| 3 概要.....                                 | 1 | <b>9 Application and Implementation.....</b>    | 10 |
| 4 Revision History.....                   | 2 | 9.1 Application Information.....                | 10 |
| 5 Pin Configuration and Functions.....    | 3 | 9.2 Typical Application.....                    | 10 |
| 6 Specifications.....                     | 4 | 9.3 Design Requirements.....                    | 10 |
| 6.1 Absolute Maximum Ratings.....         | 4 | 9.4 Application Curves.....                     | 12 |
| 6.2 ESD Ratings.....                      | 4 | <b>10 Power Supply Recommendations.....</b>     | 12 |
| 6.3 Recommended Operating Conditions..... | 4 | <b>11 Layout.....</b>                           | 13 |
| 6.4 Thermal Information.....              | 5 | 11.1 Layout Guidelines.....                     | 13 |
| 6.5 Electrical Characteristics.....       | 5 | 11.2 Layout Example.....                        | 13 |
| 6.6 Switching Characteristics.....        | 6 | <b>12 Device and Documentation Support.....</b> | 14 |
| 6.7 Noise Characteristics.....            | 6 | 12.1 ドキュメントの更新通知を受け取る方法.....                    | 14 |
| 6.8 Operating Characteristics.....        | 6 | 12.2 サポート・リソース.....                             | 14 |
| 6.9 Typical Characteristics.....          | 7 | 12.3 Trademarks.....                            | 14 |
| 7 Parameter Measurement Information.....  | 8 | 12.4 静電気放電に関する注意事項.....                         | 14 |
| 8 Detailed Description.....               | 9 | 12.5 用語集.....                                   | 14 |
| 8.1 Overview.....                         | 9 | <b>13 Mechanical, Packaging, and Orderable</b>  |    |
| 8.2 Functional Block Diagram.....         | 9 | <b>Information.....</b>                         | 14 |

## 4 Revision History

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| July 2023 | *        | Initial Release |

## 5 Pin Configuration and Functions



図 5-1. SN74AHCT245-EP: PW Package, 20-Pin TSSOP (Top View)

表 5-1. Pin Functions

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION     |  |
|------|-----|---------------------|-----------------|--|
| NAME | NO. |                     |                 |  |
| DIR  | 1   | I                   | Direction Pin   |  |
| A1   | 2   | I/O                 | A1 Input/Output |  |
| A2   | 3   | I/O                 | A2 Input/Output |  |
| A3   | 4   | I/O                 | A3 Input/Output |  |
| A4   | 5   | I/O                 | A4 Input/Output |  |
| A5   | 6   | I/O                 | A5 Input/Output |  |
| A6   | 7   | I/O                 | A6 Input/Output |  |
| A7   | 8   | I/O                 | A7 Input/Output |  |
| A8   | 9   | I/O                 | A8 Input/Output |  |
| GND  | 10  | G                   | Ground Pin      |  |
| B8   | 11  | I/O                 | B8 Input/Output |  |
| B7   | 12  | I/O                 | B7 Input/Output |  |
| B6   | 13  | I/O                 | B6 Input/Output |  |
| B5   | 14  | I/O                 | B5 Input/Output |  |
| B4   | 15  | I/O                 | B4 Input/Output |  |
| B3   | 16  | I/O                 | B3 Input/Output |  |
| B2   | 17  | I/O                 | B2 Input/Output |  |
| B1   | 18  | I/O                 | B1 Input/Output |  |
| OE   | 19  | I                   | Output Enable   |  |
| VCC  | 20  | P                   | Power Pin       |  |

(1) I = Input, O = Output, P = Positive Supply, G = Ground

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                                                        | MIN            | MAX                   | UNIT |
|------------------|---------------------------------------------------|--------------------------------------------------------|----------------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                                                        | -0.5           | 7                     | V    |
| V <sub>I</sub>   | Input voltage range <sup>(2)</sup>                | Control inputs                                         | -0.5           | 7                     | V    |
| V <sub>O</sub>   | Output voltage range <sup>(2)</sup>               |                                                        | -0.5           | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0                                     | Control inputs | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> |                | ±20                   | mA   |
| I <sub>O</sub>   | Continuous output current                         | V <sub>O</sub> = 0 to V <sub>CC</sub>                  |                | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                        |                | ±75                   | mA   |
| T <sub>stg</sub> | Storage temperature                               |                                                        | -65            | 150                   | °C   |

(1) Operation outside the *Absolute Maximum Rating* may cause permanent device damage. *Absolute Maximum Rating* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Condition*. If used outside the *Recommended Operating Condition* but within the *Absolute Maximum Rating*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 6.2 ESD Ratings

|                    |                         |                                                                       | MIN | MAX   | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-----|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     |     | ±2000 | V    |
|                    |                         | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> |     | ±1000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                     | SN74AHCT245-EP | UNIT            |      |
|-----------------|-------------------------------------|----------------|-----------------|------|
|                 |                                     | MIN            | MAX             |      |
| V <sub>CC</sub> | Supply voltage                      | 4.5            | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage            | 2              |                 | V    |
| V <sub>IL</sub> | Low-level Input voltage             |                | 0.8             | V    |
| V <sub>I</sub>  | Input voltage                       | 0              | 5.5             | V    |
| V <sub>O</sub>  | Output voltage                      | 0              | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current           |                | -8              | mA   |
| I <sub>OL</sub> | Low-level output current            |                | 8               | mA   |
| Δt/Δv           | Input Transition rise and fall rate |                | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature      | -55            | 125             | °C   |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number [SCBA004](#).

## 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              |  | SN74AHCT245-EP | UNIT |
|-------------------------------|----------------------------------------------|--|----------------|------|
|                               |                                              |  | PW             |      |
|                               |                                              |  | 20 PINS        |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       |  | 102.8          | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    |  | 36.8           |      |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         |  | 53.8           |      |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   |  | 2.5            |      |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter |  | 53.3           |      |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance |  | n/a            |      |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](#).

## 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       |                              | TEST CONDITIONS                                             | V <sub>CC</sub> | T <sub>A</sub> = 25°C |      |     | -55°C to 125°C |      | UNIT |
|---------------------------------|------------------------------|-------------------------------------------------------------|-----------------|-----------------------|------|-----|----------------|------|------|
|                                 |                              |                                                             |                 | MIN                   | TYP  | MAX | MIN            | MAX  |      |
| V <sub>OH</sub>                 | I <sub>OH</sub> = -50 µA     |                                                             | 4.5 V           | 4.4                   | 4.5  |     | 4.4            |      | V    |
|                                 | I <sub>OH</sub> = -8 mA      |                                                             |                 | 3.94                  |      |     | 3.7            |      |      |
| V <sub>OL</sub>                 | I <sub>OL</sub> = 50 µA      |                                                             | 4.5 V           |                       | 0.1  |     |                | 0.1  | V    |
|                                 | I <sub>OH</sub> = 8 mA       |                                                             |                 |                       | 0.36 |     |                | 0.44 |      |
| I <sub>I</sub>                  | OE or DIR                    | V <sub>I</sub> = 5.5 V or GND                               | 0 to 5.5 V      |                       | ±0.1 |     |                | ±1   | µA   |
| I <sub>OZ</sub>                 | A or B inputs <sup>(1)</sup> | V <sub>O</sub> = V <sub>CC</sub> or GND                     | 5.5 V           |                       | ±.25 |     |                | ±2.5 | µA   |
| I <sub>CC</sub>                 |                              | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | 5.5 V           |                       | 4    |     |                | 40   | µA   |
| ΔI <sub>CC</sub> <sup>(2)</sup> |                              | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND  | 5.5 V           |                       | 1.35 |     |                | 1.5  | mA   |
| C <sub>i</sub>                  | OE or DIR                    | V <sub>I</sub> = V <sub>CC</sub> or GND                     | 5 V             | 2.5                   | 10   |     |                |      | pF   |
| C <sub>io</sub>                 | A or B inputs                | V <sub>I</sub> = V <sub>CC</sub> or GND                     | 5 V             | 4                     |      |     |                |      | pF   |

(1) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

(2) This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.

## 6.6 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted)

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE   | $T_A = 25^\circ\text{C}$ |      | $-55^\circ\text{C} \text{ to } 125^\circ\text{C}$ |      | UNIT |
|-------------|-----------------|----------------|-----------------------|--------------------------|------|---------------------------------------------------|------|------|
|             |                 |                |                       | TYP                      | MAX  | MIN                                               | MAX  |      |
| $t_{PLH}$   | A or B          | B or A         | $C_L = 15 \text{ pF}$ | 4.5                      | 7.7  | 1                                                 | 10   | ns   |
| $t_{PHL}$   |                 |                |                       | 4.5                      | 7.7  | 1                                                 | 10   |      |
| $t_{PZH}$   | $\bar{OE}$      | A or B         | $C_L = 15 \text{ pF}$ | 8.9                      | 13.8 | 1                                                 | 16   | ns   |
| $t_{PZL}$   |                 |                |                       | 8.9                      | 13.8 | 1                                                 | 16   |      |
| $t_{PHZ}$   | $\bar{OE}$      | A or B         | $C_L = 15 \text{ pF}$ | 9.2                      | 14.4 | 1                                                 | 16.5 | ns   |
| $t_{PLZ}$   |                 |                |                       | 9.2                      | 14.4 | 1                                                 | 16.5 |      |
| $t_{PLH}$   | A or B          | B or A         | $C_L = 50 \text{ pF}$ | 5.3                      | 8.7  | 1                                                 | 11   | ns   |
| $t_{PHL}$   |                 |                |                       | 5.3                      | 8.7  | 1                                                 | 11   |      |
| $t_{PZH}$   | $\bar{OE}$      | A or B         | $C_L = 50 \text{ pF}$ | 9.7                      | 14.8 | 1                                                 | 17   | ns   |
| $t_{PZL}$   |                 |                |                       | 9.7                      | 14.8 | 1                                                 | 17   |      |
| $t_{PHZ}$   | $\bar{OE}$      | A or B         | $C_L = 50 \text{ pF}$ | 10                       | 15.4 | 1                                                 | 17.5 | ns   |
| $t_{PLZ}$   |                 |                |                       | 10                       | 15.4 | 1                                                 | 17.5 |      |
| $t_{sk(o)}$ |                 |                | $C_L = 50 \text{ pF}$ |                          | 1    |                                                   |      | ns   |

## 6.7 Noise Characteristics

$V_{CC} = 5 \text{ V}$ ,  $C_L = 50 \text{ pF}$ ,  $T_A = 25^\circ\text{C}$ <sup>(1)</sup>

| PARAMETER   | SN74AHCT245-EP                         | UNIT |     |     |
|-------------|----------------------------------------|------|-----|-----|
|             |                                        | MIN  | TYP | MAX |
| $V_{OH(V)}$ | Quiet output, minimum dynamic $V_{OH}$ |      | 4   | V   |
| $V_{IH(D)}$ | High-level dynamic input voltage       |      | 2   | V   |
| $V_{IL(D)}$ | Low-level dynamic input voltage        |      | 0.8 | V   |

(1) Characteristics are for surface-mount packages only.

## 6.8 Operating Characteristics

$V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$

| PARAMETER | TEST CONDITIONS                                               | TYP | UNIT |
|-----------|---------------------------------------------------------------|-----|------|
| $C_{pd}$  | Power dissipation capacitance<br>No load, $f = 1 \text{ MHz}$ | 13  | pF   |

## 6.9 Typical Characteristics



図 6-1. SN74AHCT245-EP TPD vs Temperature, 15 pF Load

## 7 Parameter Measurement Information



- A.  $C_L$  includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_f \leq 3 \text{ ns}$ ,  $t_f \leq 3 \text{ ns}$ .
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

図 7-1. Load Circuit and Voltage Waveforms

## 8 Detailed Description

### 8.1 Overview

The SNx7ACHT245 octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. The SN74AHCT245-EP devices allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable ( $\overline{OE}$ ) input can be used to disable the device so that the buses effectively are isolated. For the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### 8.2 Functional Block Diagram



图 8-1. Logic Diagram (Positive Logic)

### 8.3 Feature Description

- $V_{CC}$  is optimized at 5 V
- Allows up voltage translation from 3.3 V to 5 V
  - Inputs accept  $V_{IH}$  levels of 2 V
- Slow edge rates minimize output ringing

### 8.4 Device Functional Modes

表 8-1. Function Table  
(Each Transceiver)

| INPUTS          |     | OPERATION       |
|-----------------|-----|-----------------|
| $\overline{OE}$ | DIR |                 |
| L               | L   | B data to A bus |
| L               | H   | A data to B bus |
| H               | X   | Isolation       |

## 9 Application and Implementation

### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74AHCT245-EP can be used to drive signals over relatively long traces or transmission lines. To reduce ringing caused by impedance mismatches between the driver, transmission line, and receiver, a series damping resistor placed in series with the transmitter's output can be used. The figure in the *Application Curve* section shows the received signal with three separate resistor values. Just a small amount of resistance can make a significant impact on signal integrity in this type of application.

### 9.2 Typical Application



图 9-1. Application Block Diagram

### 9.3 Design Requirements

#### 9.3.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The positive voltage supply must be capable of sourcing current equal to the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics* and any transient current required for switching.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74AHCT245-EP plus the maximum supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74AHCT245-EP can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74AHCT245-EP can drive a load with total resistance described by  $R_L \geq V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in [CMOS Power Consumption and Cpd Calculation](#).

Thermal increase can be calculated using the information provided in [Thermal Characteristics of Standard Linear and Logic \(SLL\) Packages and Devices](#).

#### 注意

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

### 9.3.2 Input Considerations

Input signals must cross to be considered a logic LOW, and to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74AHCT245-EP, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$  resistor value is often used due to these factors.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

### 9.3.3 Output Considerations

The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Unused outputs can be left floating. Do not connect outputs directly to  $V_{CC}$  or ground.

Refer to *Feature Description* section for additional information regarding the outputs for this device.

### 9.3.4 Detailed Design Procedure

1. Add a decoupling capacitor from  $V_{CC}$  to GND. The capacitor needs to be placed physically close to the device and electrically close to both the  $V_{CC}$  and GND pins. An example layout is shown in the *Layout* section.
2. Ensure the capacitive load at the output is  $\leq 50$  pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74AHCT245-EP to one or more of the receiving devices.
3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in  $M\Omega$ ; much larger than the minimum calculated previously.
4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, [CMOS Power Consumption and Cpd Calculation](#).

### 9.4 Application Curves



図 9-2. Simulated Signal Integrity at the Receiver With Different Damping Resistor ( $R_d$ ) Values

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A  $0.1\text{-}\mu\text{F}$  capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The  $0.1\text{-}\mu\text{F}$  and  $1\text{-}\mu\text{F}$  capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.

## 11 Layout

### 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

### 11.2 Layout Example



図 11-1. Example Layout for the SN74AHCT245-EP in PW

## 12 Device and Documentation Support

### 12.1 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、[ti.com](http://ti.com) のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 12.2 サポート・リソース

[TI E2E™ サポート・フォーラム](#)は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の[使用条件](#)を参照してください。

### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 12.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 12.5 用語集

[テキサス・インスツルメンツ用語集](#) この用語集には、用語や略語の一覧および定義が記載されています。

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| SN74AHCT245MPWREP     | Active        | Production           | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HB245EP             |
| SN74AHCT245MPWREP.A   | Active        | Production           | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HB245EP             |
| V62/23618-01XE        | Active        | Production           | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HB245EP             |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN74AHCT245-EP :**

- Catalog : [SN74AHCT245](#)

---

- Automotive : [SN74AHCT245-Q1](#)

- Military : [SN54AHCT245](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military - QML certified for Military and Defense Applications

## PACKAGE OUTLINE

**PW0020A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

## EXAMPLE BOARD LAYOUT

**PW0020A**

## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220206/A 02/2017

#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220206/A 02/2017

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したもので、(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、[TI の販売条件](#)、[TI の総合的な品質ガイドライン](#)、[ti.com](#) または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TI はそれらに異議を唱え、拒否します。

Copyright © 2026, Texas Instruments Incorporated

最終更新日：2025 年 10 月