











**SN74HCT595** 

JAJSN36A - OCTOBER 2021 - REVISED DECEMBER 2021

# SN74HCT595 3 ステート出力レジスタ付き 8 ビット シフト・レジスタ

## 1 特長

- LSTTL 入力ロジック互換
  - $V_{IL(max)} = 0.8V, V_{IH(min)} = 2V$
- CMOS 入力ロジック互換
  - $-I_1 \le 1\mu A (V_{OL}, V_{OH})$
- 4.5V~5.5Vで動作
- 最大 10 個の LSTTL 負荷ファンアウトに対応
- シフト・レジスタはダイレクト・クリアを装備
- 拡張周囲温度範囲:-40℃~+125℃、TA

## 2 アプリケーション

- 出力拡張
- LED マトリクス制御
- 7 セグメント・ディスプレイ制御
- 8ビット・データ・ストレージ

## 3 概要

SN74HCT595 デバイスには 8 ビットのシリアル・イン、パ ラレル・アウトのシフト・レジスタが搭載されており、8 ビット の D タイプ・ストレージ・レジスタヘデータを供給します。ス トレージ・レジスタはパラレルの3ステート出力を備えてい ます。シフト・レジスタとストレージ・レジスタの両方に、それ ぞれ独立したクロックが供給されます。シフト・レジスタはダ イレクト・オーバーライディング・クリア (SRCLR) 入力、シリ アル (SER) 入力、カスケード用シリアル出力 (QH) を備え ています。出力イネーブル (OE) 入力が High のとき、出 力は高インピーダンス状態になります。内部レジスタ・デー タおよびシリアル出力 ( $Q_{H'}$ ) は、 $\overline{OE}$  入力の動作による影 響を受けません。

### 製品情報(1)

| 部品番号         | パッケージ      | 本体サイズ (公称)      |  |  |
|--------------|------------|-----------------|--|--|
| SN74HCT595PW | TSSOP (16) | 5.00mm × 4.40mm |  |  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



論理図 (正論理)



## **Table of Contents**

| 1 特長                                 | 1 | 8.3 Device Functional Modes                      | 12      |
|--------------------------------------|---|--------------------------------------------------|---------|
| 2 アプリケーション                           |   | 9 Application and Implementation                 | 13      |
| 3 概要                                 |   | 9.1 Application Information                      | 13      |
| 4 Revision History                   |   | 9.2 Typical Application                          | 14      |
| 5 Pin Configuration and Functions    |   | 10 Power Supply Recommendations                  | 17      |
| 6 Specifications                     |   | 11 Layout                                        | 17      |
| 6.1 Absolute Maximum Ratings         |   | 11.1 Layout Guidelines                           | 17      |
| 6.2 ESD Ratings                      |   | 11.2 Layout Example                              | 17      |
| 6.3 Recommended Operating Conditions |   | 12 Device and Documentation Support              | 18      |
| 6.4 Thermal Information              |   | 12.1 Documentation Support                       | 18      |
| 6.5 Electrical Characteristics       |   | 12.2 Receiving Notification of Documentation Upd | lates18 |
| 6.6 Timing Characteristics           |   | 12.3 サポート・リソース                                   | 18      |
| 6.7 Switching Characteristics        |   | 12.4 Trademarks                                  |         |
| 6.8 Typical Characteristics          |   | 12.5 Electrostatic Discharge Caution             | 18      |
| 7 Parameter Measurement Information  |   | 12.6 Glossary                                    | 18      |
| 8 Detailed Description               |   | 13 Mechanical, Packaging, and Orderable          |         |
| 8.1 Functional Block Diagram         |   | Information                                      | 18      |
| 8.2 Feature Description              |   |                                                  |         |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| С | Changes from Revision * (October 2021) to Revision A (December 2021) |   |  |  |  |  |
|---|----------------------------------------------------------------------|---|--|--|--|--|
| • | データシートのステータスを事前情報から <i>量産データに更新</i>                                  | 1 |  |  |  |  |

# **5 Pin Configuration and Functions**



図 5-1. PW Package 16-Pin TSSOP Top View

表 5-1. Pin Functions

| PIN              |     | TYPE <sup>(1)</sup> | DESCRIPTION                                 |
|------------------|-----|---------------------|---------------------------------------------|
| NAME             | NO. | IIFE\/              | DESCRIPTION                                 |
| Q <sub>B</sub>   | 1   | 0                   | Q <sub>B</sub> O                            |
| Q <sub>C</sub>   | 2   | 0                   | Q <sub>C</sub> O                            |
| Q <sub>D</sub>   | 3   | 0                   | $Q_D$ O                                     |
| Q <sub>E</sub>   | 4   | 0                   | Q <sub>E</sub> O                            |
| Q <sub>F</sub>   | 5   | 0                   | Q <sub>F</sub> O                            |
| $Q_{G}$          | 6   | 0                   | Q <sub>G</sub> O                            |
| Q <sub>H</sub>   | 7   | 0                   | Q <sub>H</sub> O                            |
| GND              | 8   | _                   | Ground                                      |
| Q <sub>H</sub> ' | 9   | 0                   | Serial O, can be used for cascading         |
| SRCLR            | 10  | I                   | Shift register clear, active low            |
| SRCLK            | 11  | I                   | Shift register clock, rising edge triggered |
| RCLK             | 12  | I                   | O register clock, rising edge triggered     |
| ŌĒ               | 13  | I                   | O Enable, active low                        |
| SER              | 14  | I                   | Serial I                                    |
| Q <sub>A</sub>   | 15  | 0                   | Q <sub>A</sub> O                            |
| V <sub>CC</sub>  | 16  | _                   | Positive supply                             |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output.



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                     |                                                                        | MIN  | MAX | UNIT |
|------------------|-------------------------------------|------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                      |                                                                        | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>  | Input clamp current <sup>(2)</sup> $V_1 < 0$ or $V_1 > V_{CC} + 0.5$ V |      | 20  | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup> | $V_{O} < 0 \text{ or } V_{O} > V_{CC} + 0.5 \text{ V}$                 | -20  | 20  | mA   |
| Io               | Continuous output current           | $V_O = 0$ to $V_{CC}$                                                  | -35  | 35  | mA   |
| I <sub>CC</sub>  | Continuous output current through   | V <sub>CC</sub> or GND                                                 | -70  | 70  | mA   |
| T <sub>J</sub>   | Junction temperature                |                                                                        |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                 |                                                                        | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If briefly operating outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 6.2 ESD Ratings

|                    |                         |                                                                       | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                     |                                 | MIN | NOM | MAX             | UNIT |
|-----------------|-------------------------------------|---------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                      |                                 | 4.5 | 5   | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage            | V <sub>CC</sub> = 4.5 V to 5.5V | 2   |     |                 | V    |
| V <sub>IL</sub> | Low-level input voltage             | V <sub>CC</sub> = 4.5 V to 5.5V |     |     | 0.8             | V    |
| VI              | Input voltage                       | Input voltage                   |     |     | V <sub>CC</sub> | V    |
| Vo              | Output voltage                      | Output voltage                  |     |     | V <sub>CC</sub> | V    |
| Δt/Δν           | Input transition rise and fall rate | V <sub>CC</sub> = 4.5 V to 5.5V |     |     | 500             | ns/V |
| T <sub>A</sub>  | Ambient temperature                 |                                 | -40 |     | 125             | °C   |

#### **6.4 Thermal Information**

| THERMAL METRIC <sup>(1)</sup> |                                              | SN74HCT595 |      |
|-------------------------------|----------------------------------------------|------------|------|
|                               |                                              | PW (TSSOP) | UNIT |
|                               |                                              | 16 PINS    |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 131.8      | °C/W |
| R <sub>0</sub> JC(top)        | Junction-to-case (top) thermal resistance    | 69.8       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 76.5       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 20.9       | °C/W |
| $Y_{JB}$                      | Junction-to-board characterization parameter | 76.1       | °C/W |

Product Folder Links: SN74HCT595

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.4 Thermal Information (continued)

|                      |                                              | SN74HCT595 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | UNIT |
|                      |                                              | 16 PINS    |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER TE     |                                                        | TEST COL                                            |                                                   |      | <sub>A</sub> = 25°C |       | -40°C to 125°C |     |       | UNI |
|------------------|--------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|------|---------------------|-------|----------------|-----|-------|-----|
|                  |                                                        | TEST COI                                            | NUTTIONS                                          | MIN  | TYP                 | MAX   | MIN            | TYP | MAX   | T   |
| V                | High-level output                                      | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OH</sub> = -20 uA, V <sub>CC</sub> = 4.5 V | 4.4  |                     |       | 4.4            |     |       | V   |
| V <sub>OH</sub>  | voltage                                                | VI - VIH OI VIL                                     | I <sub>OH</sub> = -6 mA, V <sub>CC</sub> = 4.5 V  | 3.98 |                     |       | 3.84           |     |       | ٧   |
| V                | Low-level output                                       | V = V or V                                          | I <sub>OL</sub> = 20 uA, V <sub>CC</sub> = 4.5 V  |      |                     | 0.1   |                |     | 0.1   | V   |
| V <sub>OL</sub>  | voltage                                                | $V_I = V_{IH}$ or $V_{IL}$                          | I <sub>OL</sub> = 6 mA, V <sub>CC</sub> = 4.5 V   |      |                     | 0.26  |                |     | 0.33  | V   |
| II               | Input leakage current                                  | V <sub>I</sub> = V <sub>CC</sub> or 0               | V <sub>CC</sub> = 5.5 V                           |      |                     | ±100  |                |     | ±1000 | nA  |
| I <sub>OZ</sub>  | Off-State (High-<br>Impedance State)<br>Output Current | $V_O = V_{CC}$ or 0, $Q_{A^-}$                      | V <sub>CC</sub> = 5.5 V                           |      |                     | ±0.5  |                |     | ±5    | μA  |
| I <sub>CC</sub>  | Supply current                                         | $V_I = V_{CC}$ or 0, $I_O = 0$                      | V <sub>CC</sub> = 5.5 V                           |      |                     | 8     |                |     | 80    | μA  |
|                  | Additional                                             | V <sub>I</sub> = V <sub>CC</sub> - 2.1V             | V <sub>CC</sub> = 4.5V to 5.5V                    |      |                     | 126.2 |                |     | 157.5 | μA  |
| ΔI <sub>CC</sub> | Quiescent Device<br>Current Per Input<br>Pin           | V <sub>I</sub> = 0.5 V or 2.4V                      | V <sub>CC</sub> = 5.5V                            |      |                     | 2.4   |                |     | 2.9   | mA  |
| Ci               | Input capacitance                                      | V <sub>CC</sub> = 4.5V to 5.5V                      | V <sub>CC</sub> = 4.5V to 5.5V                    |      |                     | 10    |                |     |       | pF  |
| Co               | Output capacitance                                     | V <sub>CC</sub> = 4.5V to 5.5V                      | $V_{CC} = 4.5V \text{ to } 5.5V$                  |      |                     | 20    |                |     |       | pF  |
| C <sub>pd</sub>  | Power dissipation capacitance per gate                 | No load                                             |                                                   |      |                     | 50    |                |     |       | pF  |

## **6.6 Timing Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          |                               | CONDITION             | V                                      | T <sub>A</sub> = 25°C | -40°C to 125°C | UNIT            |
|--------------------|-------------------------------|-----------------------|----------------------------------------|-----------------------|----------------|-----------------|
| •                  | PARAMETER CONDITION           |                       | ARAMETER CONDITION V <sub>CC</sub> MIN |                       | X MIN MAX      | UNIT            |
| f <sub>clock</sub> | Clock frequency               |                       | 4.5 V                                  | 3                     | 1 25           | MHz             |
|                    |                               | SRCLK or RCLK high or | 4.5 V                                  | 16                    | 20             |                 |
|                    | Dulce duration                | low                   | 5.5 V                                  | 16                    | 20             | ] <sub>no</sub> |
| 'W                 | t <sub>w</sub> Pulse duration | SRCLR low             | 4.5 V                                  | 16                    | 20             | ns              |
|                    |                               |                       | 5.5 V                                  | 16                    | 20             |                 |

## **6.6 Timing Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                |                   | CONDITION               | V               | T <sub>A</sub> = 25°C |     | -40°C to 125 | s°C | UNIT |
|--------------------------|-------------------|-------------------------|-----------------|-----------------------|-----|--------------|-----|------|
| Г                        | PARAMETER         | CONDITION               | V <sub>CC</sub> | MIN                   | MAX | MIN          | MAX | UNIT |
|                          |                   | SER before SRCLK ↑      | 4.5 V           | 20                    |     | 25           |     |      |
|                          |                   | SER belole SINGER       | 5.5 V           | 20                    |     | 25           |     |      |
| A Code un dimen          |                   | SRCLK↑ before RCLK↑     | 4.5 V           | 16                    |     | 20           |     |      |
|                          | Setup time        |                         | 5.5 V           | 16                    |     | 20           |     | no   |
| t <sub>su</sub>          | Setup time        | SRCLR low before RCLK ↑ | 4.5 V           | 10                    |     | 13           |     | ns   |
|                          |                   |                         | 5.5 V           | 10                    |     | 13           |     |      |
|                          |                   | SRCLR high (inactive)   | 4.5 V           | 10                    |     | 12           |     |      |
|                          |                   | before SRCLK ↑          | 5.5 V           | 10                    |     | 12           |     |      |
|                          | Hold time         | CED offer CDCLK ↑       | 4.5 V           | 0                     |     | 0            |     | no   |
| t <sub>h</sub> Hold time | SER after SRCLK ↑ | 5.5 V                   | 0               |                       | 0   |              | ns  |      |

## **6.7 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER         | FROM (INPUT) | TO (OUTPUT)                     | V               | T   | λ = 25°C |     | -40°( | C to 125° | С   | UNI |
|------------------|-------------------|--------------|---------------------------------|-----------------|-----|----------|-----|-------|-----------|-----|-----|
|                  | FARAMETER         | PROW (INFOT) | 10 (001701)                     | V <sub>cc</sub> | MIN | TYP      | MAX | MIN   | TYP       | MAX | T   |
| f <sub>max</sub> |                   |              |                                 | 4.5 V           | 31  |          |     | 25    |           |     | MHz |
|                  |                   | SRCLK        | 0                               | 4.5 V           |     |          | 42  |       |           | 53  |     |
|                  | Propogation delay | SKCLK        | Q <sub>H</sub> '                | 5.5 V           |     |          | 42  |       |           | 53  | ns  |
| t <sub>pd</sub>  | Propogation delay | RCLK         | 0 0                             | 4.5 V           |     |          | 40  |       |           | 50  | 115 |
|                  |                   | ROLK         | Q <sub>A</sub> - Q <sub>H</sub> | 5.5 V           |     |          | 40  |       |           | 50  |     |
|                  | Propogation delay | enci n       | 0                               | 4.5 V           |     |          | 40  |       |           | 50  |     |
| t <sub>PHL</sub> |                   | SKOLK        | Q <sub>H</sub> '                | 5.5 V           |     |          | 40  |       |           | 50  | ns  |
|                  | Enable time       | OE           | 0 0                             | 4.5 V           |     |          | 35  |       |           | 44  | ns  |
| t <sub>en</sub>  | Enable time       | OE           | Q <sub>A</sub> - Q <sub>H</sub> | 5.5 V           |     |          | 35  | 44    |           |     | 115 |
|                  | Disable time      | able time OE | Q <sub>A</sub> - Q <sub>H</sub> | 4.5 V           |     |          | 30  |       |           | 38  |     |
| t <sub>dis</sub> |                   |              |                                 | 5.5 V           |     |          | 30  |       |           | 38  | ns  |
|                  | Transition-time   |              | Any output                      | 4.5 V           | 12  |          | 12  |       | 15        |     |     |
| t <sub>t</sub>   | Transition-time   |              | Any output                      | 5.5 V           | 14  |          |     |       |           | ns  |     |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



図 6-1. Timing Diagram



# **6.8 Typical Characteristics**

T<sub>A</sub> = 25°C



図 6-2. Typical Output Voltage in the High State (V<sub>OH</sub>)



図 6-3. Typical Output Voltage in the Low State (V<sub>OL</sub>)

### 7 Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_t < 6 \text{ ns}$ .

For clock inputs,  $f_{max}$  is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

#### 図 7-1. Load Circuit for 3-State Outputs



図 7-3. Voltage Waveforms, Pulse Duration



(1) The greater between  $t_{\textrm{PLH}}$  and  $t_{\textrm{PHL}}$  is the same as  $t_{\textrm{pd}}.$ 

図 7-5. Voltage Waveforms Propagation Delays



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

### 図 7-2. Load Circuit for Push-Pull Outputs



☑ 7-4. Voltage Waveforms, Setup and Hold Times



図 7-6. Voltage Waveforms Propagation Delays



(1) The greater between t<sub>r</sub> and t<sub>f</sub> is the same as t<sub>t</sub>.

図 7-7. Voltage Waveforms, Input and Output Transition Times



## 8 Detailed Description

## 8.1 Functional Block Diagram



図 8-1. Logic Diagram (Positive Logic) for the SN74HCT595

#### 8.2 Feature Description

#### 8.2.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-State outputs. The three states that these outputs can be in are driving high, driving low, and high impedance. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a  $10 \text{ k}\Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

## 8.2.2 Balanced CMOS Push-Pull Outputs

This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

Unused push-pull CMOS outputs should be left disconnected.

#### 8.2.3 TTL-Compatible CMOS Inputs

This device includes TTL-compatible CMOS inputs. These inputs are specifically designed to interface with TTL logic devices by having a reduced input voltage threshold.

TTL-compatible CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law ( $R = V \div I$ ).

TTL-compatible CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report.

Do not leave TTL-compatible CMOS inputs floating at any time during operation. Unused inputs must be terminated at  $V_{CC}$  or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a 10-k $\Omega$  resistor is recommended and will typically meet all requirements.

### 8.2.4 Latching Logic

This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory.

When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up.

The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table.

### 8.2.5 Clamp Diode Structure

The inputs and outputs to this device have both positive and negative clamping diodes as depicted in 🗵 8-2.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.





図 8-2. Electrical Placement of Clamping Diodes for Each Input and Output

## 8.3 Device Functional Modes

Function Table lists the functional modes of the SN74HCT595.

表 8-1. Function Table

| St 0-1.1 unction table |          |        |      |    |                                                                                                           |  |  |  |  |  |  |  |
|------------------------|----------|--------|------|----|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                        |          | INPUTS |      |    | FUNCTION                                                                                                  |  |  |  |  |  |  |  |
| SER                    | SRCLK    | SRCLR  | RCLK | ŌĒ | FUNCTION                                                                                                  |  |  |  |  |  |  |  |
| Х                      | Х        | Х      | Х    | Н  | Outputs Q <sub>A</sub> – Q <sub>H</sub> are disabled                                                      |  |  |  |  |  |  |  |
| Х                      | Х        | Х      | Х    | L  | Outputs Q <sub>A</sub> – Q <sub>H</sub> are enabled.                                                      |  |  |  |  |  |  |  |
| Х                      | Х        | L      | Х    | Х  | Shift register is cleared.                                                                                |  |  |  |  |  |  |  |
| L                      | <b>↑</b> | Н      | х    | х  | First stage of the shift register goes low. Other stages store the data of previous stage, respectively.  |  |  |  |  |  |  |  |
| Н                      | <u> </u> | Н      | х    | х  | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. |  |  |  |  |  |  |  |
| Х                      | Х        | Н      | 1    | Х  | Shift-register data is stored in the storage register.                                                    |  |  |  |  |  |  |  |
| Х                      | 1        | Н      | 1    | Х  | Data in shift register is stored in the storage register, the data is then shifted through.               |  |  |  |  |  |  |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

In this application, the SN74HCT595 is used to control seven-segment displays. Utilizing the serial output and combining a few of the input signals, this implementation reduces the number of I/O pins required to control the displays from sixteen to four. Unlike other I/O expanders, the SN74HCT595 does not need a communication interface for control. It can be easily operated with simple GPIO pins.

The OE pin is used to easily disable the outputs when the displays need to be turned off or connected to a PWM signal to control brightness. However, this pin can be tied low and the outputs of the SN74HCT595 can be controlled accordingly to turn off all the outputs reducing the I/O needed to three. There is no practical limitation to how many SN74HCT595 devices can be cascaded. To add more, the serial output will need to be connected to the following serial input and the clocks will need to be connected accordingly. With separate control for the shift registers and output registers, the desired digit can be displayed while the data for the next digit is loaded into the shift register.

At power-up, the initial state of the shift registers and output registers are unknown. To give them a defined state, the shift register needs to be cleared and then clocked into the output register.



## 9.2 Typical Application



図 9-1. Typical Application Block Diagram

### 9.2.1 Design Requirements

### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCT595 plus the maximum static supply current,  $I_{CC}$ , listed in *Electrical Characteristics* and any transient current required for switching. The logic device can only source as much current as is provided by the positive supply source. Be sure not to exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HCT595 plus the maximum supply current, I<sub>CC</sub>, listed in *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the Absolute Maximum Ratings.

The SN74HCT595 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74HCT595 can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with V<sub>OH</sub> and V<sub>OL</sub>. When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

#### **CAUTION**

The maximum junction temperature, T<sub>J(max)</sub> listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the Absolute Maximum Ratings. These limits are provided to prevent damage to the device.

## 9.2.1.2 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the Absolute Maximum Ratings.

Unused inputs must be terminated to either V<sub>CC</sub> or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCT595, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$ resistor value is often used due to these factors.

The SN74HCT595 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the Recommended Operating Conditions table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

### 9.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the VOH specification in the Electrical Characteristics. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the V<sub>OL</sub> specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to Feature Description section for additional information regarding the outputs for this device.

#### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCT595 to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated above.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation.

## 9.2.3 Application Curve



図 9-2. Simplified Functional Diagram Showing Clock Operation

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in given example layout image.

## 11 Layout

### 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{\rm CC}$ , whichever makes more sense for the logic function or is more convenient.

#### 11.2 Layout Example



図 11-1. Example Layout for the SN74HCT595



## 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, HCMOS Design Considerations application report
- Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, Designing With Logic application report

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| SN74HCT595PWR         | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | HT595            |
| SN74HCT595PWR.A       | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HT595            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74HCT595:

Automotive: SN74HCT595-Q1

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

| NOTE: Qualified Version Definiti | ons | initio | Defin | ersion | ٧ | Qualified | F: | 10. | ١ |
|----------------------------------|-----|--------|-------|--------|---|-----------|----|-----|---|
|----------------------------------|-----|--------|-------|--------|---|-----------|----|-----|---|

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Oct-2025

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HCT595PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Oct-2025



### \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | SN74HCT595PWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月