

# TLC69637-Q1 Automotive 100mA, 48-Channel LED Driver with Integrated Oscillator

## 1 Features

- AEC-Q100 qualified for automotive applications
  - Grade 1: -40°C to 125°C ambient operating temperature
  - Device HBM classification level H1C
  - Device CDM classification level C4B
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- 48 integrated current sinks
  - Programmable 16-bit PWM / Hybrid dimming
  - Programmable 7-bit analog dot correction (DC)
  - Maximum output current / voltage: 100mA / 16V
- Integrated 33MHz oscillator
  - 16-bit PWM output in 500Hz
    - >20KHz refresh rate with enhanced spectrum (ES) PWM
- High speed communication
  - Serial peripheral interface (SPI)
  - Data rates up to 17Mbps
- Power efficiency optimization
  - Adaptive headroom voltage control (AHVC)
  - Device power save mode (PSM)
- EMI mitigation
  - Interface: programmable buffer driving capability
- Current sinks: phase shifting / spread spectrum
- Protection and Diagnostic
  - LED: open / short detection / health check
  - Current sink: adjacent-pin short / health check
  - Interface: CRC / command error / time-out error
  - Device: under voltage / ISET out of range / thermal shutdown

### 2 Applications

- Automotive Central Information Display
- Automotive Cluster Display
- Automotive Head-up Display

### **3 Description**

The TLC69637-Q1 is a LED driver with 48 constant current sink channels which could provide up to 16-bit individual pixel-level LED PWM control. The additional 7-bit dot correction (DC) is also implemented to each channel to control peak current. Each device shares data stream by serial peripheral interface (SPI) which supports up to 511 devices connection. The interface is software compatible with LED drivers in the same group which can be applied to different application scenarios based on LED current and total LED number.

To optimize overall systematic power efficiency, the device is equipped with adaptive headroom voltage control (AHVC) scheme to optimize headroom voltage across each channel and device. Only the OUT47 pin from the last device of daisy chain is required to be programmed as FB pin to optimize LED supply voltage from DC/DC.

The TLC69637-Q1 is equipped diagnostics for LED, current sink, communication and device.

## Device Information

| PART NUMBER | PACKAGE <sup>(1)</sup>      | BODY SIZE (NOM) |  |  |  |
|-------------|-----------------------------|-----------------|--|--|--|
| TLC69637-Q1 | VQFN (56)<br>Wettable flank | 8mm × 8mm       |  |  |  |
|             | HTSSOP (56)                 | 14mm × 6.1mm    |  |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.



#### Simplified Schematic

**ADVANCE INFORMATION** 





## **Table of Contents**

| 1 Features1                                          | 5.3 Trademarks4                                     |
|------------------------------------------------------|-----------------------------------------------------|
| 2 Applications1                                      | 5.4 Electrostatic Discharge Caution4                |
| 3 Description                                        |                                                     |
| 4 Device Comparison                                  | 6 Revision History4                                 |
| 5 Device and Documentation Support4                  | 7 Mechanical, Packaging, and Orderable Information5 |
| 5.1 Receiving Notification of Documentation Updates4 | 7.1 Tape and Reel Information15                     |
| 5.2 Support Resources4                               | •                                                   |



### **4 Device Comparison**

| PART NUMBER                | CHANNEL<br>NUMBER | MAX. CHANNEL<br>CURRENT | FUNCTIONAL SAFETY<br>CLASSIFICATION | INTERFACE | SOFTWARE<br>COMPATIBLE |  |
|----------------------------|-------------------|-------------------------|-------------------------------------|-----------|------------------------|--|
| TLC69621-Q1 (1)            | 8                 |                         |                                     |           |                        |  |
| TLC69624-Q1 (1)            | 24                | 60mA                    |                                     |           |                        |  |
| TLC69627-Q1                | 48                |                         | Eurotional Safaty Canabla           | SPI       | Croup 1                |  |
| TLC69631-Q1 (1)            | 8                 |                         | Functional Safety-Capable           | SFI       | Group 1                |  |
| TLC69634-Q1 (1)            | 24                | 100mA                   |                                     |           |                        |  |
| TLC69637-Q1                | 48                |                         |                                     |           |                        |  |
| TLC69622-Q1 (1)            | 8                 | 60mA                    | - Functional Safety-Compliant       | SPI       |                        |  |
| TLC69625-Q1 (1)            | 24                |                         |                                     |           |                        |  |
| TLC69628-Q1                | 48                |                         |                                     |           | Croup 2                |  |
| TLC69632-Q1 (1)            | 8                 |                         |                                     |           | Group 2                |  |
| TLC69635-Q1 (1)            | 24                | 100mA                   |                                     |           |                        |  |
| TLC69638-Q1                | 48                |                         |                                     |           |                        |  |
| TLC69623-Q1 (1)            | 8                 |                         |                                     |           |                        |  |
| TLC69626-Q1 (1)            | 24                | 60mA                    | Evertional Orfets Consultant        | CSI       |                        |  |
| TLC69629-Q1                | 48                |                         |                                     |           | Group 3                |  |
| TLC69633-Q1 <sup>(1)</sup> | 8                 |                         | Functional Safety-Compliant         |           | Group 3                |  |
| TLC69636-Q1 <sup>(1)</sup> | 24                | 100mA                   |                                     |           |                        |  |
| TLC69639-Q1                | 48                |                         |                                     |           |                        |  |

(1) Product preview



### **5 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 5.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **5.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 5.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 5.4 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 5.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **6 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES                       |
|--------------|----------|-----------------------------|
| January 2025 | *        | Advance Information Release |



### 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.
 The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





### **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





### **EXAMPLE STENCIL DESIGN**

#### RTQ0056K

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





**DCA0056F** 

## **PACKAGE OUTLINE**

#### HTSSOP - 1.2 mm max height

PowerPAD™ HTSSOP



NOTES:

- All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing 1. per ASME Y14.5M.
- 2 . This drawing is subject to change without notice.
- З. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This package falls within JEDEC MO-153.
- 5. Keep- out features are identified to prevent board routing interference. These exposed metal features may vary within the identified area or completely absent on some devices.





### **EXAMPLE BOARD LAYOUT**

HTSSOP - 1.2 mm max height

DCA0056F





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- This package is designed to be soldered to a thermal pad on the board. Refer to technical brief, Powerpad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).





**DCA0056F** 

### **EXAMPLE STENCIL DESIGN**

HTSSOP - 1.2 mm max height

PowerPAD™ HTSSOP



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.







- Alimeter during the area of t exceed 0.15 mm per side.
  Reference JEDEC registration MO-153.
  Features may not present.
- 5. 6.
- This package incorporates an exposed thermal pad that is designed to be attached directly to an external heat sink. This optimizes the heat transfer from the integrated circuit (IC).





**DFD0056D** 

### **EXAMPLE BOARD LAYOUT**

#### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.

8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



DCA0056F



#### **EXAMPLE STENCIL DESIGN**

HTSSOP - 1.2 mm max height

PowerPAD™ HTSSOP Stencil openings based on a stencil thickness of .127mm Reference table below for other solder stencil thicknesses 56X 0 3 -54X 0 5 7,5 Х 56X 1,55 Center Power Pad Solder Stencil Opening Stencil Thickness Х Υ 0.1mm 5.30 4.07 0.127mm 4.70 3.61 0.152mm 4.30 3.30 0.178mm 3.97 3.05 4218813/A 06/2015

NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.





#### 7.1 Tape and Reel Information







| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC69637QDCARQ1 | HTSSOP       | DCA             | 56   | 2500 | 367         | 367        | 45          |
| TLC69637QRTQRQ1 | VQFN         | RTQ             | 56   | 3500 | 367         | 367        | 35          |
| TLC69637QDFDRQ1 | HTSSOP       | DFD             | 56   | 2500 | 350         | 350        | 43          |



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | . ,           |              |                    |      |                | .,              | (6)                           | .,                  |              |                         |         |
| PTLC69637QRTQRQ1 | ACTIVE        | QFN          | RTQ                | 56   | 3500           | TBD             | Call TI                       | Call TI             | -40 to 125   |                         | Samples |
| TLC69637QDCARQ1  | ACTIVE        | HTSSOP       | DCA                | 56   | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TLC69637Q1              | Samples |
| TLC69637QRTQRQ1  | ACTIVE        | QFN          | RTQ                | 56   | 3500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 69637Q1                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLC69637QDCARQ1             | HTSSOP          | DCA                | 56 | 2500 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| TLC69637QRTQRQ1             | QFN             | RTQ                | 56 | 3500 | 330.0                    | 16.4                     | 8.3        | 8.3        | 1.1        | 12.0       | 16.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

10-Mar-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC69637QDCARQ1 | HTSSOP       | DCA             | 56   | 2500 | 356.0       | 356.0      | 45.0        |
| TLC69637QRTQRQ1 | QFN          | RTQ             | 56   | 3500 | 367.0       | 367.0      | 35.0        |

# **RTQ 56**

8 x 8, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

**DCA0056F** 

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may not present.



# **DCA0056F**

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DCA0056F

# **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



## DCA (R-PDSO-G56)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated