





**TLIN2021A-Q1** 

# TLIN2021A-Q1 故障保護 LIN トランシーバ、抑止およびウェイク付き

# 1 特長

- 車載アプリケーション用に AEC-Q100 (グレード 1) 認 定済み
- LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, ISO 17987–4 電気的物理層 (EPL) 仕様に準拠
- SAE J2602-1 に準拠した車載用途向け LIN ネットワ
- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可
- 12V および 24V アプリケーションに対応
- 広い入力電圧範囲
  - V<sub>SUP</sub> 範囲:4.5V~45V
- 最高 20kbps の LIN 送信データ・レート
- 最高 100kbps の LIN 送信データ・レート
- 動作モード通常、スタンバイ、スリープ
- ソース認識による低消費電力モードからのウェイクアッ プをサポート
  - LIN バスからのリモート・ウェイクアップ
  - WAKE ピンによるローカル・ウェイクアップ
  - EN によるローカル・ウェイクアップ
- 45kΩの LIN プルアップ抵抗を内蔵
- INH ピンを使用してシステム・レベルの電力を制御
- 電源オン / オフ時の LIN バスと RXD 出力のグリッチ を防止
- 保護機能:±60VのLINバス・フォルト耐性、58Vの負 荷ダンプ対応、V<sub>SUP</sub> の低電圧保護、TXD ドミナント状 態タイムアウト、サーマル・シャットダウン、電源なしノー ドまたはグランド切断に対するシステム・レベルのフェイ ルセーフ
- 接合部温度:-40℃~150℃
- 8ピンの SOIC、ウェッタブル・フランク付きの VSON、 SOT23 パッケージで供給

# 2 アプリケーション

- ボディ・エレクトロニクス/照明
- 車載インフォテインメントおよびクラスタ
- ハイブリッド電気自動車およびパワー・トレイン・システ A
- 産業用輸送

# 3 概要

TLIN2021A-Q1 は、ローカル相互接続ネットワーク (LIN) 物理層トランシーバです。LIN とは、車載用車内ネットワー クをサポートする低速のユニバーサル非同期レシーバ・ト ランスミッタ (UART) 通信プロトコルです。

TLIN2021A-Q1 のトランスミッタは最大 20kbps のデー タ・レートをサポートしています。本トランシーバは、TXDピ ン経由で LIN バスの状態を制御し、オープン・ドレインの RXD 出力ピンでバスの状態を報告します。このデバイス は、電磁気放射 (EME) を低減するために電流制限付き 波形整形ドライバを備えています。

TLIN2021A-Q1 は、広い入力電圧動作範囲によって 12V および 24V アプリケーションに対応するように設計さ れています。このデバイスは低消費電力スリープ・モード と、wake over LIN、WAKE ピン、EN ピンによる低消費電 力モードからのウェークアップをサポートしています。この デバイスを使用すると、ノードに存在する可能性がある各 種電源を本デバイスの INH 出力ピンで選択的に有効に することで、バッテリの消費電流をシステム・レベルで低減 できます。

#### 製品情報

| 部品番号      | パッケージ <sup>(1)</sup>           | 本体サイズ (公称)      |
|-----------|--------------------------------|-----------------|
|           | SOIC (D) (8) <sup>(2)</sup>    | 4.90mm × 3.91mm |
| TLIN2021A | VSON (DRB) (8)                 | 3.00mm × 3.00mm |
|           | SOT23 (DDF) (8) <sup>(2)</sup> | 2.90mm × 1.60mm |

- 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。
- 製品プレビュー



コマンダ・ノードの概略回路図



レスポンダ・ノードの概略回路図



### **Table of Contents**

| 1 特長                                 | 1 | 9.2 Functional Block Diagram                        | 21 |
|--------------------------------------|---|-----------------------------------------------------|----|
| 2 アプリケーション                           |   | 9.3 Feature Description                             |    |
| -                                    |   | 9.4 Device Functional Modes                         |    |
| 4 Revision History                   |   | 10 Application Information Disclaimer               | 29 |
| 5 概要 (続き)                            |   | 10.1 Application Information                        | 29 |
| 6 Pin Configuration and Functions    |   | 10.2 Typical Application                            | 29 |
| 7 Specification                      |   | 11 Power Supply Recommendations                     | 31 |
| 7.1 Absolute Maximum Ratings         |   | 12 Layout                                           | 31 |
| 7.2 ESD Ratings                      |   | 12.1 Layout Guidelines                              | 31 |
| 7.3 ESD Ratings - IEC Specification  |   | 12.2 Layout Example                                 | 32 |
| 7.4 Thermal Information              |   | 13 Device and Documentation Support                 | 33 |
| 7.5 Recommended Operating Conditions |   | 13.1 Documentation Support                          | 33 |
| 7.6 Power Supply Characteristics     |   | 13.2 Receiving Notification of Documentation Update |    |
| 7.7 Electrical Characteristics       |   | 13.3 サポート・リソース                                      | 33 |
| 7.8 AC Switching Characteristics     |   | 13.4 Trademarks                                     | 33 |
| 7.9 Typical Curves                   |   | 13.5 Electrostatic Discharge Caution                | 33 |
| 8 Parameter Measurement Information  |   | 13.6 Glossary                                       | 33 |
| 9 Detailed Description               |   | 14 Mechanical, Packaging, and Orderable             |    |
| 9.1 Overview                         |   | Information                                         | 33 |
|                                      |   |                                                     |    |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| CI | hanges from Revision * (January 2021) to Revision A (April 2022)                                                                    | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | 回路図の画像の後にある注を削除                                                                                                                     | 1    |
| •  | Changed the WAKE I <sub>IL</sub> parameter description from "Ligh-level input leakage current" to "Low-level input leakage current" |      |
|    | 9-                                                                                                                                  |      |

# 5 概要 (続き)

TLIN2021A-Q1 には LIN レスポンダ・ノード・アプリケーション用の抵抗、ESD 保護、フォルト保護が内蔵されているため、アプリケーションの外付け部品数を減らせます。このデバイスでは、グランドのシフトまたは電源電圧の切断が発生しても、電流が LIN 経由で電源入力に逆流することはありません。

TLIN2021A-Q1 は、低電圧検出、サーマル・シャットダウン保護、グランド喪失保護機能も内蔵しています。フォルト条件が発生した場合、トランスミッタは即座にオフになり、フォルト条件が解消するまでオフに維持されます。



# **6 Pin Configuration and Functions**



図 6-1. D Package, 8-Pin (SOIC), and DDF Package, 8-Pin (SOT23) Top View



図 6-2. DRB Package, 8-Pin (VSON), Top View

表 6-1. Pin Functions

| ı                                                                                                                               | PIN | TYPE                                                                                                                      | DESCRIPTION                                                                              |  |  |
|---------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|
| NAME                                                                                                                            | NO. | IIFE                                                                                                                      | DESCRIPTION                                                                              |  |  |
| NAME NO.                                                                                                                        |     | Digital                                                                                                                   | LIN receive data output, open-drain                                                      |  |  |
| EN                                                                                                                              | 2   | Digital                                                                                                                   | Sleep mode control input, integrated pull-down                                           |  |  |
| WAKE                                                                                                                            | 3   | High Voltage                                                                                                              | Local wake-up input, high voltage                                                        |  |  |
| TXD                                                                                                                             | 4   | Digital                                                                                                                   | LIN transmit data input, integrated pulled down - active low after a local wake-up event |  |  |
| GND                                                                                                                             | 5   | GND                                                                                                                       | Ground connection                                                                        |  |  |
| LIN                                                                                                                             | 6   | Bus IO                                                                                                                    | LIN bus input/output line                                                                |  |  |
| V <sub>SUP</sub>                                                                                                                | 7   | Supply                                                                                                                    | High-voltage supply from the battery                                                     |  |  |
| INH                                                                                                                             | 8   | High Voltage                                                                                                              | Inhibit output to control system voltage regulators and supplies, high voltage           |  |  |
| Thermal Pad Electrically connected to GND, connect the thermal pad to the printed circuit (PCB) ground plane for thermal relief |     | Electrically connected to GND, connect the thermal pad to the printed circuit board (PCB) ground plane for thermal relief |                                                                                          |  |  |



# 7 Specification

# 7.1 Absolute Maximum Ratings

(1) (2)

|                           |                                                                                                                             | MIN  | MAX                                           | UNIT |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------|------|
| V <sub>SUP</sub>          | Supply voltage range (ISO 17987)                                                                                            | -0.3 | 60                                            | V    |
| V <sub>LIN</sub>          | LIN Bus input voltage (ISO 17987)                                                                                           | -60  | 60                                            | V    |
| V <sub>WAKE</sub>         | WAKE pin input voltage                                                                                                      | -0.3 | 60                                            | V    |
| V <sub>INH</sub>          | INH pin output voltage                                                                                                      | -0.3 | 60 and V <sub>O</sub> ≤ V <sub>SUP</sub> +0.3 | V    |
| V <sub>LOGIC_INPUT</sub>  | Logic input voltage                                                                                                         | -0.3 | 6                                             | V    |
| V <sub>LOGIC_OUTPUT</sub> | Logic output voltage                                                                                                        | -0.3 | 6                                             | V    |
| Io                        | Digital pin output current                                                                                                  |      | 8                                             | mA   |
| I <sub>O(INH)</sub>       | Inhibit output current                                                                                                      |      | 4                                             | mA   |
| I <sub>O(WAKE)</sub>      | WAKE output current due to ground shift ( $V_{WAKE} \le V_{GND}$ ) – 0.3 V thus current out of the WAKE pin must be limited |      | 3                                             | mA   |
| T <sub>J</sub>            | Junction Temp                                                                                                               | -55  | 165                                           | °C   |
| T <sub>stg</sub>          | Storage temperature                                                                                                         | -65  | 150                                           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

# 7.2 ESD Ratings

|                                          |                                                                                                         |                                                                                                 |                                                        | VALUE | UNIT |
|------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|------|
| V <sub>ESD</sub> Electrostatic discharge | Human body model (HBM) classification level 3B: V <sub>SUP</sub> , INH, and WAKE with respect to ground |                                                                                                 | ±8000                                                  |       |      |
|                                          | Electrostatio discharge                                                                                 | Human body model (HBM) classification level                                                     | M) classification level 3B: LIN with respect to ground |       |      |
|                                          | Electrostatic discharge                                                                                 | Human body model (HBM) classification level 3A: all other pins, per AEC Q100-002 <sup>(1)</sup> |                                                        | ±4000 | , v  |
|                                          |                                                                                                         | Charged device model (CDM) classification level C5, per AEC Q100-011                            | All pins                                               | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 7.3 ESD Ratings - IEC Specification

|                                          |                                                             |                                                                                         | VALUE                                                                                                    | UNIT  |   |
|------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|---|
| V <sub>ESD</sub> Electrostatic discharge | LIN, V <sub>SUP</sub> , WAKE terminal to GND <sup>(1)</sup> | IEC 62228-2 per ISO 10605<br>Contact discharge<br>R = 330 Ω, C = 150 pF (IEC 61000-4-2) | ±8000                                                                                                    |       |   |
| VESD                                     | Liectiostatic discharge                                     | LIN terminal to GND <sup>(1)</sup>                                                      | IEC 62228-2 per ISO 10605<br>Indirect contact discharge<br>R = 330 $\Omega$ , C = 150 pF (IEC 61000-4-2) | ±8000 | V |

Product Folder Links: TLIN2021A-Q1

<sup>(2)</sup> All voltage values are with respect to the ground terminal.

# 7.3 ESD Ratings - IEC Specification (continued)

|                                                        |                                     |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VALUE | UNIT |
|--------------------------------------------------------|-------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
|                                                        |                                     |                                                             | IEC 62228-2 per IEC 62215-3<br>12 V electrical systems<br>Pulse 1                                                                                                                                                                                                                                                                                                                                                                                            | -100  |      |
|                                                        |                                     |                                                             | IEC 62215-3<br>24 V electrical systems <sup>(3)</sup><br>Pulse 1                                                                                                                                                                                                                                                                                                                                                                                             | -450  |      |
|                                                        |                                     |                                                             | IEC 62228-2 per IEC 62215-3<br>12 V electrical systems<br>24 V electrical systems <sup>(3)</sup><br>Pulse 2                                                                                                                                                                                                                                                                                                                                                  | 75    |      |
| V <sub>TRAN</sub>                                      | Non-synchronous transient injection | LIN, V <sub>SUP</sub> , WAKE terminal to GND <sup>(1)</sup> | IEC 62228-2 per IEC 62215-3<br>12 V electrical systems<br>Pulse 3a                                                                                                                                                                                                                                                                                                                                                                                           | -150  | V    |
|                                                        |                                     |                                                             | IEC 62215-3<br>24 V electrical systems <sup>(3)</sup><br>Pulse 3a                                                                                                                                                                                                                                                                                                                                                                                            | -225  |      |
|                                                        |                                     |                                                             | 12 V electrical systems Pulse 1  IEC 62215-3 24 V electrical systems (3) Pulse 1  IEC 62228-2 per IEC 62215-3 12 V electrical systems (3) Pulse 2  IEC 62228-2 per IEC 62215-3 12 V electrical systems Pulse 2  IEC 62228-2 per IEC 62215-3 12 V electrical systems Pulse 3a  IEC 62215-3 24 V electrical systems (3) Pulse 3a  IEC 62228-2 per IEC 62215-3 12 V electrical systems (3) Pulse 3a  IEC 622215-3 12 V electrical systems Pulse 3b  IEC 62215-3 | 150   |      |
| injection LIN, V <sub>SUP</sub> , WAKE terminal to GND | 24 V electrical systems (3)         | 225                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |      |
|                                                        | Direct capacitor coupling           | LIN terminal to GND <sup>(2)</sup>                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ±30   |      |

- (1) Results given here are specific to the IEC 62228-2 Integrated circuits EMC evaluation of transceivers Part 2: LIN transceivers. Testing performed by OEM approved independent 3<sup>rd</sup> party, EMC report available upon request.
- (2) Results given here are specific to the SAE J2962-1 Communication Transceivers Qualification Requirements LIN. Testing performed by OEM approved independent 3<sup>rd</sup> party, EMC report available upon request.
- (3) Verified during characterization

### 7.4 Thermal Information

|                       |                                              |          | TLIN2021A-Q1 |          |      |
|-----------------------|----------------------------------------------|----------|--------------|----------|------|
|                       | THERMAL METRIC(1)                            | D (SOIC) | DRB (VSON)   | DDF(SOT) | UNIT |
|                       |                                              | 8 PINS   | 8 Pins       | 8 PINS   |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 126.2    | 54.4         | 120.7    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 66.4     | 61.1         | 60.2     | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 69.6     | 26.8         | 42.1     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 18.7     | 2.3          | 2.4      | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 68.9     | 26.7         | 41.9     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _        | 10.8         | _        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.5 Recommended Operating Conditions

parameters valid across -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (unless otherwise noted)

|                      |                                              | MIN | NOM | MAX  | UNIT |
|----------------------|----------------------------------------------|-----|-----|------|------|
| V <sub>SUP</sub>     | Supply Voltage                               | 4.5 |     | 45   | V    |
| V <sub>LIN</sub>     | LIN Bus input voltage                        | 0   |     | 45   | V    |
| V <sub>LOGIC</sub>   | Logic Pin Voltage                            | 0   |     | 5.25 | V    |
| TJ                   | Operating virtual junction temperature range | -40 |     | 150  | °C   |
| T <sub>SDR</sub>     | Thermal shutdown rising                      | 160 |     |      | °C   |
| T <sub>SDF</sub>     | Thermal shutdown falling                     |     |     | 150  | °C   |
| T <sub>SD(HYS)</sub> | Thermal shutdown hysteresis                  |     | 10  |      | °C   |



# 7.6 Power Supply Characteristics

parameters valid across -40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted)

|                    | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                   | MIN | TYP  | MAX      | UNIT |
|--------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------|------|
| Supply Voltag      | e and Current                                      |                                                                                                                                                                   |     |      | <u> </u> |      |
|                    | Operational supply voltage                         | Device is operational beyond the LIN defined nominal supply voltage range See Figure 8-1 See Figure 8-2                                                           | 4.5 |      | 45       | V    |
| V <sub>SUP</sub>   | Nominal supply voltage                             | Normal and standby modes <sup>(1)</sup><br>See Figure 8-1<br>See Figure 8-2                                                                                       | 4.5 |      | 45       | V    |
|                    |                                                    | Sleep mode                                                                                                                                                        | 4.5 |      | 45       | V    |
|                    | Supply current<br>Bus dominant                     | Normal mode<br>EN = $V_{CC}$ , $R_{LIN} \ge 500 \Omega$ , $C_{LIN} \le 10 nF$ , INH = WAKE = $V_{SUP}$                                                            |     | 1.8  | 7.5      | mA   |
|                    |                                                    | Standby mode EN = 0 V, $R_{LIN} \ge 500 \Omega$ , $C_{LIN} \le 10 nF$ , INH =WAKE = $V_{SUP}$                                                                     |     | 1    | 2.1      | mA   |
| Leve               | Supply current                                     | Normal mode<br>EN = V <sub>CC</sub> , INH = WAKE = V <sub>SUP</sub>                                                                                               |     | 400  | 850      | μΑ   |
| ISUP               | Bus recessive                                      | Standby mode<br>EN = 0 V, INH = WAKE = V <sub>SUP</sub>                                                                                                           |     | 20   | 55       | μΑ   |
|                    | Supply current<br>Sleep mode                       | $4.5~V < V_{SUP} \le 27~V,~T_J = 125^{\circ}C$<br>EN = 0 V, LIN = WAKE = $V_{SUP}$ , TXD and RXD floating                                                         |     | 12   | 20       | μА   |
|                    |                                                    | $27 \text{ V} < \text{V}_{\text{SUP}} \le 45 \text{ V}, \text{T}_{\text{J}} = 125^{\circ}\text{C}$ EN = 0 V, LIN = WAKE = V <sub>SUP</sub> , TXD and RXD floating |     |      | 26       | μА   |
| UV <sub>SUPR</sub> | Under voltage V <sub>SUP</sub> threshold           | Ramp up                                                                                                                                                           |     | 4.15 | 4.45     | V    |
| UV <sub>SUPF</sub> | Under voltage V <sub>SUP</sub> threshold           | Ramp down                                                                                                                                                         | 3.5 | 4    |          | V    |
| U <sub>VHYS</sub>  | Delta hysteresis voltage for V <sub>SUP</sub> unde | er voltage threshold                                                                                                                                              |     | 0.13 |          | V    |

<sup>(1)</sup> Normal mode ramp V<sub>SUP</sub> while LIN signal is a 10 kHz square wave with 50% duty cycle and 36 V swing.

### 7.7 Electrical Characteristics

parameters valid across -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (unless otherwise noted)

|                        | PARAMETER                            | TEST CONDITIONS                                                                                    | MIN  | TYP | MAX  | UNIT |
|------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|------|-----|------|------|
| RXD Output             | Terminal                             |                                                                                                    |      |     | '    |      |
| V <sub>OL</sub>        | Low-level voltage                    | Based upon external pull-up to V <sub>CC</sub> <sup>(4)</sup>                                      |      |     | 0.6  | V    |
| I <sub>OL</sub>        | Low-level output current, open drain | LIN = 0 V, RXD = 0.4 V                                                                             | 1.5  |     |      | mA   |
| I <sub>LKG</sub>       | Leakage current, high-level          | LIN = V <sub>SUP</sub> , RXD = V <sub>CC</sub>                                                     | -5   |     | 5    | μA   |
| TXD Input Te           | erminal                              |                                                                                                    |      |     |      |      |
| V <sub>IL</sub>        | Low-level input voltage              |                                                                                                    |      |     | 0.8  | V    |
| V <sub>IH</sub>        | High-level input voltage             |                                                                                                    | 2    |     |      | V    |
| I <sub>LKG</sub>       | Low-level input leakage current      | TXD = 0 V                                                                                          | -5   |     | 5    | μA   |
| I <sub>TXD(WAKE)</sub> | Local wake-up source recognition TXD | Standby mode after a local wake-up event $V_{LIN} = V_{SUP}$ , WAKE = 0 V or $V_{SUP}$ , TXD = 1 V | 1.3  |     | 8    | mA   |
| R <sub>TXD</sub>       | Internal pull-down resistor value    |                                                                                                    | 125  | 350 | 800  | kΩ   |
| EN Input Ter           | minal                                |                                                                                                    |      |     |      |      |
| V <sub>IL</sub>        | Low-level input voltage              |                                                                                                    | -0.3 |     | 0.8  | V    |
| V <sub>IH</sub>        | High-level input voltage             |                                                                                                    | 2    |     | 5.25 | V    |
| V <sub>HYS</sub>       | Hysteresis voltage                   | By design and characterization                                                                     | 30   |     | 500  | mV   |
| I <sub>IL</sub>        | Low-level input current              | EN = 0 V                                                                                           | -5   |     | 5    | μA   |
| R <sub>EN</sub>        | Internal pull-down resistor          |                                                                                                    | 125  | 350 | 800  | kΩ   |
| LIN Terminal           | I (Referenced to V <sub>SUP</sub> )  | <u> </u>                                                                                           |      |     |      |      |

Product Folder Links: TLIN2021A-Q1



parameters valid across -40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted)

|                           | PARAMETER                                                              | TEST CONDITIONS                                                                                                                                                                                                                                                                           | MIN        | TYP | MAX   | UNIT               |
|---------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-------|--------------------|
| V <sub>OH</sub>           | LIN recessive high-level output voltage <sup>(3)</sup>                 | $TXD = V_{CC}, I_{O} = 0 \text{ mA}$ $7 \text{ V} \le V_{SUP} \le 45 \text{ V}$                                                                                                                                                                                                           | 0.85       |     |       | $V_{\text{SUP}}$   |
| V <sub>OH</sub>           | LIN recessive high-level output voltage <sup>(1) (2)</sup>             | TXD = V <sub>CC</sub> , I <sub>O</sub> = 0 mA<br>7 V ≤ V <sub>SUP</sub> ≤ 18 V                                                                                                                                                                                                            | 0.8        |     |       | $V_{\text{SUP}}$   |
| V <sub>OH</sub>           | LIN recessive high-level output voltage <sup>(3)</sup>                 | $TXD = V_{CC}, I_{O} = 0 \text{ mA}$<br>4.5 V \leq V_{SUP} \leq 7 V                                                                                                                                                                                                                       | 3          |     |       | V                  |
| V <sub>OL</sub>           | LIN dominant low-level output voltage <sup>(3)</sup>                   | TXD = 0 V<br>7 V ≤ V <sub>SUP</sub> ≤ 45 V                                                                                                                                                                                                                                                |            |     | 0.2   | V <sub>SUP</sub>   |
| V <sub>OL</sub>           | LIN dominant low-level output voltage <sup>(1) (2)</sup>               | TXD = 0 V<br>7 V ≤ V <sub>SUP</sub> ≤ 18 V                                                                                                                                                                                                                                                |            |     | 0.2   | V <sub>SUP</sub>   |
| V <sub>OL</sub>           | LIN dominant low-level output voltage <sup>(3)</sup>                   | TXD = 0 V<br>4.5 V ≤ V <sub>SUP</sub> ≤ 7 V                                                                                                                                                                                                                                               |            |     | 1.2   | V                  |
| $V_{BUSdom}$              | Low-level input voltage <sup>(3)</sup>                                 | LIN dominant (including LIN dominant for wake up) See Figure 8-3 See Figure 8-4                                                                                                                                                                                                           |            |     | 0.4   | V <sub>SUP</sub>   |
| V <sub>BUSrec</sub>       | High-level input voltage <sup>(3)</sup>                                | LIN recessive<br>See Figure 8-3<br>See Figure 8-4                                                                                                                                                                                                                                         | 0.6        |     |       | $V_{\mathrm{SUP}}$ |
| V <sub>IH</sub>           | LIN recessive high-level input voltage <sup>(1)</sup> (2)              | 7 V ≤ V <sub>SUP</sub> ≤ 18 V                                                                                                                                                                                                                                                             | 0.47       |     | 0.6   | V <sub>SUP</sub>   |
| V <sub>IL</sub>           | LIN dominant low-level input voltge(1) (2)                             | 7 V ≤ V <sub>SUP</sub> ≤ 18 V                                                                                                                                                                                                                                                             | 0.4        |     | 0.53  | V <sub>SUP</sub>   |
| V <sub>SUP_NON_OP</sub>   | V <sub>SUP</sub> where impact of recessive LIN bus < 5% <sup>(3)</sup> | TXD & RXD open<br>4.5 V ≤ V <sub>LIN</sub> ≤ 60 V                                                                                                                                                                                                                                         | -0.3       |     | 60    | V                  |
| V <sub>BUS_CNT</sub>      | Receiver center threshold <sup>(3)</sup>                               | V <sub>BUS_CNT</sub> = (V <sub>BUSrec</sub> + V <sub>BUSdom</sub> )/2<br>See Figure 8-3<br>See Figure 8-4                                                                                                                                                                                 | 0.475      | 0.5 | 0.525 | V <sub>SUP</sub>   |
| V <sub>HYS</sub>          | Hysteresis voltage (ISO 17987)                                         | V <sub>HYS</sub> = V <sub>BUSrec</sub> - V <sub>BUSdom</sub><br>See Figure 8-3<br>See Figure 8-4                                                                                                                                                                                          |            |     | 0.175 | V <sub>SUP</sub>   |
| $V_{HYS}$                 | Hysteresis voltage (SAE J2602)                                         | V <sub>HYS</sub> = V <sub>IH</sub> - V <sub>IL</sub><br>See Figure 8-3<br>See Figure 8-4                                                                                                                                                                                                  | 0.07       |     | 0.175 | $V_{SUP}$          |
| V <sub>SERIAL_DIODE</sub> | Serial diode LIN termination pull-up path                              | I <sub>SERIAL_DIODE</sub> = 10 μA                                                                                                                                                                                                                                                         | 0.4        | 0.7 | 1.0   | V                  |
| BUS(LIM)                  | Limiting current                                                       | TXD = 0 V, V <sub>LIN</sub> = 36 V, R <sub>Meas</sub> = 480 Ω<br>V <sub>SUP</sub> = 36 V, V <sub>BUSdom</sub> < 10.224 V                                                                                                                                                                  | 75         | 120 | 300   | mA                 |
| I <sub>BUS_PAS_dom</sub>  | Receiver leakage current, dominant                                     | Driver off/recessive, LIN = 0 V<br>V <sub>SUP</sub> = 24 V<br>See Figure 8-6                                                                                                                                                                                                              | -1         |     |       | mA                 |
| I <sub>BUS_PAS_rec1</sub> | Receiver leakage current, recessive                                    | Driver off/recessive, LIN $\geq$ V <sub>SUP</sub> 4.5 V $\leq$ V <sub>SUP</sub> $\leq$ 45 V See Figure 8-7                                                                                                                                                                                |            |     | 20    | μA                 |
| I <sub>BUS_PAS_rec2</sub> | Receiver leakage current, recessive                                    | Driver off/recessive, LIN = V <sub>SUP</sub><br>See Figure 8-7                                                                                                                                                                                                                            | <b>–</b> 5 |     | 5     | μΑ                 |
| BUS_NO_GND                | Leakage current, loss of ground                                        | $\begin{aligned} &GND_{Device} = V_{SUP} = 24 \; V \\ &R_{Meas} = 1 \; k \Omega \\ &0 \; V < V_{LIN} < 36 \; V \end{aligned}$                                                                                                                                                             | -1.5       |     | 1.5   | mA                 |
| leak gnd(dom)             | Leakage current, loss of ground <sup>(5)</sup>                         | $V_{SUP}$ = 8 V, GND = open, $V_{SUP}$ = 18 V, GND = open<br>R <sub>Commander</sub> = 1 k $\Omega$ , C <sub>L</sub> = 1 nF<br>R <sub>Responder</sub> = 20 k $\Omega$ , C <sub>L</sub> = 1 nF<br>LIN = dominant                                                                            | -1         |     | 1     | mA                 |
| leak gnd(rec)             | Leakage current, loss of ground <sup>(5)</sup>                         | $\begin{aligned} &V_{SUP} = 8 \text{ V, GND} = \text{open, } V_{SUP} = 18 \text{ V, GND} \\ &= \text{open} \\ &R_{Commander} = 1 \text{ k}\Omega, \text{ C}_L = 1 \text{ nF} \\ &R_{Responder} = 20 \text{ k}\Omega, \text{ C}_L = 1 \text{ nF} \\ &LIN = \text{recessive} \end{aligned}$ | -100       |     | 100   | μА                 |



parameters valid across -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (unless otherwise noted)

|                         | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                          | MIN                    | TYP   | MAX                        | UNIT |
|-------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|----------------------------|------|
| I <sub>BUS_NO_BAT</sub> | Leakage current, loss of supply                              | $V_{SUP} = GND$ $0 \ V \le V_{LIN} \le 36 \ V$                                                                                                                                                                                                                                                           |                        |       |                            | μA   |
| I <sub>RSLEEP</sub>     | Pull-up current source to V <sub>SUP</sub> sleep mode        | V <sub>SUP</sub> = 27 V, LIN = GND                                                                                                                                                                                                                                                                       | -20                    |       | -1.5                       | μA   |
| R <sub>PU</sub>         | Pull-up resistor to V <sub>SUP</sub>                         | Normal and standby modes                                                                                                                                                                                                                                                                                 | 20                     | 45    | 60                         | kΩ   |
| C <sub>LIN</sub>        | Capacitance of the LIN pin                                   | V <sub>SUP</sub> = 14 V                                                                                                                                                                                                                                                                                  |                        |       | 25                         | pF   |
| INH Output Te           | rminal                                                       |                                                                                                                                                                                                                                                                                                          | '                      |       | •                          |      |
| ΔV <sub>H</sub>         | High level voltage drop INH with respect to V <sub>SUP</sub> | I <sub>INH</sub> = - 0.5 mA                                                                                                                                                                                                                                                                              |                        | 0.5   | 1                          | V    |
| I <sub>LKG(INH)</sub>   | Leakage current sleep mode                                   | INH = 0 V                                                                                                                                                                                                                                                                                                | -0.5                   |       | 0.5                        | μA   |
| WAKE Input T            | erminal                                                      |                                                                                                                                                                                                                                                                                                          |                        |       | 1                          |      |
| V <sub>IH</sub>         | High-level input voltage                                     | Standby and sleep mode                                                                                                                                                                                                                                                                                   | V <sub>SUP</sub> – 1.8 |       |                            | V    |
| V <sub>IL</sub>         | Low-level input voltage                                      | Standby and sleep mode                                                                                                                                                                                                                                                                                   |                        |       | V <sub>SUP</sub> –<br>3.85 | V    |
| l <sub>iH</sub>         | High-level input leakage current                             | WAKE = V <sub>SUP</sub> - 1 V                                                                                                                                                                                                                                                                            | -25                    | -12.5 |                            | μΑ   |
| I <sub>IL</sub>         | Low-level input leakage current                              | WAKE = 1 V                                                                                                                                                                                                                                                                                               |                        | 15    | 25                         | μA   |
| t <sub>WAKE</sub>       | WAKE hold time                                               | Wake up time from sleep mode                                                                                                                                                                                                                                                                             | 5                      |       | 50                         | μs   |
| Duty Cycle Ch           | naracteristics                                               | •                                                                                                                                                                                                                                                                                                        |                        |       | 1                          |      |
| D1 <sub>12V</sub>       | Duty cycle 1 <sup>(3)</sup><br>ISO 17987 Param 27            | $\begin{aligned} &TH_{REC(MAX)} = 0.744 \text{ x V}_{SUP}, \\ &TH_{DOM(MAX)} = 0.581 \text{ x V}_{SUP}, \\ &V_{SUP} = 7 \text{ V to } 18 \text{ V, } t_{BIT} = 50  \mu\text{s} \\ &D1 = t_{BUS\_rec(min)}/(2 \text{ x } t_{BIT}) \\ &\text{See Figure } 8\text{-8 and Figure } 8\text{-9} \end{aligned}$ | 0.396                  |       |                            |      |
| D1 <sub>12V</sub>       | Duty cycle 1 <sup>(3)</sup> (6)                              | $\begin{split} & TH_{REC(MAX)} = 0.665 \text{ x V}_{SUP}, \\ & TH_{DOM(MAX)} = 0.499 \text{ x V}_{SUP} \\ & V_{SUP} = 4.5 \text{ V to 7 V, t}_{BIT} = 50  \mu\text{s} \\ & D1 = t_{BUS\_rec(min)}/(2 \text{ x t}_{BIT}) \\ & See Figure 8-8 \text{ and Figure 8-9} \end{split}$                          | 0.396                  |       |                            |      |
| D1 <sub>12V</sub>       | Duty cycle 1 <sup>(1)</sup> (2) (6)                          | $\begin{split} TH_{REC(MAX)} &= 0.744 \text{ x V}_{SUP}, \\ TH_{DOM(MAX)} &= 0.581 \text{ x V}_{SUP}, \\ V_{SUP} &= 7 \text{ V to } 18 \text{ V, } t_{BIT} = 52  \mu \text{s} \\ D1 &= t_{BUS\_rec(min)}/(2 \text{ x } t_{BIT}) \\ See Figure 8-8 \text{ and } Figure 8-9 \end{split}$                   | 0.396                  |       |                            |      |
| D2 <sub>12V</sub>       | Duty cycle 2 <sup>(3)</sup><br>ISO 17987 Param 28            | TH <sub>REC(MIN)</sub> = 0.422 x V <sub>SUP</sub> ,<br>TH <sub>DOM(MIN)</sub> = 0.284 x V <sub>SUP</sub> ,<br>V <sub>SUP</sub> = 7 V to 18 V, t <sub>BIT</sub> = 50 µs<br>D2 = t <sub>BUS_rec(MAX)</sub> /(2 x t <sub>BIT</sub> )<br>See Figure 8-8 and Figure 8-9                                       |                        |       | 0.581                      |      |
| D2 <sub>12V</sub>       | Duty cycle 2 <sup>(3) (6)</sup>                              | $\begin{aligned} & TH_{REC(MIN)} = 0.496 \text{ x V}_{SUP}, \\ & TH_{DOM(MIN)} = 0.361 \text{ x V}_{SUP}, \\ & V_{SUP} = 4.5 \text{ V to 7 V, t}_{BIT} = 50 \text{ µs} \\ & D2 = t_{BUS\_rec(MAX)}/(2 \text{ x t}_{BIT}) \\ & See Figure 8-8 \text{ and Figure 8-9} \end{aligned}$                       |                        |       | 0.581                      |      |
| D2 <sub>12V</sub>       | Duty cycle 2 <sup>(1)</sup> (2) (6)                          | TH <sub>REC(MIN)</sub> = 0.422 x V <sub>SUP</sub> ,<br>TH <sub>DOM(MIN)</sub> = 0.284 x V <sub>SUP</sub> ,<br>V <sub>SUP</sub> = 7 V to 18 V, t <sub>BIT</sub> = 52 µs<br>D2 = t <sub>BUS_rec(MAX)</sub> /(2 x t <sub>BIT</sub> )<br>See Figure 8-8 and Figure 8-9                                       |                        |       | 0.581                      |      |
| D3 <sub>12V</sub>       | Duty cycle 3 <sup>(3)</sup><br>ISO 17987 Param 29            | TH <sub>REC(MAX)</sub> = 0.778 x V <sub>SUP</sub> TH <sub>DOM(MAX)</sub> = 0.616 x V <sub>SUP</sub> V <sub>SUP</sub> = 7 V to 18 V, t <sub>BIT</sub> = 96 µs D3 = t <sub>BUS_rec(min)</sub> /(2 x t <sub>BIT</sub> ) See Figure 8-8 and Figure 8-9                                                       | 0.417                  |       |                            |      |
| D3 <sub>12V</sub>       | Duty cycle 3 <sup>(3)</sup> (6)                              | $\begin{array}{l} TH_{REC(MAX)} = 0.665 \text{ x V}_{SUP} \\ TH_{DOM(MAX)} = 0.499 \text{ x V}_{SUP} \\ V_{SUP} = 4.5 \text{ V to 7 V, t}_{BIT} = 96 \text{ µs} \\ D3 = t_{BUS\_rec(min)}/(2 \text{ x t}_{BIT}) \\ See Figure 8-8 \text{ and Figure 8-9} \end{array}$                                    | 0.417                  |       |                            |      |

Submit Document Feedback

Product Folder Links: TLIN2021A-Q1

8



parameters valid across -40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted)

|                         | PARAMETER                                                                                              | TEST CONDITIONS                                                                                                                                                                                                                                                                                 | MIN   | TYP MAX | UNIT |
|-------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|------|
| D3 <sub>12V</sub>       | Duty cycle 3 <sup>(1)</sup> (2) (6)                                                                    | $\begin{split} &TH_{REC(MAX)} = 0.778 \text{ x V}_{SUP} \\ &TH_{DOM(MAX)} = 0.616 \text{ x V}_{SUP} \\ &V_{SUP} = 7 \text{ V to } 18 \text{ V, } t_{BIT} = 96  \mu\text{s} \\ &D3 = t_{BUS\_rec(min)}/(2 \text{ x } t_{BIT}) \\ &\text{See Figure 8-8 and Figure 8-9} \end{split}$              | 0.417 |         |      |
| D4 <sub>12V</sub>       | Duty cycle 4 <sup>(3)</sup><br>ISO 17987 Param 30                                                      | $TH_{REC(MIN)} = 0.389 \text{ x } V_{SUP}$ $TH_{DOM(MIN)} = 0.251 \text{ x } V_{SUP}$ $V_{SUP} = 7 \text{ V to } 18 \text{ V, } t_{BIT} = 96  \mu\text{s}$ $D4 = t_{BUS\_rec(MAX)}/(2 \text{ x } t_{BIT})$ See Figure 8-8 and Figure 8-9                                                        |       | 0.59    |      |
| D4 <sub>12V</sub>       | Duty cycle 4 <sup>(3)</sup> (6)                                                                        | $\begin{split} &TH_{REC(MAX)}=0.496~x~V_{SUP}\\ &TH_{DOM(MAX)}=0.361~x~V_{SUP}\\ &V_{SUP}=4.5~V~to~7~V,~t_{BIT}=96~\mu s\\ &D4=t_{BUS\_{rec(MAX)}}/(2~x~t_{BIT})\\ &See~Figure~8-8~and~Figure~8-9 \end{split}$                                                                                  |       | 0.59    |      |
| D4 <sub>12V</sub>       | Duty cycle 4 <sup>(1)</sup> (2) (6)                                                                    | $TH_{REC(MIN)} = 0.389 \text{ x V}_{SUP}$ $TH_{DOM(MIN)} = 0.251 \text{ x V}_{SUP}$ $V_{SUP} = 7 \text{ V to } 18 \text{ V, } t_{BIT} = 96 \text{ µs}$ $D4 = t_{BUS\_rec(MAX)}/(2 \text{ x } t_{BIT})$ See Figure 8-8 and Figure 8-9                                                            |       | 0.59    |      |
| D1 <sub>24V</sub>       | Duty cycle 1<br>ISO 17987 Param 72                                                                     | $\begin{split} &TH_{REC(MAX)} = 0.710 \text{ x V}_{SUP}, \\ &TH_{DOM(MAX)} = 0.554 \text{ x V}_{SUP}, \\ &V_{SUP} = 15 \text{ V to } 36 \text{ V, t}_{BIT} = 50 \text{ µs} \\ &D1 = t_{BUS\_rec(min)}/(2 \text{ x t}_{BIT}) \\ &See Figure 8-8 \text{ and Figure 8-9} \end{split}$              | 0.330 |         |      |
| D2 <sub>24V</sub>       | Duty cycle 2<br>ISO 17987 Param 73                                                                     | TH <sub>REC(MIN)</sub> = 0.446 x V <sub>SUP</sub> ,<br>TH <sub>DOM(MIN)</sub> = 0.302 x V <sub>SUP</sub> ,<br>V <sub>SUP</sub> = 15.6 V to 36 V, t <sub>BIT</sub> = 50 $\mu$ s<br>D2 = t <sub>BUS_rec(MAX)</sub> /(2 x t <sub>BIT</sub> )<br>See Figure 8-8 and Figure 8-9                      |       | 0.642   |      |
| D3 <sub>24V</sub>       | Duty cycle 3<br>ISO 17987 Param 74                                                                     | $TH_{REC(MAX)} = 0.744 \text{ x V}_{SUP}$ $TH_{DOM(MAX)} = 0.581 \text{ x V}_{SUP}$ $V_{SUP} = 7 \text{ V to } 36 \text{ V, t}_{BIT} = 96  \mu\text{s}$ $D3 = t_{BUS\_rec(min)}/(2 \text{ x t}_{BIT})$ See Figure 8-8 and Figure 8-9                                                            | 0.386 |         |      |
| D3 <sub>24V</sub>       | Duty cycle 3 <sup>(6)</sup>                                                                            | $\begin{split} &TH_{REC(MAX)} = 0.645 \text{ x V}_{SUP} \\ &TH_{DOM(MAX)} = 0.581 \text{ x V}_{SUP} \\ &V_{SUP} = 4.5 \text{ V to 7 V, t}_{BIT} = 96 \mu\text{s} \\ &D3 = t_{BUS\_rec(min)}/(2 \text{ x t}_{BIT}) \\ &\text{See Figure 8-8 and Figure 8-9} \end{split}$                         | 0.386 |         |      |
| D4 <sub>24V</sub>       | Duty cycle 2 <sup>(6)</sup><br>ISO 17987 Param 75                                                      | $\begin{aligned} & TH_{REC(MIN)} = 0.422 \text{ x V}_{SUP}, \\ & TH_{DOM(MIN)} = 0.284 \text{ x V}_{SUP}, \\ & V_{SUP} = 4.5 \text{ V to } 36 \text{ V, } t_{BIT} = 96  \mu\text{s} \\ & D2 = t_{BUS\_rec(MAX)}/(2 \text{ x } t_{BIT}) \\ & \text{See Figure 8-8 and Figure 8-9} \end{aligned}$ |       | 0.591   |      |
| D1 <sub>LB</sub>        | Duty cycle 1 at low battery <sup>(1) (2) (6)</sup>                                                     | $ \begin{aligned} & TH_{REC(MAX)} = 0.665 \text{ x V}_{SUP}, \\ & TH_{DOM(MAX)} = 0.499 \text{ x V}_{SUP}, \\ & V_{SUP} = 5.5 \text{ V to 7 V, t}_{BIT} = 52  \mu \text{s} \end{aligned} $                                                                                                      | 0.396 |         |      |
| D2 <sub>LB</sub>        | Duty cycle 2 at low battery <sup>(1) (2) (6)</sup>                                                     | $\begin{aligned} & TH_{REC(MAX)} = 0.496 \text{ x V}_{SUP} \\ & TH_{DOM(MAX)} = 0.361 \text{ x V}_{SUP} \\ & V_{SUP} = 6.1 \text{ V to 7 V, t}_{BIT} = 52  \mu\text{s} \end{aligned}$                                                                                                           |       | 0.581   |      |
| D3 <sub>LB</sub>        | Duty cycle 3 at low battery <sup>(1) (2) (6)</sup>                                                     | $\begin{aligned} & TH_{REC(MAX)} = 0.665 \text{ x V}_{SUP}, \\ & TH_{DOM(MAX)} = 0.499 \text{ x V}_{SUP}, \\ & V_{SUP} = 5.5 \text{ V to 7 V, t}_{BIT} = 96  \mu\text{s} \end{aligned}$                                                                                                         | 0.396 |         |      |
| D <sub>4LB</sub>        | Duty cycle 4 at low battery <sup>(1) (2) (6)</sup>                                                     | $\begin{aligned} & TH_{REC(MAX)} = 0.496 \text{ x V}_{SUP} \\ & TH_{DOM(MAX)} = 0.361 \text{ x V}_{SUP} \\ & V_{SUP} = 6.1 \text{ V to 7 V, } t_{BIT} = 96  \mu \text{s} \end{aligned}$                                                                                                         |       | 0.581   |      |
| T <sub>r-d max_D1</sub> | Transmitter propagation delay timings for the duty cycle <sup>(1)</sup> (2) (6) Recessive to dominant  | $\begin{split} & TH_{REC(MAX)} = 0.744 \text{ x V}_{SUP}, \\ & TH_{DOM(MAX)} = 0.581 \text{ x V}_{SUP} \\ & 7 \text{ V} \leq \text{V}_{SUP} \leq 18 \text{ V}, t_{BIT} = 52  \mu\text{s} \\ & t_{REC(MAX)\_D1} - t_{DOM(MIN)\_D1} \end{split}$                                                  |       | 10.8    | μs   |
| T <sub>d-r max_D2</sub> | Transmitter propagation delay timings for the duty cycle <sup>(1)</sup> (2) (6)  Dominant to recessive | TH <sub>REC(MAX)</sub> = $0.422 \text{ x V}_{SUP}$ ,<br>TH <sub>DOM(MAX)</sub> = $0.284 \text{ x V}_{SUP}$<br>$7 \text{ V} \le \text{V}_{SUP} \le 18 \text{ V}$ , $t_{BIT} = 52 \text{ µs}$<br>$t_{DOM(MAX)} \text{ D2} - t_{REC(MIN)} \text{ D2}$                                              |       | 8.4     | μs   |

parameters valid across -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (unless otherwise noted)

|                          | PARAMETER                                                                                                         | TEST CONDITIONS                                                                                                                                                                                                                                           | MIN | TYP | MAX   | UNIT |
|--------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| T <sub>r-d max_D3</sub>  | Transmitter propagation delay timings for the duty cycle <sup>(1)</sup> (2) (6)<br>Recessive to dominant          | $\begin{split} TH_{REC(MAX)} &= 0.778 \text{ x } V_{SUP} \\ TH_{DOM(MAX)} &= 0.616 \text{ x } V_{SUP} \\ 7 \text{ V} &\leq V_{SUP} \leq 18 \text{ V, } t_{BIT} = 96  \mu s \\ t_{REC(MAX)\_D3} &- t_{DOM(MIN)\_D3} \end{split}$                           |     |     | 15.9  | μs   |
| T <sub>d-r max_D4</sub>  | Transmitter propagation delay timings for the duty cycle <sup>(1)</sup> (2) (6) Dominant to recessive             | $\begin{split} &TH_{REC(MIN)} = 0.389 \text{ x } V_{SUP} \\ &TH_{DOM(MIN)} = 0.251 \text{ x } V_{SUP} \\ &7 \text{ V} \leq V_{SUP} \leq 18 \text{ V, } t_{BIT} = 96  \mu s \\ &t_{DOM(MAX)\_D4} - t_{REC(MIN)\_D4} \end{split}$                           |     |     | 17.28 | μs   |
| T <sub>r-d max_low</sub> | Low battery transmitter propagation delay timings for the duty cycle <sup>(1)</sup> (2) (6) Recessive to dominant | $\begin{split} TH_{REC(MAX)} &= 0.665 \text{ x V}_{SUP}, \\ TH_{DOM(MAX)} &= 0.499 \text{ x V}_{SUP} \\ 5.5 \text{ V} &\leq \text{V}_{SUP} \leq 7 \text{ V, t}_{BIT} = 52  \mu\text{s} \\ t_{REC(MAX)\_low} &- t_{DOM(MIN)\_low} \end{split}$             |     |     | 10.8  | μs   |
| T <sub>d-r max_low</sub> | Low battery transmitter propagation delay timings for the duty cycle <sup>(1)</sup> (2) (6) Dominant to recessive | $\begin{split} TH_{REC(MAX)} &= 0.496 \text{ x V}_{SUP} \\ TH_{DOM(MAX)} &= 0.361 \text{ x V}_{SUP} \\ 6.1 \text{ V} &\leq \text{V}_{SUP} \leq 7 \text{ V, t}_{BIT} = 52  \mu\text{s} \\ \text{t}_{DOM(MAX)\_low} & \text{t}_{REC(MIN)\_low} \end{split}$ |     |     | 8.4   | μs   |

- (1) SAE 2602 commander node load conditions: 5.5 nF/4 k $\Omega$  and 899 pF/20 k $\Omega$
- (2) SAE 2602 responder node load conditions: 5.5 nF/875  $\Omega$  and 899 pF/900  $\Omega$
- (3) ISO 17987 bus load conditions ( $C_{LINBUS}$ ,  $R_{LINBUS}$ ) include 1 nF/1 k $\Omega$ ; 6.8 nF/660  $\Omega$ ; 10 nF/500  $\Omega$ .
- (4) RXD uses open drain output structure therefore V<sub>OL</sub> level is based upon microcontroller supply voltage.
- (5)  $I_{leak gnd} = (V_{BAT} V_{LIN})/R_{Load}$
- (6) Specified by design

# 7.8 AC Switching Characteristics

parameters valid across -40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted)

|                           | PARAMETER                                                                                                                                            | TEST CONDITIONS                                                                                                                                                                     | MIN | TYP | MAX | UNIT |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Device Switch             | ing Characteristics                                                                                                                                  |                                                                                                                                                                                     |     |     |     |      |
| t <sub>rx_pdr</sub>       | Receiver rising propagation delay time<br>ISO 17987 Param 31                                                                                         | 4.5 V ≤ VSUP < 5.5 V, R <sub>RXD</sub> = 2.4 kΩ, C <sub>RXD</sub> = 20 pF                                                                                                           |     |     | 6   | μs   |
| t <sub>rx_pdf</sub>       | Receiver falling propagation delay time ISO 17987 Param 31                                                                                           | See Figure 8-10 and Figure 8-11                                                                                                                                                     |     |     | 6   | μs   |
| t <sub>rx_pdr</sub>       | Receiver rising propagation delay time ISO 17987 Param 31                                                                                            | 5.5 V ≤ VSUP, R <sub>RXD</sub> = 2.4 kΩ, C <sub>RXD</sub> = 20 pF                                                                                                                   |     |     | 5   | μs   |
| t <sub>rx_pdf</sub>       | Receiver falling propagation delay time ISO 17987 Param 31                                                                                           | See Figure 8-10 and Figure 8-11                                                                                                                                                     |     |     | 5   | μs   |
| t <sub>rs_sym</sub>       | Symmetry of receiver propagation delay time<br>Receiver rising propagation delay time<br>ISO 17987 Param 32                                          | Rising edge with respect to falling edge $t_{rx\_sym} = t_{rx\_pdf} - t_{rx\_pdr}$ , $R_{RXD} = 2.4 \text{ k}\Omega$ , $C_{RXD} = 20 \text{ pF}$<br>See Figure 8-10 and Figure 8-11 | -2  |     | 2   | μs   |
| t <sub>LINBUS</sub>       | Minimum dominant time on LIN bus for wake-up                                                                                                         | See Figure 8-14, Figure 9-2 and Figure 9-3                                                                                                                                          | 25  | 65  | 150 | μs   |
| t <sub>CLEAR</sub>        | Time to clear false wake-up prevention logic if LIN bus had a bus stuck dominant fault (recessive time on LIN bus to clear bus stuck dominant fault) | See Figure 9-3                                                                                                                                                                      | 8   | 25  | 50  | μs   |
| t <sub>MODE_</sub> CHANGE | Mode change delay time                                                                                                                               | Time to change from normal mode to sleep<br>mode through EN pin<br>See Figure 8-12                                                                                                  | 2   |     | 15  | μs   |
| t <sub>NOMINT</sub>       | Normal mode initialization time <sup>(1)</sup>                                                                                                       | Time for normal mode to initialize and data on RXD pin to be valid, includes t <sub>MODE_CHANGE</sub> for standby to normal mode. See Figure 8-12                                   |     |     | 45  | μs   |
| t <sub>PWR</sub>          | Power-up time                                                                                                                                        | Time it takes for valid data on RXD upon power-up                                                                                                                                   |     |     | 1.5 | ms   |
| t <sub>TXD_DTO</sub>      | Dominant state time out                                                                                                                              |                                                                                                                                                                                     | 20  | 50  | 80  | ms   |

(1) The transition time from sleep mode to normal mode includes both  $t_{\text{MODE\_CHANGE}}$  and  $t_{\text{NOMINT}}$ .

Product Folder Links: TLIN2021A-Q1



# 7.9 Typical Curves





# 7.9 Typical Curves (continued)



## **8 Parameter Measurement Information**



Copyright © 2019, Texas Instruments Incorporated

# 図 8-1. Test System: Operating Voltage Range with RX and TX Access: Parameters 9, 10



Copyright © 2019, Texas Instruments Incorporated

# 図 8-2. RX Response: Operating Voltage Range



図 8-3. LIN Bus Input Signal





Copyright © 2019, Texas Instruments Incorporated

## 図 8-4. LIN Receiver Test with RX access Param 17, 18, 19, 20



Copyright © 2019, Texas Instruments Incorporated

図 8-5. V<sub>SUP\_NON\_OP</sub> Param 11





Copyright © 2019, Texas Instruments Incorporated

# $\boxtimes$ 8-6. Test Circuit for I<sub>BUS\_PAS\_dom</sub>; TXD = Recessive State V<sub>BUS</sub> = 0 V, Param 13



Copyright © 2019, Texas Instruments Incorporated

図 8-7. Test Circuit for I<sub>BUS\_PAS\_rec</sub> Param 14





Copyright © 2019, Texas Instruments Incorporated

図 8-8. Test Circuit Slope Control and Duty Cycle Param 27, 28, 29, 30



図 8-9. Definition of Bus Timing Parameters





Copyright © 2019, Texas Instruments Incorporated

図 8-10. Propagation Delay Test Circuit; Param 31, 32



図 8-11. Propagation Delay





図 8-12. Mode Transitions



Copyright © 2019, Texas Instruments Incorporated

図 8-13. Wake-up Through EN



Copyright © 2019, Texas Instruments Incorporated

図 8-14. Wake-up through LIN



# 9 Detailed Description

### 9.1 Overview

The TLIN2021A-Q1 is a local interconnect network (LIN) physical layer transceiver, compliant to LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, SAE J2602-1, SAE J2602-2, ISO 17987–4, and ISO 17987–7 standards. LIN is a low-speed universal asynchronous receiver transmitter (UART) communication protocol focused on automotive in-vehicle networking.

The device transmitter supports data rates from 2.4-kbps to 20-kbps and the receiver supports data rates up to 100-kbps for end-of-line programming. The device controls the state of the LIN bus through the TXD pin and reports the state of the bus through its open-drain RXD output pin. The LIN protocol data stream on the TXD input is converted by the device into a LIN bus signal using an optimized electromagnetic emissions current-limited wave-shaping driver as outlined by the LIN physical layer specification. The receiver converts the data stream to logic-level signals that are sent to the microcontroller through the open-drain RXD pin. The LIN bus has two states: dominant state (voltage near ground) and recessive state (voltage near battery). In the recessive state, the LIN bus is pulled high by the transceivers internal pull-up resistor (45-k $\Omega$ ) and a series diode. No external pull-up components are required for responder node applications. Commander node applications require an external pull-up resistor (1-k $\Omega$ ) as well as a series diode per the LIN specification.

The device is designed to support 12-V and 24-V applications with a wide input voltage operating range and also supports low-power sleep mode. The device supports wake-up from low-power mode through wake over LIN, the WAKE pin, or the EN pin. The device allows for system-level reductions in battery current consumption by selectively enabling the various power supplies that may be present on a node through the INH output pin.

The TLIN2021A-Q1 integrates ESD protection and fault protection which allow for a reduction in the required external components in the applications. In the event of a ground shift or supply voltage disconnection, the device prevents back-feed current through LIN to the supply input.

The TLIN2021A-Q1 also includes undervoltage detection, temperature shutdown protection, and loss-of-ground protection. In the event of a fault condition, the transmitter is immediately switched off and remains off until the fault condition is removed.

Product Folder Links: TLIN2021A-Q1

### 9.2 Functional Block Diagram



Copyright © 2019, Texas Instruments Incorporated

#### 9.3 Feature Description

#### 9.3.1 LIN

This high voltage input/output pin is the single-wire LIN bus transmitter and receiver. The LIN pin can survive transient voltages up to 60-V. Reverse currents from the LIN to supply  $(V_{SUP})$  are minimized with blocking diodes, even in the event of a ground shift or loss of supply  $(V_{SUP})$ .

#### 9.3.1.1 LIN Transmitter Characteristics

The LIN transmitter has thresholds and AC switching parameters according to the LIN specification. The transmitter is a low-side transistor with internal current limitation and thermal shutdown. During a thermal shutdown condition, the transmitter is disabled to protect the device. There is an internal pull-up resistor with a serial diode structure to  $V_{SUP}$ , so no external pull-up components are required for LIN responder node applications. An external pull-up resistor and series diode to  $V_{SUP}$  must be added when the device is used in a commander node application per the LIN specification.

#### 9.3.1.2 LIN Receiver Characteristics

The receiver characteristic thresholds are proportional to the device supply pin in accordance to the LIN specification.

The receiver is capable of receiving higher data rates, > 100 kbps, than supported by LIN or SAEJ2602 specifications. This allows the TLIN2021A-Q1 to be used for high-speed downloads at the end-of-line production or other applications. The actual data rate achievable depends on system time constants (bus capacitance and pull-up resistance) and driver characteristics used in the system.

#### 9.3.1.2.1 **Termination**

There is an internal pull-up resistor with a serial diode structure to V<sub>SUP</sub>, so no external pull-up components are required for the LIN responder node applications. An external pull-up resistor (1-k $\Omega$ ) and a series diode to  $V_{SUP}$ must be added when the device is used for commander node applications as per the LIN specification.

#### 



☑ 9-1. Commander Node Configuration with Voltage Levels

#### 9.3.2 TXD

TXD is the interface to the MCU LIN protocol controller or SCI and UART that is used to control the state of the LIN output. When TXD is low the LIN output is dominant (near ground) and when TXD is high the LIN output is recessive (near V<sub>SUP</sub>), see **図 9-1**.

The TXD input structure is compatible with 3.3-V and 5-V microcontrollers and integrates a weak pull-down resistor. The LIN bus is protected from being stuck dominant through a system failure driving TXD low through the dominant state time-out timer. When a change of state on the WAKE pin initiates a local wake-up event, the TXD pin is pulled hard to ground indicating a local wake-up event. The hard pull to ground is released upon the rising edge on the EN pin. If an external pull-up resistor is added to the TXD pin to the microcontroller's IO voltage then TXD is pulled high to indicate a remote wake-up event.

#### 9.3.3 RXD

RXD is the interface to the MCU's LIN protocol controller or SCI and UART, which reports the state of the LIN bus voltage. LIN recessive (near V<sub>SUP</sub>) is represented by a high level on the RXD and LIN dominant (near ground) is represented by a low level on the RXD pin. The RXD output structure is an open-drain output stage. This allows the device to be used with 3.3-V and 5-V microcontrollers. If the microcontroller's RXD pin does not have an integrated pull-up, an external pull-up resistor to the microcontroller's IO supply voltage is required. In standby mode, the RXD pin is driven low to indicate a wake-up request.

### 9.3.4 V<sub>SUP</sub>

V<sub>SUP</sub> is the power supply pin. V<sub>SUP</sub> is connected to the battery through an external reverse-blocking diode, see does not load the bus down. This is optimal for LIN systems in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied).

#### 9.3.5 GND

GND is the device ground connection. The device can operate with a ground shift as long as the ground shift does not reduce the V<sub>SUP</sub> below the minimum operating voltage. If there is a loss of ground at the ECU level, the

Product Folder Links: TI IN2021A-Q1

device has extremely low leakage from the LIN pin, which does not load the bus down. This is optimal for LIN systems in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied).

#### 9.3.6 EN

EN controls the operational modes of the device. When EN is high the device is in normal operating mode allowing a transmission path from TXD to LIN and from LIN to RXD. When EN is low, the device is put into sleep mode and there are no transmission paths available. The device can enter normal mode only after wake-up. EN has an internal pull-down resistor to ensure the device remains in low power mode even if EN floats.

#### 9.3.7 WAKE

The WAKE pin is a high-voltage input used for the local wake-up (LWU) function. This function is explained further in セクション 9.4.4.1 section. The pin is defaulted to bidirectional edge trigger, meaning it recognizes a local wake-up (LWU) on a rising or falling edge of WAKE pin transition.

#### 9.3.8 INH

The TLIN2021A-Q1 inhibit, INH, output pin can be used to control the enable of system power-management devices allowing for a significant reduction in battery quiescent current consumption while the application is in sleep mode. The INH pin has two states: driven high and high impedance. When the INH pin is driven high, the terminal shows  $V_{SUP}$  minus a diode voltage drop. In the high impedance state the output is left floating. The INH pin is high in the normal and standby modes and is low when in sleep mode. A 100 k $\Omega$  load can be added to the INH output to ensure a fast transition time from the driven high state to the low state and to also force the pin low when left floating.

The INH terminal should be considered a high-voltage logic terminal and not a power output. Thus should be used to drive the EN terminal of the systems power-management device and not used as a switch for the power-management supply itself. This terminal is not reverse battery protected and thus should not be connected outside the system module.

#### 9.3.9 Local Faults

The TLIN2021A-Q1 has several protection features that are described as follows.

## 9.3.10 TXD Dominant Time-Out (DTO)

While the LIN driver is in active mode a TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the time-out period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the time-out constant of the circuit,  $t_{TXD\_DTO}$ , expires the LIN driver is disabled releasing the bus line to the recessive level. This keeps the bus free for communication between other nodes on the network. The LIN driver is re-activated on the next dominant to recessive transition on the TXD terminal, thus clearing the dominant time-out. During this fault, the transceiver remains in normal mode, the integrated LIN bus pull-up termination remains on, and the LIN receiver and RXD terminal remain active reflecting the LIN bus data.

The TXD pin has an internal pull-down to ensure the device fails to a known state if TXD is disconnected. If EN pin is high at power-up, the TLIN2021A-Q1 enters normal mode. With the internal TXD connected low, the DTO timer starts. To avoid a  $t_{TXD\_DTO}$  fault, a recessive signal should be put onto the TXD pin before the  $t_{TXD\_DTO}$  timer expires, or the device should be into sleep mode by connecting EN pin low.

#### 9.3.11 Bus Stuck Dominant System Fault: False Wake-Up Lockout

The TLIN2021A-Q1 contains logic to detect bus stuck dominant system faults and prevents the device from waking up falsely during the system fault. Upon entering sleep mode, the device detects the state of the LIN bus. If the bus is dominant, the wake-up logic is locked out until a valid recessive on the bus clears the bus stuck dominant fault, preventing excessive current use, see  $\boxtimes$  9-2 and  $\boxtimes$  9-3.





図 9-2. No Bus Fault: Entering Sleep Mode with Bus Recessive Condition and Wake-up



図 9-3. Bus Fault: Entering Sleep Mode With Bus Stuck Dominant Fault, Clearing, and Wake-up

### 9.3.12 Thermal Shutdown

The TLIN2021A-Q1 transmitter is protected by limiting the current. If the junction temperature,  $T_J$ , of the device exceeds the thermal shutdown threshold,  $T_J > T_{SDR}$ , the device puts the LIN transmitter into the recessive state. Once the over temperature fault condition has been removed and the junction temperature has cooled beyond the hysteresis temperature, the transmitter is re-enabled. During this fault, the transceiver remains in normal mode, the integrated LIN bus pull-up termination remains on, the LIN receiver and RXD terminal remain active reflecting the LIN bus data.

#### 9.3.13 Under Voltage on V<sub>SUP</sub>

The device contains a power on reset circuit to avoid false bus messages during under voltage conditions when  $V_{SUP}$  is less than  $UV_{SUP}$ .

### 9.3.14 Unpowered Device

In automotive applications, some LIN nodes in a system can be unpowered, ignition supplied, while others in the network remains powered by the battery. The device has extremely low unpowered leakage current from the bus so an unpowered node does not affect the network or load it down.

#### 9.4 Device Functional Modes

The TLIN2021A-Q1 has three functional modes of operation: normal, sleep, and standby. The next sections describe these modes and how the device transitions between the different modes. 図 9-4 graphically shows the relationship while 表 9-1 shows the state of pins.

表 9-1. Operating Modes

|         | st i opolating mouse |                                                                                                |              |          |                        |                 |                                                        |  |  |  |  |  |
|---------|----------------------|------------------------------------------------------------------------------------------------|--------------|----------|------------------------|-----------------|--------------------------------------------------------|--|--|--|--|--|
| MODE    | EN                   | TXD                                                                                            | RXD          | INH      | LIN BUS<br>TERMINATION | TRANSMITTE<br>R | COMMENT                                                |  |  |  |  |  |
| Sleep   | Low                  | Weak pull-down                                                                                 | Floating     | Floating | Weak current pull-up   | Off             |                                                        |  |  |  |  |  |
| Standby | Low                  | Weak pull-down if LIN bus wake-<br>up; Strong pull-down if a local<br>wake-up event (WAKE pin) | Low          | High     | 45-kΩ                  | Off             | Wake-up event detected,<br>waiting on MCU to set<br>EN |  |  |  |  |  |
| Normal  | High                 | High: recessive state                                                                          | LIN Bus Data | High     | 45-kΩ                  | On              | LIN transmission up to 20                              |  |  |  |  |  |



☑ 9-4. Operating State Diagram

#### 9.4.1 Normal Mode

The EN pin controls the mode of the device. If the EN pin is high at power-up the device powers up in normal mode, if the EN is low at power-up the device powers up in standby mode. In normal mode the receiver and transmitter fully operational. The LIN transmitter transmits data from the LIN controller to the LIN bus up to the LIN specified maximum data rate of 20-kbps. The LIN receiver detects the data stream on the LIN bus up to data rates of 100-kbps and outputs the data on RXD output for the LIN controller. Upon an EN pin transition from low to high the TLIN2021A-Q1 transitions from sleep mode to normal mode in  $t \ge t_{NOMINT}$ .

### 9.4.2 Sleep Mode

Sleep mode is the lowest power mode of the TLIN2021A-Q1 and is only entered from normal mode when the EN pin transitions from high to low for  $t > t_{MODE\_CHANGE}$ . In sleep mode, the LIN driver and receiver are switched off, the LIN bus is weakly pulled up, and the transceiver cannot send or receive data. The INH pin is switched to a floating output in sleep mode causing any system power elements controlled by the INH pin to be switched off thus reducing the system power consumption. While the device is in sleep mode, the following conditions exist:



- The LIN bus driver is disabled and the internal LIN bus termination is switched off to minimize power loss if LIN is short circuited to ground.
- A weak current pull-up is active to prevent false wake-up events in case an external connection to the LIN bus is lost.
- The normal receiver is disabled.
- EN input, WAKE pin and LIN wake-up receiver are active.

The TLIN2021A-Q1 supports three methods for wake-up from sleep mode:

- Wake-up over the LIN bus via the LIN wake-up receiver.
- Local wake-up via the WAKE pin.
- Local wake-up via the EN pin. The EN pin must be set high for t > t<sub>NOMINT</sub> in order for the device to wake-up.

#### 9.4.3 Standby Mode

Standby mode is entered whenever a wake-up event occurs through LIN bus or the WAKE pin while the device is in sleep mode. In standby mode, the LIN bus responder termination circuit,  $45-k\Omega$ , is on. When a wake-up event occurs and the TLIN2021A-Q1 enters standby mode the RXD pin is driven low signaling the wake-up event to the LIN controller.

The TLIN2021A-Q1 exits standby mode and transitions to normal mode when the EN pin is set high for longer than  $t_{MODE\_CHANGE}$  where the normal LIN transmitter and receiver are fully operational and bi-directional communication is possible.

## 9.4.4 Wake-Up Events

There are three ways to wake-up the TLIN2021A-Q1 from sleep mode:

- Remote wake-up initiated by the falling edge of a recessive-to-dominant state transition on the LIN bus where
  the dominant state is held longer than t<sub>LINBUS</sub> filter time. After the t<sub>LINBUS</sub> filter time has been met a rising
  edge on the LIN bus going from dominant-to-recessive initiates a remote wake-up event. The pattern and
  t<sub>LINBUS</sub> filter time used for the LIN wake-up prevents noise and bus stuck dominant faults from causing false
  wake requests.
- A local wake-up event due to the EN pin being set high for t > t<sub>MODE CHANGE</sub>.
- A local wake-up event due to a change in voltage level on the WAKE pin for t > t<sub>WAKE</sub>

#### 9.4.4.1 Local Wake-Up (LWU) via WAKE Input Terminal

The WAKE terminal is a bi-directional high-voltage input which can be used for local wake-up (LWU) requests via a voltage transition. A LWU event is triggered on either a low-to-high or high-to-low transition since it has bi-directional input thresholds. The WAKE pin could be used with a switch to  $V_{SUP}$  or to ground. If the terminal is unused it should be pulled to  $V_{SUP}$  or ground to avoid unwanted parasitic wake-up events. When a LWU event takes place the TXD pin is pulled hard to GND letting the LIN controller know that the wake-up event was due to the WAKE pin and not a wake over LIN event.

The LWU circuitry is active in standby mode and sleep mode. If a valid LWU event occurs in standby mode, the device remains in standby mode and drive the RXD output low. If a valid LWU event occurs in sleep mode, the device transitions to standby mode and drives the RXD output low. The LWU circuitry is not active in normal mode. To minimize system-level current consumption, the internal bias voltages of the terminal follows the state on the terminal with a delay of  $t_{WAKE(MIN)}$ . A constant high level on WAKE has an internal pull-up to  $V_{SUP}$ , and a constant low level on WAKE has an internal pull-down to GND.

Product Folder Links: TLIN2021A-Q1



図 9-5. Local Wake-Up - Rising Edge



Copyright © 2019, Texas Instruments Incorporated

図 9-6. Local Wake-Up - Falling Edge

## 9.4.4.2 Wake-Up Request (RXD)

When the TLIN2021A-Q1 encounters a wake-up event from the WAKE pin or the LIN bus, the RXD output is driven low until EN is asserted high, the device enters normal mode. Once the device enters normal mode, the



wake-up event is cleared, and the RXD output is released. The RXD output is fully operational and reflects the receiver output from the LIN bus.



# 10 Application Information Disclaimer

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 10.1 Application Information

The TLIN2021A-Q1 can be used in both a responder node application and a commander node application in a LIN network.

## 10.2 Typical Application

The device integrates a 45-k $\Omega$  pull-up resistor and series diode for responder node applications. For commander node applications, an external 1-k $\Omega$  pull-up resistor with series blocking diode can be used.  $\boxtimes$  10-1 shows the device being used in both commander node and responder node applications.



図 10-1. Typical LIN Bus

#### 10.2.1 Design Requirements

The RXD output structure is an open-drain output stage which allows the TLIN2021A-Q1 to be used with 3.3-V and 5-V controllers. If the RXD pin of the controller does not have an integrated pull-up, an external pull-up resistor to the controller's IO voltage is required. The external pull-up resistor value should be between 1-k $\Omega$  to 10-k $\Omega$ . The V<sub>SUP</sub> pin of the device should be decoupled with a 100-nF capacitor by placing it close to the V<sub>SUP</sub> supply pin. The system should include additional decoupling on the V<sub>SUP</sub> line as needed per the application requirements.

#### 10.2.2 Detailed Design Procedures

#### 10.2.2.1 Normal Mode Application Note

When using the TLIN2021A-Q1 in systems which are monitoring the RXD pin for a wake-up request, special care should be taken during the mode transitions. The output of the RXD pin is indeterminate for the transition period between states as the receivers are switched. The application software should not look for an edge on the RXD pin indicating a wake-up request until t<sub>MODE CHANGE</sub> has been met. This is shown in 🗵 8-12

### 10.2.2.2 TXD Dominant State Time-Out Application Note

The maximum dominant TXD time allowed by the TXD dominant state time-out limits the minimum possible data rate of the device. The LIN protocol has different constraints for commander node and responder node applications thus there are different maximum consecutive dominant bits for each application case thus different minimum data rates.

# 10.2.2.3 Standby Mode Application Note

If the TLIN2021A-Q1 detects an under voltage on V<sub>SUP</sub> the RXD pin transitions low signaling to the controller that the TLIN2021A-Q1 is in standby mode. The transceiver should be returned to sleep mode for the lowest power state.

### 10.2.3 Application Curves

☑ 10-2 and ☑ 10-3 show the propagation delay from the TXD pin to the LIN pin for the dominant to recessive and recessive to dominant edges. Device was configured in commander mode with external pull-up resistor (1  $k\Omega$ ) and 680 pF bus capacitance.





図 10-3. Recessive to Dominant Propagation Delay

# 11 Power Supply Recommendations

The TLIN2021A-Q1 was designed to operate directly from a car battery, or any other DC supply ranging from 4.5-V to 45-V. The  $V_{SUP}$  pin of the device should be decoupled with a 100-nF capacitor by placing it close to the  $V_{SUP}$  supply pin. The system should include additional decoupling on the  $V_{SUP}$  line as needed per the application requirements. Device has been designed and tested to support supply ramp rates equal to or slower than 0.5  $V/\mu s$ .

# 12 Layout

For the PCB design to be successful, start with design of the protection and filtering circuitry. Because ESD transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design. Placement at the connector also prevents these noisy events from propagating further into the PCB and system.

### 12.1 Layout Guidelines

- Pin 1(RXD): The RXD pin is an open-drain output and requires and external pull-up resistor in the range of 1-kΩ and 10-kΩ to function properly. If the controller paired with the transceiver does not have an integrated pull-up, an external resistor should be placed between RXD and the supply voltage for the controller.
- **Pin 2 (EN):** EN is an input pin that is used to place the device in low-power sleep mode. If this feature is not used, the pin should be connected to the supply voltage for the controller through a series resistor using a pull-up value between 1-kΩ and 10-kΩ. Additionally, a series resistor may be placed on the pin to limit current on the digital lines in the case of an over voltage fault.
- Pin 3 (WAKE): SW1 is oriented in a low-side configuration which is used to implement a local WAKE event.
  The series resistor R5 is needed for protection against over current conditions as it limits the current into the
  WAKE pin when the ECU has lost its ground connection. The pull-up resistor R4 is required to provide
  sufficient current during stimulation of a WAKE event. In this layout example R4 is set to 3-kΩ and R5 is set to
  33-kΩ.
- **Pin 4 (TXD):** The TXD pin is the transmit input signal to the device from the controller. A series resistor can be placed to limit the input current to the device in the case of an over-voltage on this pin. A capacitor to ground can be placed close to the input pin of the device to help filter noise.
- **Pin 5 (GND):** This is the ground connection for the device. This pin should be tied to the ground plane through a short trace with the use of two vias to limit total return inductance.
- Pin 6 (LIN): The LIN pin connects to the TLIN2021A-Q1 to the LIN bus. For responder node applications a
  220 pF capacitor to ground is implemented. For commander node applications an additional series resistor
  and blocking diode should be placed between the LIN pin and the V<sub>SUP</sub> pin, see Typical LIN Bus.
- Pin 7 (V<sub>SUP</sub>): This is the supply pin for the device. A 100-nF capacitor should be placed close to the V<sub>SUP</sub> supply pin for local power supply decoupling.
- **Pin 8 (INH):**The INH pin is used for system power-management. A 100-kΩ load can be added to the INH output to ensure a fast transition time from the driven high state to the low state and to also force the pin low when left floating.

#### **Note**

All ground and power connections should be made as short as possible and use at least two vias to minimize the total loop inductance.



# 12.2 Layout Example



図 12-1. Layout Example



# 13 Device and Documentation Support

## 13.1 Documentation Support

# 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 13.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins        | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        | .,            |                       |                       | (-)  | (4)                           | (5)                        |              | (-)              |
| TLIN2021ADDFRQ1       | Active | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2JJF             |
| TLIN2021ADDFRQ1.A     | Active | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2JJF             |
| TLIN2021ADRBRQ1       | Active | Production    | SON (DRB)   8         | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TL021A           |
| TLIN2021ADRBRQ1.A     | Active | Production    | SON (DRB)   8         | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TL021A           |
| TLIN2021ADRQ1         | Active | Production    | SOIC (D)   8          | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | T2021A           |
| TLIN2021ADRQ1.A       | Active | Production    | SOIC (D)   8          | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | T2021A           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLIN2021ADDFRQ1 | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLIN2021ADRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TLIN2021ADRQ1   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLIN2021ADDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLIN2021ADRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TLIN2021ADRQ1   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



PLASTIC QUAD FLAT PACK- NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK- NO LEAD



- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月