

# TLV904x 1.2V 超低電圧、10µA マイクロパワー RRIO アンプ

## 電力の制約が厳しいアプリケーション向け

### 1 特長

- コスト最適化アプリケーション向け低消費電力 CMOS アンプ
- 最低 1.2V の電源電圧で動作
- 低い入力バイアス電流: 標準値 1pA、最大値 12pA
- 低い静止電流: 10µA/Ch
- 0.1Hz~10Hz で 6.5µV<sub>p-p</sub> の低い積分ノイズ
- レール・ツー・レール入出力
- 高い GB 積: 350kHz
- 熱ノイズ・フロア: 64nV/√Hz
- 低い入力オフセット電圧: ±0.6mV
- ユニティ・ゲイン安定
- 100pF の負荷容量を確実に駆動
- 内部 RFI および EMI フィルタ付きの入力ピン
- 広い動作温度範囲: -40°C~125°C

### 2 アプリケーション

- ポータブル・エレクトロニクス
- ウェアラブル・フィットネスおよびアクティビティ・モニタ
- ヘッドセット、ヘッドホン、小型イヤホン
- パーソナル・エレクトロニクス
- ビル・オートメーション
- ウェアラブル (医療以外)
- モーション検出器 (PIR, uWave など)
- 電子 POS (ePOS)
- 単一電源、ローサイド、単方向電流センシング回路

### 3 概要

低消費電力 TLV904x ファミリには、レール・ツー・レールの入出力スイングが可能なシングル (TLV9041)、デュアル (TLV9042)、クワッド (TLV9044) チャネルの超低電圧 (1.2V~5.5V) オペアンプがあります。TLV904x は、低い静止電流 (10µA、標準値) と最小 1.2V の電源電圧で動作可能であることから、1.5V のコイン型電池アプリケーションに対応できる、業界でも数少ないアンプの 1 つです。シャットダウン・モード (TLV9041S、TLV9042S、TLV9044S) を使えば、消費電力をさらに削減できます。このモードでは、アンプをオフにして標準消費電流 150nA 未満のスタンバイ・モードに移行できます。これらのデバイスは、バッテリ駆動の IoT デバイス、ウェアラブル電子機器、低電圧での動作が重要なパーソナル電子機器など、電力とスペースの制約が厳しいアプリケーション向けに、コスト効率の優れたアンプ・ソリューションを提供します。

TLV904x ファミリは堅牢に設計されているため、回路設計を簡素化できます。これらのオペアンプには、RFI および

EMI 除去フィルタ、ユニティ・ゲイン安定、入力オーバードライブ状態で位相反転がない、という特長があります。また、350kHz のゲイン帯域幅と 100pF の高い容量性負荷駆動という優れた AC 性能を備えており、性能向上および消費電力低減を可能にします。

すべてのチャネル・バリエント (シングル、デュアル、クワッド) が、X2QFN や WSON など省スペースのマイクロサイズ・パッケージと、SOIC、VSSOP、TSSOP、SOT-23 などの業界標準パッケージで供給されます。

### 製品情報

| 部品番号 <sup>(1) (2)</sup> | パッケージ       | 本体サイズ (公称)      |
|-------------------------|-------------|-----------------|
| TLV9041                 | SOT-23 (5)  | 1.60mm × 2.90mm |
|                         | SC70 (5)    | 1.25mm × 2.00mm |
|                         | X2SON (5)   | 0.80mm × 0.80mm |
| TLV9041S                | SOT-23 (6)  | 1.60mm × 2.90mm |
| TLV9042                 | SOIC (8)    | 3.91mm × 4.90mm |
|                         | SOT-23 (8)  | 1.60mm × 2.90mm |
|                         | WSON (8)    | 2.00mm × 2.00mm |
|                         | VSSOP (8)   | 3.00mm × 3.00mm |
|                         | TSSOP (8)   | 3.00mm × 4.40mm |
| TLV9042S                | X2QFN (10)  | 1.50mm × 2.00mm |
| TLV9044                 | SOIC (14)   | 8.65mm × 3.91mm |
|                         | TSSOP (14)  | 4.40mm × 5.00mm |
|                         | SOT-23 (14) | 4.20mm × 1.90mm |

(1) 利用可能なパッケージについては、このデータシートの末尾にある注文情報を参照してください。

(2) 他のシングル・チャネルおよびデュアル・チャネルのパッケージ版も近日リリース予定です。



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left( \frac{1}{1 + sR_1C_1} \right)$$

### 単極ローパス・フィルタ



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、必ず最新版の英語版をご参照ください。

## Table of Contents

|                                                 |    |                                                             |    |
|-------------------------------------------------|----|-------------------------------------------------------------|----|
| 1 特長.....                                       | 1  | 8.3 Feature Description.....                                | 20 |
| 2 アプリケーション.....                                 | 1  | 8.4 Device Functional Modes.....                            | 24 |
| 3 概要.....                                       | 1  | 9 Application and Implementation.....                       | 25 |
| 4 Revision History.....                         | 2  | 9.1 Application Information.....                            | 25 |
| 5 Device Comparison Table.....                  | 3  | 9.2 Typical Application.....                                | 25 |
| 6 Pin Configuration and Functions.....          | 3  | 10 Power Supply Recommendations.....                        | 28 |
| 7 Specifications.....                           | 7  | 11 Layout.....                                              | 29 |
| 7.1 Absolute Maximum Ratings.....               | 7  | 11.1 Layout Guidelines.....                                 | 29 |
| 7.2 ESD Ratings .....                           | 7  | 11.2 Layout Example.....                                    | 29 |
| 7.3 Recommended Operating Conditions.....       | 7  | 12 Device and Documentation Support.....                    | 31 |
| 7.4 Thermal Information for Single Channel..... | 7  | 12.1 Documentation Support.....                             | 31 |
| 7.5 Thermal Information for Dual Channel.....   | 8  | 12.2 Receiving Notification of Documentation Updates.....   | 31 |
| 7.6 Thermal Information for Quad Channel.....   | 8  | 12.3 サポート・リソース.....                                         | 31 |
| 7.7 Electrical Characteristics.....             | 9  | 12.4 Electrostatic Discharge Caution.....                   | 31 |
| 7.8 Typical Characteristics.....                | 11 | 12.5 Glossary.....                                          | 31 |
| 8 Detailed Description.....                     | 19 | 13 Mechanical, Packaging, and Orderable<br>Information..... | 31 |
| 8.1 Overview.....                               | 19 |                                                             |    |
| 8.2 Functional Block Diagram.....               | 19 |                                                             |    |

## 4 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision F (February 2022) to Revision G (March 2022)                                           | Page |
|--------------------------------------------------------------------------------------------------------------|------|
| • 「製品情報」セクションの X2SON (5) RTM を更新.....                                                                        | 1    |
| • Updated Device Comparison section for TLV9041IDPWR RTM.....                                                | 3    |
| • Added Thermal Information for TLV9041 DPW package to the Thermal Information for Single Channel section .. | 7    |

| Changes from Revision E (August 2021) to Revision F (February 2022)                                        | Page |
|------------------------------------------------------------------------------------------------------------|------|
| • Updated Device Comparison section for TLV9044IDYYR RTM.....                                              | 3    |
| • Added Thermal Information for TLV9044 DYY package to the Thermal Information for Quad Channel section .. | 7    |

| Changes from Revision D (August 2021) to Revision E (August 2021)                                          | Page |
|------------------------------------------------------------------------------------------------------------|------|
| • Added Thermal Information for TLV9042 DGK package to the Thermal Information for Dual Channel section .. | 7    |

## 5 Device Comparison Table

| DEVICE   | NO. OF CHANNELS | PACKAGE LEADS |        |            |            |              |                            |          |           |                         |          |                          |           |           |
|----------|-----------------|---------------|--------|------------|------------|--------------|----------------------------|----------|-----------|-------------------------|----------|--------------------------|-----------|-----------|
|          |                 | SC70 DCK      | SOIC D | SOT-23 DBV | SOT-23 DYY | SOT-23-8 DDF | SOT-553 DRL <sup>(1)</sup> | TSSOP PW | VSSOP DGK | WQFN RTE <sup>(1)</sup> | WSON DSG | X2QFN RUC <sup>(1)</sup> | X2SON DPW | X2QFN RUG |
| TLV9041  | 1               | 5             | —      | 5          | —          | —            | 5                          | —        | —         | —                       | —        | —                        | 5         | —         |
| TLV9041S | 1               | —             | —      | 6          | —          | —            | —                          | —        | —         | —                       | —        | —                        | —         | —         |
| TLV9042  | 2               | —             | 8      | —          | —          | 8            | —                          | 8        | 8         | —                       | 8        | —                        | —         | —         |
| TLV9042S | 2               | —             | —      | —          | —          | —            | —                          | —        | —         | —                       | —        | —                        | —         | 10        |
| TLV9044  | 4               | —             | 14     | —          | 14         | —            | —                          | 14       | —         | 16                      | —        | 14                       | —         | —         |

(1) Package is preview only.

## 6 Pin Configuration and Functions



図 6-1. TLV9041 DBV Package  
5-Pin SOT-23  
Top View



図 6-2. TLV9041U DBV Package  
5-Pin SOT-23  
Top View



図 6-3. TLV9041 DCK Package  
5-Pin SC70  
Top View



図 6-4. TLV9041 DPW Package  
5-Pin X2SON  
Top View

表 6-1. Pin Functions: TLV9041 and TLV9041U

| NAME | PIN     |      |          |        | I/O    | DESCRIPTION                                                   |  |  |
|------|---------|------|----------|--------|--------|---------------------------------------------------------------|--|--|
|      | NO.     |      |          |        |        |                                                               |  |  |
|      | TLV9041 |      | TLV9041U |        |        |                                                               |  |  |
|      | SOT-23  | SC70 | X2SON    | SOT-23 |        |                                                               |  |  |
| IN-  | 4       | 3    | 2        | 3      | I      | Inverting input                                               |  |  |
| IN+  | 3       | 1    | 4        | 1      | I      | Noninverting input                                            |  |  |
| OUT  | 1       | 4    | 1        | 4      | O      | Output                                                        |  |  |
| V-   | 2       | 2    | 3        | 2      | I or — | Negative (low) supply or ground (for single-supply operation) |  |  |
| V+   | 5       | 5    | 5        | 5      | I      | Positive (high) supply                                        |  |  |



**図 6-5. TLV9041S DBV Package  
6-Pin SOT-23  
Top View**

**表 6-2. Pin Functions: TLV9041S**

| PIN  |     | I/O    | DESCRIPTION                                                   |
|------|-----|--------|---------------------------------------------------------------|
| NAME | NO. |        |                                                               |
| IN–  | 4   | I      | Inverting input                                               |
| IN+  | 3   | I      | Noninverting input                                            |
| OUT  | 1   | O      | Output                                                        |
| SHDN | 5   | I      | Shutdown (low), enabled (high)                                |
| V–   | 2   | I or — | Negative (low) supply or ground (for single-supply operation) |
| V+   | 6   | I      | Positive (high) supply                                        |



**図 6-6. TLV9042 D, DDF, DGK, and PW Package  
8-Pin SOIC, SOT-23 8, VSSOP, and TSSOP  
Top View**



Connect exposed thermal pad to V–. See [セクション 8.3.11](#) for more information.

**図 6-7. TLV9042 DSG Package  
8-Pin WSON With Exposed Thermal Pad  
Top View**

**表 6-3. Pin Functions: TLV9042**

| PIN  |     | I/O | DESCRIPTION                                                   |
|------|-----|-----|---------------------------------------------------------------|
| NAME | NO. |     |                                                               |
| IN1– | 2   | I   | Inverting input, channel 1                                    |
| IN1+ | 3   | I   | Noninverting input, channel 1                                 |
| IN2– | 6   | I   | Inverting input, channel 2                                    |
| IN2+ | 5   | I   | Noninverting input, channel 2                                 |
| OUT1 | 1   | O   | Output, channel 1                                             |
| OUT2 | 7   | O   | Output, channel 2                                             |
| V–   | 4   | I   | Negative (low) supply or ground (for single-supply operation) |

表 6-3. Pin Functions: TLV9042 (continued)

| PIN  |     | I/O | DESCRIPTION            |
|------|-----|-----|------------------------|
| NAME | NO. |     |                        |
| V+   | 8   | I   | Positive (high) supply |



图 6-8. TLV9042S RUG Package  
10-Pin X2QFN  
Top View

表 6-4. Pin Functions: TLV9042S

| PIN   |     | I/O | DESCRIPTION                                                   |
|-------|-----|-----|---------------------------------------------------------------|
| NAME  | NO. |     |                                                               |
| IN1-  | 9   | I   | Inverting input, channel 1                                    |
| IN1+  | 10  | I   | Noninverting input, channel 1                                 |
| IN2-  | 5   | I   | Inverting input, channel 2                                    |
| IN2+  | 4   | I   | Noninverting input, channel 2                                 |
| OUT1  | 8   | O   | Output, channel 1                                             |
| OUT2  | 6   | O   | Output, channel 2                                             |
| SHDN1 | 2   | I   | Shutdown – low = disabled, high = enabled, channel 1          |
| SHDN2 | 3   | I   | Shutdown – low = disabled, high = enabled, channel 2          |
| V-    | 1   | I   | Negative (low) supply or ground (for single-supply operation) |
| V+    | 7   | I   | Positive (high) supply                                        |



**图 6-9. TLV9044 D, PW and DYY Packages  
14-Pin SOIC, TSSOP and SOT-23  
Top View**

**表 6-5. Pin Functions: TLV9044**

| PIN  |     | I/O    | DESCRIPTION                                                   |
|------|-----|--------|---------------------------------------------------------------|
| NAME | NO. |        |                                                               |
| IN1- | 2   | I      | Inverting input, channel 1                                    |
| IN1+ | 3   | I      | Noninverting input, channel 1                                 |
| IN2- | 6   | I      | Inverting input, channel 2                                    |
| IN2+ | 5   | I      | Noninverting input, channel 2                                 |
| IN3- | 9   | I      | Inverting input, channel 3                                    |
| IN3+ | 10  | I      | Noninverting input, channel 3                                 |
| IN4- | 13  | I      | Inverting input, channel 4                                    |
| IN4+ | 12  | I      | Noninverting input, channel 4                                 |
| NC   | —   | —      | No internal connection                                        |
| OUT1 | 1   | O      | Output, channel 1                                             |
| OUT2 | 7   | O      | Output, channel 2                                             |
| OUT3 | 8   | O      | Output, channel 3                                             |
| OUT4 | 14  | O      | Output, channel 4                                             |
| V-   | 11  | I or — | Negative (low) supply or ground (for single-supply operation) |
| V+   | 4   | I      | Positive (high) supply                                        |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

 over operating ambient temperature range (unless otherwise noted) <sup>(1)</sup>

|                                      |                                     | MIN          | MAX          | UNIT |
|--------------------------------------|-------------------------------------|--------------|--------------|------|
| Supply voltage, $V_S = (V+) - (V-)$  |                                     | 0            | 6.0          | V    |
| Signal input pins                    | Common-mode voltage <sup>(2)</sup>  | $(V-) - 0.5$ | $(V+) + 0.5$ | V    |
|                                      | Differential voltage <sup>(2)</sup> |              | $V_S + 0.2$  | V    |
|                                      | Current <sup>(2)</sup>              | -10          | 10           | mA   |
| Output short-circuit <sup>(3)</sup>  |                                     | Continuous   |              |      |
| Operating ambient temperature, $T_A$ |                                     | -55          | 150          | °C   |
| Junction temperature, $T_J$          |                                     |              | 150          | °C   |
| Storage temperature, $T_{stg}$       |                                     | -65          | 150          | °C   |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.
- (3) Short-circuit to ground, one amplifier per package.

### 7.2 ESD Ratings

|             |                         | VALUE                                                                          | UNIT       |
|-------------|-------------------------|--------------------------------------------------------------------------------|------------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | $\pm 3000$ |
|             |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | $\pm 1500$ |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|       |                               | MIN      | MAX      | UNIT |
|-------|-------------------------------|----------|----------|------|
| $V_S$ | Supply voltage, $(V+) - (V-)$ | 1.2      | 5.5      | V    |
| $V_I$ | Input voltage range           | $(V-) -$ | $(V+) -$ | V    |
| $T_A$ | Specified temperature         | -40      | 125      | °C   |

### 7.4 Thermal Information for Single Channel

| THERMAL METRIC <sup>(1)</sup> |                                              | TLV9041, TLV9041S |        |               |                | UNIT |
|-------------------------------|----------------------------------------------|-------------------|--------|---------------|----------------|------|
|                               |                                              | DBV<br>(SOT-23)   |        | DCK<br>(SC70) | DPW<br>(X2SON) |      |
|                               |                                              | 5 PINS            | 6 PINS | 5 PINS        | 5 PINS         |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 235.4             | 214.6  | 233.8         | 478.7          | °C/W |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance    | 135.1             | 134.2  | 130.7         | 219.4          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 103.2             | 95.6   | 79.7          | 345.1          | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 75.6              | 73.8   | 51.6          | 32.9           | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 102.7             | 95.3   | 79.1          | 343.4          | °C/W |
| $R_{\theta JC(\text{bot})}$   | Junction-to-case (bottom) thermal resistance | n/a               | n/a    | n/a           | 192.7          | °C/W |

- (1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

## 7.5 Thermal Information for Dual Channel

| THERMAL METRIC <sup>(1)</sup> |                                              | TLV9042     |                   |               |               |                | TLV9042S       | UNIT |
|-------------------------------|----------------------------------------------|-------------|-------------------|---------------|---------------|----------------|----------------|------|
|                               |                                              | D<br>(SOIC) | DDF<br>(SOT-23-8) | DSG<br>(WSON) | PW<br>(TSSOP) | DGK<br>(VSSOP) | RUG<br>(X2QFN) |      |
|                               |                                              | 8 PINS      | 8 PINS            | 8 PINS        | 8 PINS        | 8 PINS         | 10 PINS        |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 148.3       | 203.8             | 99.8          | 203.1         | 196.6          | 196.9          | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 89.8        | 123.9             | 122.2         | 91.9          | 87.5           | 87.6           | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 91.6        | 121.6             | 66.0          | 133.8         | 118.5          | 117.8          | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 38.6        | 21.7              | 13.8          | 23.7          | 25.7           | 3.4            | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 90.9        | 199.6             | 65.9          | 132.1         | 116.8          | 117.6          | °C/W |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a         | n/a               | 41.9          | n/a           | n/a            | n/a            | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

## 7.6 Thermal Information for Quad Channel

| THERMAL METRIC <sup>(1)</sup> |                                              | TLV9044, TLV9044S |               |                    | UNIT |
|-------------------------------|----------------------------------------------|-------------------|---------------|--------------------|------|
|                               |                                              | D<br>(SOIC)       | PW<br>(TSSOP) | DYY<br>(SOT-23-14) |      |
|                               |                                              | 14 PINS           | 14 PINS       | 14 PINS            |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 116.4             | 135.7         | 152.5              | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 72.5              | 78.8          | 86.2               | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 72.4              | 63.9          | 67.4               | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 30.8              | 14.2          | 10.1               | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 72                | 78.3          | 67.2               | °C/W |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a               | n/a           | n/a                | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

## 7.7 Electrical Characteristics

For  $V_S = (V+) - (V-) = 1.2 \text{ V}$  to  $5.5 \text{ V}$  ( $\pm 0.6 \text{ V}$  to  $\pm 2.75 \text{ V}$ ) at  $T_A = 25^\circ\text{C}$ ,  $R_L = 100 \text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{O\ UT} = V_S / 2$ , unless otherwise noted.

| PARAMETER                  |                                                  | TEST CONDITIONS                                                                                                                                           | MIN                                              | TYP                 | MAX        | UNIT                                 |
|----------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------|------------|--------------------------------------|
| <b>OFFSET VOLTAGE</b>      |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| $V_{OS}$                   | Input offset voltage                             |                                                                                                                                                           | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ | $\pm 0.6$           | $\pm 2.25$ | mV                                   |
|                            |                                                  |                                                                                                                                                           |                                                  |                     | $\pm 2.5$  |                                      |
| $dV_{OS}/dT$               | Input offset voltage drift                       |                                                                                                                                                           | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ | $\pm 0.8$           |            | $\mu\text{V}/^\circ\text{C}$         |
| PSRR                       | Input offset voltage versus power supply         | $V_S = \pm 0.6 \text{ V}$ to $\pm 2.75 \text{ V}$ , $V_{CM} = V_-$                                                                                        |                                                  | $\pm 20$            | $\pm 100$  | $\mu\text{V}/\text{V}$               |
|                            | Channel separation                               | $f = 10 \text{ kHz}$                                                                                                                                      |                                                  | $\pm 5.6$           |            | $\mu\text{V}/\text{V}$               |
| <b>INPUT BIAS CURRENT</b>  |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| $I_B$                      | Input bias current <sup>(1)</sup>                |                                                                                                                                                           |                                                  | $\pm 1$             | $\pm 12$   | pA                                   |
| $I_{OS}$                   | Input offset current <sup>(1)</sup>              |                                                                                                                                                           |                                                  | $\pm 0.5$           | $\pm 10$   | pA                                   |
| <b>NOISE</b>               |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| $E_N$                      | Input voltage noise                              | $f = 0.1$ to $10 \text{ Hz}$                                                                                                                              |                                                  | 6.5                 |            | $\mu\text{V}_{PP}$                   |
| $e_N$                      | Input voltage noise density                      | $f = 100 \text{ Hz}$                                                                                                                                      | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ | 85                  |            | $\text{nV}/\sqrt{\text{Hz}}$         |
|                            |                                                  | $f = 1 \text{ kHz}$                                                                                                                                       |                                                  | 66                  |            |                                      |
|                            |                                                  | $f = 10 \text{ kHz}$                                                                                                                                      |                                                  | 64                  |            |                                      |
| $i_N$                      | Input current noise <sup>(2)</sup>               | $f = 1 \text{ kHz}$                                                                                                                                       |                                                  | 20                  |            | $\text{fA}/\sqrt{\text{Hz}}$         |
| <b>INPUT VOLTAGE RANGE</b> |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| $V_{CM}$                   | Common-mode voltage range                        |                                                                                                                                                           |                                                  | $(V_-)$             | $(V_+)$    | V                                    |
| CMRR                       | Common-mode rejection ratio                      | $(V_-) < V_{CM} < (V+) - 0.7 \text{ V}$ , $V_S = 1.2 \text{ V}$                                                                                           | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ | 60                  | 77         | dB                                   |
|                            |                                                  | $(V_-) < V_{CM} < (V+) - 0.7 \text{ V}$ , $V_S = 5.5 \text{ V}$                                                                                           |                                                  | 75                  | 89         |                                      |
|                            |                                                  | $(V_-) < V_{CM} < (V+)$ , $V_S = 1.2 \text{ V}$                                                                                                           |                                                  |                     | 60         |                                      |
|                            |                                                  | $(V_-) < V_{CM} < (V+)$ , $V_S = 5.5 \text{ V}$                                                                                                           |                                                  | 57                  | 72         |                                      |
| <b>INPUT IMPEDANCE</b>     |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| $Z_{ID}$                   | Differential                                     |                                                                                                                                                           |                                                  | $80 \parallel 1.4$  |            | $\text{G}\Omega \parallel \text{pF}$ |
| $Z_{ICM}$                  | Common-mode                                      |                                                                                                                                                           |                                                  | $100 \parallel 0.5$ |            | $\text{G}\Omega \parallel \text{pF}$ |
| <b>OPEN-LOOP GAIN</b>      |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| $A_{OL}$                   | Open-loop voltage gain                           | $V_S = 1.2 \text{ V}$ , $(V_-) + 0.2 \text{ V} < V_O < (V+) - 0.2 \text{ V}$ , $R_L = 10 \text{ k}\Omega$ to $V_S / 2$                                    | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ |                     | 98         | dB                                   |
|                            |                                                  | $V_S = 5.5 \text{ V}$ , $(V_-) + 0.2 \text{ V} < V_O < (V+) - 0.2 \text{ V}$ , $R_L = 10 \text{ k}\Omega$ to $V_S / 2$                                    |                                                  |                     | 125        |                                      |
|                            |                                                  | $V_S = 1.2 \text{ V}$ , $(V_-) + 0.1 \text{ V} < V_O < (V+) - 0.1 \text{ V}$ , $R_L = 100 \text{ k}\Omega$ to $V_S / 2$                                   |                                                  |                     | 105        |                                      |
|                            |                                                  | $V_S = 5.5 \text{ V}$ , $(V_-) + 0.1 \text{ V} < V_O < (V+) - 0.1 \text{ V}$ , $R_L = 100 \text{ k}\Omega$ to $V_S / 2$                                   |                                                  | 107                 | 130        |                                      |
| <b>FREQUENCY RESPONSE</b>  |                                                  |                                                                                                                                                           |                                                  |                     |            |                                      |
| THD+N                      | Total harmonic distortion + noise <sup>(3)</sup> | $V_S = 5.5 \text{ V}$ , $V_{CM} = 2.75 \text{ V}$ , $V_O = 1 \text{ V}_{RMS}$ , $G = +1$ , $f = 1 \text{ kHz}$ , $R_L = 100 \text{ k}\Omega$ to $V_S / 2$ |                                                  | 0.013               |            | %                                    |
| GBW                        | Gain-bandwidth product                           | $R_L = 1 \text{ M}\Omega$ connected to $V_S / 2$                                                                                                          |                                                  | 350                 |            | kHz                                  |
| SR                         | Slew rate                                        | $V_S = 5.5 \text{ V}$ , $G = +1$ , $C_L = 10 \text{ pF}$                                                                                                  |                                                  | 0.2                 |            | $\text{V}/\mu\text{s}$               |
| $t_S$                      | Settling time                                    | To 0.1%, $V_S = 5.5 \text{ V}$ , $V_{STEP} = 4 \text{ V}$ , $G = +1$ , $C_L = 10 \text{ pF}$                                                              | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ |                     | 25         | $\mu\text{s}$                        |
|                            |                                                  | To 0.1%, $V_S = 5.5 \text{ V}$ , $V_{STEP} = 2 \text{ V}$ , $G = +1$ , $C_L = 10 \text{ pF}$                                                              |                                                  |                     | 22         |                                      |
|                            |                                                  | To 0.01%, $V_S = 5.5 \text{ V}$ , $V_{STEP} = 4 \text{ V}$ , $G = +1$ , $C_L = 10 \text{ pF}$                                                             |                                                  |                     | 35         |                                      |
|                            |                                                  | To 0.01%, $V_S = 5.5 \text{ V}$ , $V_{STEP} = 2 \text{ V}$ , $G = +1$ , $C_L = 10 \text{ pF}$                                                             |                                                  |                     | 30         |                                      |
|                            | Phase margin                                     | $G = +1$ , $R_L = 100 \text{ k}\Omega$ connected to $V_S / 2$ , $C_L = 10 \text{ pF}$                                                                     |                                                  | 65                  |            | °                                    |
|                            | Overload recovery time                           | $V_{IN} \times \text{gain} > V_S$                                                                                                                         |                                                  | 13                  |            | $\mu\text{s}$                        |

## 7.7 Electrical Characteristics (continued)

For  $V_S = (V+) - (V-) = 1.2 \text{ V}$  to  $5.5 \text{ V}$  ( $\pm 0.6 \text{ V}$  to  $\pm 2.75 \text{ V}$ ) at  $T_A = 25^\circ\text{C}$ ,  $R_L = 100 \text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{O\ UT} = V_S / 2$ , unless otherwise noted.

| PARAMETER                      |                                                             | TEST CONDITIONS                                                                      |                                                  | MIN                    | TYP  | MAX                                  | UNIT |  |
|--------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------|------------------------|------|--------------------------------------|------|--|
| EMIRR                          | Electro-magnetic interference rejection ratio               | $f = 1 \text{ GHz}$ , $V_{IN\_EMIRR} = 100 \text{ mV}$                               |                                                  | 70                     |      | dB                                   |      |  |
| <b>OUTPUT</b>                  |                                                             |                                                                                      |                                                  |                        |      |                                      |      |  |
| Voltage output swing from rail | Positive rail headroom                                      | $V_S = 1.2 \text{ V}$ ,<br>$R_L = 100 \text{ k}\Omega$ to $V_S / 2$                  |                                                  | 0.75                   | 7    | mV                                   |      |  |
|                                |                                                             | $V_S = 5.5 \text{ V}$ ,<br>$R_L = 10 \text{ k}\Omega$ to $V_S / 2$                   |                                                  | 10                     | 21   |                                      |      |  |
|                                |                                                             | $V_S = 5.5 \text{ V}$ ,<br>$R_L = 100 \text{ k}\Omega$ to $V_S / 2$                  |                                                  | 1                      | 8    |                                      |      |  |
| Voltage output swing from rail | Negative rail headroom                                      | $V_S = 1.2 \text{ V}$ ,<br>$R_L = 100 \text{ k}\Omega$ to $V_S / 2$                  |                                                  | 0.75                   | 5    |                                      |      |  |
|                                |                                                             | $V_S = 5.5 \text{ V}$ ,<br>$R_L = 10 \text{ k}\Omega$ to $V_S / 2$                   |                                                  | 10                     | 21   |                                      |      |  |
|                                |                                                             | $V_S = 5.5 \text{ V}$ ,<br>$R_L = 100 \text{ k}\Omega$ to $V_S / 2$                  |                                                  | 1                      | 8    |                                      |      |  |
| $I_{SC}$                       | Short-circuit current <sup>(4)</sup>                        | $V_S = 5.5 \text{ V}$                                                                |                                                  | $\pm 40$               |      | mA                                   |      |  |
| $Z_O$                          | Open-loop output impedance                                  | $f = 10 \text{ kHz}$                                                                 |                                                  | 7500                   |      | $\Omega$                             |      |  |
| <b>POWER SUPPLY</b>            |                                                             |                                                                                      |                                                  |                        |      |                                      |      |  |
| $I_Q$                          | Quiescent current per amplifier                             | $V_S = 5.5 \text{ V}$ , $I_O = 0 \text{ A}$                                          |                                                  | 10                     | 13   | $\mu\text{A}$                        |      |  |
|                                |                                                             |                                                                                      | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ | 13.5                   |      |                                      |      |  |
| $I_Q$                          | Quiescent current per amplifier                             | $V_S = 5.5 \text{ V}$ , $I_O = 0 \text{ A}$ , For TLV9041UIDBVR Only                 |                                                  | 10                     | 13.5 | $\mu\text{A}$                        |      |  |
|                                |                                                             |                                                                                      | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ | 14                     |      |                                      |      |  |
| <b>SHUTDOWN</b>                |                                                             |                                                                                      |                                                  |                        |      |                                      |      |  |
| $I_{QSD}$                      | Quiescent current per amplifier                             | All amplifiers disabled, $\overline{SHDN} = V-$                                      |                                                  | 75                     | 200  | nA                                   |      |  |
| $Z_{SHDN}$                     | Output impedance during shutdown                            | Amplifier disabled                                                                   |                                                  | $43 \parallel 11.5$    |      | $\text{G}\Omega \parallel \text{pF}$ |      |  |
| $V_{IH}$                       | Logic high threshold voltage (amplifier enabled)            |                                                                                      |                                                  | $(V-) + 1 \text{ V}$   |      | V                                    |      |  |
| $V_{IL}$                       | Logic low threshold voltage (amplifier disabled)            |                                                                                      |                                                  | $(V-) + 0.2 \text{ V}$ |      | V                                    |      |  |
| $t_{ON}$                       | Amplifier enable time (full shutdown) <sup>(5) (6)</sup>    | $G = +1$ , $V_{CM} = V_S / 2$ , $V_O = 0.9 \times V_S / 2$ , $R_L$ connected to $V-$ |                                                  | 160                    |      | $\mu\text{s}$                        |      |  |
|                                | Amplifier enable time (partial shutdown) <sup>(5) (6)</sup> | $G = +1$ , $V_{CM} = V_S / 2$ , $V_O = 0.9 \times V_S / 2$ , $R_L$ connected to $V-$ |                                                  | 120                    |      |                                      |      |  |
| $t_{OFF}$                      | Amplifier disable time <sup>(5)</sup>                       | $G = +1$ , $V_{CM} = V_S / 2$ , $V_O = 0.1 \times V_S / 2$ , $R_L$ connected to $V-$ |                                                  | 10                     |      | $\mu\text{s}$                        |      |  |
|                                | SHDN pin input bias current (per pin)                       | $(V+) \geq \overline{SHDN} \geq (V-) + 1 \text{ V}$                                  |                                                  | 100                    |      | $\text{pA}$                          |      |  |
|                                |                                                             | $(V-) \leq \overline{SHDN} \leq (V-) + 0.2 \text{ V}$                                |                                                  | 50                     |      |                                      |      |  |

- (1) Max  $I_B$  and  $I_{OS}$  limits are specified based on characterization results. Input differential voltages greater than 2.5V can cause increased  $I_B$
- (2) Typical input current noise data is specified based on design simulation results
- (3) Third-order filter; bandwidth = 80 kHz at -3 dB.
- (4) Short circuit current is average of sourcing and sinking short circuit currents
- (5) Disable time ( $t_{OFF}$ ) and enable time ( $t_{ON}$ ) are defined as the time interval between the 50% point of the signal applied to the  $\overline{SHDN}$  pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.
- (6) Full shutdown refers to the dual TLV9042S having both channels 1 and 2 disabled ( $\overline{SHDN1} = \overline{SHDN2} = V-$ ) and the quad TLV9044S having all channels 1 to 4 disabled ( $\overline{SHDN12} = \overline{SHDN34} = V-$ ). For partial shutdown, only one  $\overline{SHDN}$  pin is exercised; in this mode, the internal biasing circuitry remains operational and the enable time is shorter.

## 7.8 Typical Characteristics

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 7-1. Offset Voltage Distribution Histogram



图 7-2. Offset Voltage Drift Distribution Histogram



图 7-3. Input Offset Voltage vs Temperature



图 7-4. Input Offset Voltage vs Temperature



图 7-5. Offset Voltage vs Common-Mode



图 7-6. Offset Voltage vs Common-Mode

## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 7-19. CMRR vs Frequency



图 7-20. DC CMRR vs Temperature



图 7-21. 0.1 Hz to 10 Hz Voltage Noise in Time Domain



图 7-22. Input Voltage Noise Spectral Density



图 7-23. THD + N vs Frequency



图 7-24. THD + N vs Frequency

## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 7.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V+ = 2.75\text{ V}$ ,  $V- = -2.75\text{ V}$ ,  $R_L = 10\text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 8 Detailed Description

### 8.1 Overview

The TLV904x is a family of low-power, rail-to-rail input and output operational amplifiers specifically designed for battery powered applications. This family of amplifiers utilizes unique transistors that enable operation from ultra low supply voltage of 1.2 V to a standard supply voltage of 5.5 V. These unity-gain stable amplifiers provide 350 kHz of GBW with an  $I_Q$  of only 10  $\mu$ A. TLV904x also has short circuit current capability of 40 mA at 5.5 V. This combination of low voltage, low  $I_Q$ , and high output current capability makes this device quite unique and suitable for suitable for a wide range of general-purpose applications. The input common-mode voltage range includes both rails, and allows the TLV904x series to be used in many single-supply or dual supply configurations. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes these devices ideal for driving low speed sampling analog-to-digital converters (ADCs). Further, the class AB output stage is capable of driving resistive loads greater than 2-k $\Omega$  connected to any point between V+ and ground.

The TLV904x can drive up to 100 pF with a typical phase margin of 45° and features 350-kHz gain bandwidth product, 0.2-V/ $\mu$ s slew rate with 6.5- $\mu$ V<sub>p-p</sub> integrated noise (0.1 to 10 Hz) while consuming only 10- $\mu$ A supply current per channel, thus providing a good AC performance at a very low power consumption. DC applications are also well served with a low input bias current of 1 pA (typical), an input offset voltage of 0.6 mV (typical) and a good PSRR, CMRR, and  $A_{OL}$ .

### 8.2 Functional Block Diagram



## 8.3 Feature Description

### 8.3.1 Operating Voltage

The TLV904x series of operational amplifiers is fully specified and ensured for operation from 1.2 V to 5.5 V. In addition, many specifications apply from  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . Parameters that vary significantly with operating voltages or temperature are provided in [セクション 7.8](#). It is highly recommended to bypass power-supply pins with at least  $0.01\text{-}\mu\text{F}$  ceramic capacitors.

### 8.3.2 Rail-to-Rail Input

The input common-mode voltage range of the TLV904x series extends to either supply rails. This is true even when operating at the ultra-low supply voltage of 1.2 V, all the way up to the standard supply voltage of 5.5 V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair. Refer to [セクション 8.2](#) for more details.

For most amplifiers with a complementary input stage, one of the input pairs, usually the P-channel input pair, is designed to deliver slightly better performance in terms of input offset voltage, offset drift over the N-channel pair. Consequently, the P-channel pair is designed to cover the majority of the common mode range with the N-channel pair slated to slowly take over at a certain threshold voltage from the positive rail. Just after the threshold voltage, both the input pairs are in operation for a small range referred to as the transition region. Beyond this region, the N-channel pair completely takes over. Within the transition region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation outside this region. Hence, most applications generally prefer operating in the P-channel input range where the performance is slightly better.

For the TLV904x, the P-channel pair is typically active for input voltages from the negative rail to  $(V+) - 0.4\text{ V}$  and the N-channel pair is typically active for input voltages from the positive supply to  $(V+) - 0.4\text{ V}$ . The transition region occurs typically from  $(V+) - 0.5\text{ V}$  to  $(V+) - 0.3\text{ V}$ , in which both pairs are on. These voltage levels mentioned above can vary with process variations associated with threshold voltage of transistors. In the TLV904x, 200-mV transition region mentioned above can vary up to 200 mV in either direction. Thus, the transition region (both stages on) can range from  $(V+) - 0.7\text{ V}$  to  $(V+) - 0.5\text{ V}$  on the low end, up to  $(V+) - 0.3\text{ V}$  to  $(V+) - 0.1\text{ V}$  on the high end.

Recollecting the fact that a P-channel input pair usually offers better performance over a N-channel input pair, the TLV904x is designed to offer a much wider P-channel input pair range, in comparison to most complimentary input amplifiers in the industry. A side by side comparison of the TLV904x and the TLV900x is provided below. Note, that the TLV900x guarantees P-channel pair operation only until  $1.4\text{ V}$  from the positive rail while the TLV904x guarantees P-channel pair operation all the way till  $0.7\text{ V}$  from the positive rail. This additional 700mV of P-channel input pair range for the TLV904x is particularly useful when operating at lower supply voltages (1.2 V, 1.8 V etc) where the P-channel input range usually gets limited to a great extent.

Thus the wide common mode swing of input signal can be accommodated more easily within the P-channel input pair of the TLV904x, while likely avoiding the transition region, thereby maintaining linearity.



**图 8-1. TLV904x Offset Voltage vs Common-Mode**



**图 8-2. TLV900x Offset Voltage vs Common-Mode**

### 8.3.3 Rail-to-Rail Output

Designed as a micro-power, low-noise operational amplifier, the TLV904x delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads up to  $5 \text{ k}\Omega$ , the output typically swings to within 20 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails.

### 8.3.4 Common-Mode Rejection Ratio (CMRR)

The CMRR for the TLV904x is specified in several ways so the best match for a given application can be used; see the [Electrical Characteristics](#) table. First, the CMRR of the device in the common-mode range below the transition region [ $V_{CM} < (V_+ - 0.7 \text{ V})$ ] is given. This specification is the best indicator of the capability of the device when the application requires using one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at ( $V_{CM} = 0 \text{ V}$  to  $5.5 \text{ V}$ ). This last value includes the variations measured through the transition region.

### 8.3.5 Capacitive Load and Stability

The TLV904x is designed to be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the TLV904x can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain ( $1 \text{ V/V}$ ) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases when capacitive loading increases. When operating in the unity-gain configuration, the TLV904x remains stable with a pure capacitive load up to approximately  $100 \text{ pF}$  with a good phase margin of  $45^\circ$  typical. The equivalent series resistance (ESR) of some very large capacitors ( $C_L$  greater than  $1 \mu\text{F}$ ) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when measuring the overshoot response of the amplifier at higher voltage gains.

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor (typically  $10 \Omega$  to  $20 \Omega$ ) in series with the output, as shown in [图 8-3](#). This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



图 8-3. Improving Capacitive Load Drive

### 8.3.6 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, because of the high input voltage or high gain. Once one of the output devices enters the saturation region, the output stage requires additional time to return to the linear operating state which is referred to as overload recovery time. After the output stage returns to its linear operating state, the amplifier begins to slew at the specified slew rate. Therefore, the propagation delay (in case of an overload condition) is the sum of the overload recovery time and the slew time. The overload recovery time for the TLV904x family is approximately 13- $\mu$ s typical.

### 8.3.7 EMI Rejection

The TLV904x uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the TLV904x benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. 图 8-4 shows the results of this testing on the TLV904x. 表 8-1 shows the EMIRR IN+ values for the TLV904x at particular frequencies commonly encountered in real-world applications. The [EMI Rejection Ratio of Operational Amplifiers](#) application report contains detailed information on the topic of EMIRR performance as it relates to op amps and is available for download from [www.ti.com](http://www.ti.com).



D42\_

图 8-4. EMIRR Testing

表 8-1. TLV904x EMIRR IN+ for Frequencies of Interest

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                | EMIRR IN+ |
|-----------|----------------------------------------------------------------------------------------------------------|-----------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications | 60 dB     |

**表 8-1. TLV904x EMIRR IN+ for Frequencies of Interest (continued)**

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                                                                                        | EMIRR IN+ |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 900 MHz   | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications                        | 70 dB     |
| 1.8 GHz   | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)                                                                                  | 75 dB     |
| 2.4 GHz   | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 79.0 dB   |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                      | 82 dB     |
| 5 GHz     | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                | 85 dB     |

### 8.3.8 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful.   

**图 8-5. Equivalent Internal ESD Circuitry**

### 8.3.9 Input and ESD Protection

The TLV904x family incorporates internal ESD protection circuits on all pins. For input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA.  



**図 8-6. Input Current Protection**

### 8.3.10 Shutdown Function

The TLV904xS devices feature  $\overline{\text{SHDN}}$  pins that disable the op amp, placing it into a low-power standby mode. In this mode, the op amp typically consumes less than 150 nA. The  $\overline{\text{SHDN}}$  pins are active low, meaning that shutdown mode is enabled when the input to the  $\overline{\text{SHDN}}$  pin is a valid logic low.

The  $\overline{\text{SHDN}}$  pins are referenced to the negative supply voltage of the op amp. The threshold of the shutdown feature lies around 500 mV (typical) and does not change with respect to the supply voltage. Hysteresis has been included in the switching threshold to ensure smooth switching characteristics. To ensure optimal shutdown behavior, the  $\overline{\text{SHDN}}$  pins should be driven with valid logic signals. A valid logic low is defined as a voltage between  $V_-$  and  $V_- + 0.2$  V. A valid logic high is defined as a voltage between  $V_- + 1$  V and  $V_+$ . To enable the amplifier, the  $\overline{\text{SHDN}}$  pins must be driven to a valid logic high. To disable the amplifier, the  $\overline{\text{SHDN}}$  pins must be driven to a valid logic low. We highly recommend that the shutdown pin be connected to a valid high or a low voltage or driven. The maximum voltage allowed at the  $\overline{\text{SHDN}}$  pins is  $(V_+) + 0.5$  V. Exceeding this voltage level will damage the device.

The  $\overline{\text{SHDN}}$  pins are high-impedance CMOS inputs. Dual op amp versions are independently controlled and quad op amp versions are controlled in pairs with logic inputs. For battery-operated applications, this feature may be used to greatly reduce the average current and extend battery life. The enable time is 160  $\mu$ s for full shutdown of all channels; disable time is 10  $\mu$ s. When disabled, the output assumes a high-impedance state. This architecture allows the TLV904xS to be operated as a gated amplifier (or to have the device output multiplexed onto a common analog output bus). Shutdown time ( $t_{OFF}$ ) depends on loading conditions and increases as load resistance increases. To ensure shutdown (disable) within a specific shutdown time, the specified 100-k $\Omega$  load to midsupply ( $V_S / 2$ ) is required. If using the TLV904xS without a load, the resulting turnoff time is significantly increased.

### 8.3.11 Packages With an Exposed Thermal Pad

The TLV904x family is available in packages such as the WQFN-16 (RTE) which feature an exposed thermal pad. Inside the package, the die is attached to this thermal pad using an electrically conductive compound. For this reason, when using a package with an exposed thermal pad, the thermal pad must either be connected to  $V_-$  or left floating. Attaching the thermal pad to a potential other than  $V_-$  is not allowed, and the performance of the device is not assured when doing so.

## 8.4 Device Functional Modes

The TLV904x devices have a single functional mode. These devices are powered on as long as the power-supply voltage is between 1.2 V ( $\pm 0.6$  V) and 5.5 V ( $\pm 2.75$  V).

The TLV904xS devices feature a shutdown pin, which can be used to place the op amp into a low-power mode. See [セクション 8.3.10](#) for more information.

## 9 Application and Implementation

### Note

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 9.1 Application Information

The TLV904x family of low-power, rail-to-rail input and output operational amplifiers is specifically designed for portable applications. The devices operate from 1.2 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving resistive loads greater than 2-k $\Omega$  connected to any point between V+ and V-. The input common-mode voltage range includes both rails and allows the TLV904x series to be used in many single-supply or dual supply configurations.

### 9.2 Typical Application

#### 9.2.1 TLV904x Low-Side, Current Sensing Application

図 9-1 shows the TLV904x configured in a low-side current sensing application.



図 9-1. TLV904x in a Low-Side, Current-Sensing Application

### 9.2.1.1 Design Requirements

The design requirements for this design are:

- Load current: 0 A to 1 A
- Maximum output voltage: 4.9 V
- Maximum shunt voltage: 100 mV

### 9.2.1.2 Detailed Design Procedure

The transfer function of the circuit in [图 9-1](#) is given in [式 1](#).

$$V_{\text{OUT}} = I_{\text{LOAD}} \times R_{\text{SHUNT}} \times \text{Gain} \quad (1)$$

The load current ( $I_{\text{LOAD}}$ ) produces a voltage drop across the shunt resistor ( $R_{\text{SHUNT}}$ ). The load current is set from 0 A to 1 A. To keep the shunt voltage below 100 mV at maximum load current, the largest shunt resistor is shown using [式 2](#).

$$R_{\text{SHUNT}} = \frac{V_{\text{SHUNT\_MAX}}}{I_{\text{LOAD\_MAX}}} = \frac{100\text{mV}}{1\text{A}} = 100\text{m}\Omega \quad (2)$$

Using [式 2](#),  $R_{\text{SHUNT}}$  is calculated to be 100 mΩ. The voltage drop produced by  $I_{\text{LOAD}}$  and  $R_{\text{SHUNT}}$  is amplified by the TLV904x to produce an output voltage of approximately 0 V to 4.9 V. The gain needed by the TLV904x to produce the necessary output voltage is calculated using [式 3](#).

$$\text{Gain} = \frac{(V_{\text{OUT\_MAX}} - V_{\text{OUT\_MIN}})}{(V_{\text{IN\_MAX}} - V_{\text{IN\_MIN}})} \quad (3)$$

Using [式 3](#), the required gain is calculated to be 49 V/V, which is set with resistors  $R_F$  and  $R_G$ . [式 4](#) sizes the resistors  $R_F$  and  $R_G$ , to set the gain of the TLV904x to 49 V/V.

$$\text{Gain} = 1 + \frac{(R_F)}{(R_G)} \quad (4)$$

Selecting  $R_F$  as 57.6 kΩ and  $R_G$  as 1.2 kΩ provides a combination that equals 49 V/V. [图 9-2](#) shows the measured transfer function of the circuit shown in [图 9-1](#). Notice that the gain is only a function of the feedback and gain resistors. This gain is adjusted by varying the ratio of the resistors and the actual resistors values are determined by the impedance levels that the designer wants to establish. The impedance level determines the current drain, the effect that stray capacitance has, and a few other behaviors. There is no optimal impedance selection that works for every system; you must choose an impedance that is ideal for your system parameters.

### 9.2.1.3 Application Curve



**图 9-2. Low-Side, Current-Sense Transfer Function**

## 10 Power Supply Recommendations

The TLV904x family is specified for operation from 1.2 V to 5.5 V ( $\pm 0.6$  V to  $\pm 2.75$  V); many specifications apply from  $-40^\circ\text{C}$  to  $125^\circ\text{C}$ . セクション 7.7 presents parameters that may exhibit significant variance with regard to operating voltage or temperature.

### CAUTION

Supply voltages larger than 6 V may permanently damage the device; see the *Absolute Maximum Ratings* table.

Place 0.1- $\mu\text{F}$  bypass capacitors close to the power-supply pins to reduce coupling errors from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see セクション 11.1.

## 11 Layout

### 11.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power connections of the board and propagate to the power pins of the op amp itself. Bypass capacitors are used to reduce the coupled noise by providing a low-impedance path to ground.
  - Connect low-ESR, 0.1- $\mu$ F ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is adequate for single-supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace at a 90 degree angle is much better as opposed to running the traces in parallel with the noisy trace.
- Place the external components as close to the device as possible, as shown in [图 11-2](#). Keeping  $R_F$  and  $R_G$  close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring may significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

### 11.2 Layout Example



**图 11-1. Schematic Representation**



**图 11-2. Layout Example**



図 11-3. Example Layout for VSSOP-8 (DGK) Package



図 11-4. Example Layout for WSON-8 (DSG) Package

## 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- [EMI rejection ratio of operational amplifiers](#)
- [QFN/SON PCB attachment](#)
- [Quad flatpack no-lead logic packages](#)

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](#). Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 サポート・リソース

**TI E2E™ サポート・フォーラム**は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。[TI の使用条件](#)を参照してください。

### Trademarks

TI E2E™ is a trademark of Texas Instruments.

Bluetooth® is a registered trademark of Bluetooth SIG, Inc.

すべての商標は、それぞれの所有者に帰属します。

### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number         | Status<br>(1) | Material type<br>(2) | Package   Pins        | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-------------------------------|---------------|----------------------|-----------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">TLV9041IDBVR</a>  | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | T041                |
| TLV9041IDBVR.A                | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T041                |
| TLV9041IDBVRG4                | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T041                |
| TLV9041IDBVRG4.A              | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T041                |
| <a href="#">TLV9041IDCCKR</a> | Active        | Production           | SC70 (DCK)   5        | 3000   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | 1IV                 |
| TLV9041IDCCKR.A               | Active        | Production           | SC70 (DCK)   5        | 3000   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | 1IV                 |
| <a href="#">TLV9041IDPWR</a>  | Active        | Production           | X2SON (DPW)   5       | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | (L, LE)             |
| TLV9041IDPWR.A                | Active        | Production           | X2SON (DPW)   5       | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | (L, LE)             |
| TLV9041IDPWRG4                | Active        | Production           | X2SON (DPW)   5       | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | L                   |
| TLV9041IDPWRG4.A              | Active        | Production           | X2SON (DPW)   5       | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | L                   |
| <a href="#">TLV9041SIDBVR</a> | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | T41S                |
| TLV9041SIDBVR.A               | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T41S                |
| TLV9041SIDBVRG4               | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T41S                |
| TLV9041SIDBVRG4.A             | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T41S                |
| <a href="#">TLV9041UIDBVR</a> | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | U041                |
| TLV9041UIDBVR.A               | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | U041                |
| <a href="#">TLV9042IDDFR</a>  | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T042                |
| TLV9042IDDFR.A                | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T042                |
| <a href="#">TLV9042IDGKR</a>  | Active        | Production           | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | 2H7T                |
| TLV9042IDGKR.A                | Active        | Production           | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 2H7T                |
| <a href="#">TLV9042IDR</a>    | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9042D              |
| TLV9042IDR.A                  | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9042D              |
| <a href="#">TLV9042IDSGR</a>  | Active        | Production           | WSON (DSG)   8        | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T42G                |
| TLV9042IDSGR.A                | Active        | Production           | WSON (DSG)   8        | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T42G                |
| <a href="#">TLV9042IPWR</a>   | Active        | Production           | TSSOP (PW)   8        | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9042P              |
| TLV9042IPWR.A                 | Active        | Production           | TSSOP (PW)   8        | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9042P              |
| <a href="#">TLV9042SIRUGR</a> | Active        | Production           | X2QFN (RUG)   10      | 3000   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | HTF                 |
| TLV9042SIRUGR.A               | Active        | Production           | X2QFN (RUG)   10      | 3000   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | HTF                 |
| <a href="#">TLV9044IDR</a>    | Active        | Production           | SOIC (D)   14         | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV9044D            |

| Orderable part number        | Status<br>(1) | Material type<br>(2) | Package   Pins            | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|------------------------------|---------------|----------------------|---------------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TLV9044IDR.A                 | Active        | Production           | SOIC (D)   14             | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV9044D            |
| <a href="#">TLV9044IDYYR</a> | Active        | Production           | SOT-23-THIN<br>(DYY)   14 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL944DYY            |
| TLV9044IDYYR.A               | Active        | Production           | SOT-23-THIN<br>(DYY)   14 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL944DYY            |
| <a href="#">TLV9044IPWR</a>  | Active        | Production           | TSSOP (PW)   14           | 2000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | T9044PW             |
| TLV9044IPWR.A                | Active        | Production           | TSSOP (PW)   14           | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9044PW             |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TLV9044 :**

---

- Automotive : [TLV9044-Q1](#)

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV9041IDBVR    | SOT-23       | DBV             | 5    | 3000 | 178.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9041IDBVRG4  | SOT-23       | DBV             | 5    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9041IDCKR    | SC70         | DCK             | 5    | 3000 | 180.0              | 8.4                | 2.3     | 2.5     | 1.2     | 4.0     | 8.0    | Q3            |
| TLV9041IDCKR    | SC70         | DCK             | 5    | 3000 | 178.0              | 8.4                | 2.25    | 2.45    | 1.2     | 4.0     | 8.0    | Q3            |
| TLV9041IDPWR    | X2SON        | DPW             | 5    | 3000 | 180.0              | 8.4                | 0.91    | 0.91    | 0.5     | 2.0     | 8.0    | Q2            |
| TLV9041IDPWWRG4 | X2SON        | DPW             | 5    | 3000 | 180.0              | 8.4                | 0.91    | 0.91    | 0.5     | 2.0     | 8.0    | Q2            |
| TLV9041SIDBVR   | SOT-23       | DBV             | 6    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9041SIDBVRG4 | SOT-23       | DBV             | 6    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9041UIDBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9042IDDFR    | SOT-23-THIN  | DDF             | 8    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9042IDGKR    | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV9042IDR      | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TLV9042IDSGR    | WSON         | DSG             | 8    | 3000 | 180.0              | 8.4                | 2.3     | 2.3     | 1.15    | 4.0     | 8.0    | Q2            |
| TLV9042IPWR     | TSSOP        | PW              | 8    | 2000 | 330.0              | 12.4               | 7.0     | 3.6     | 1.6     | 8.0     | 12.0   | Q1            |
| TLV9042SIRUGR   | X2QFN        | RUG             | 10   | 3000 | 178.0              | 8.4                | 1.75    | 2.25    | 0.56    | 4.0     | 8.0    | Q1            |

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV9044IDR   | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| TLV9044IDYYR | SOT-23-THIN  | DYY             | 14   | 3000 | 330.0              | 12.4               | 4.8     | 3.6     | 1.6     | 8.0     | 12.0   | Q3            |
| TLV9044IPWR  | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV9041IDBVR    | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV9041IDBVRG4  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9041IDCCKR   | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9041IDCCKR   | SC70         | DCK             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV9041IDPWR    | X2SON        | DPW             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9041IDPWWRG4 | X2SON        | DPW             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9041SIDBVR   | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9041SIDBVRG4 | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9041UIDBVR   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9042IDDFR    | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9042IDGKR    | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9042IDR      | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9042IDSGR    | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9042IPWR     | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLV9042SIRUGR   | X2QFN        | RUG             | 10   | 3000 | 205.0       | 200.0      | 33.0        |
| TLV9044IDR      | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9044IDYYR    | SOT-23-THIN  | DYY             | 14   | 3000 | 336.6       | 336.6      | 31.8        |
| TLV9044IPWR     | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# PACKAGE OUTLINE

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
5. Reference JEDEC registration MS-012, variation AB.

# EXAMPLE BOARD LAYOUT

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
SCALE:8X



NON SOLDER MASK  
DEFINED



SOLDER MASK  
DEFINED

SOLDER MASK DETAILS

4220718/A 09/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:8X

4220718/A 09/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## GENERIC PACKAGE VIEW

### RUG 10

1.5 x 2, 0.5 mm pitch

X2QFN - 0.4 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4231768/A

## MECHANICAL DATA

RUG (R-PQFP-N10)

PLASTIC QUAD FLATPACK



Bottom View

4208528-3/B 04/2008

NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. This package complies to JEDEC MO-288 variation X2EFD.

RUG (R-PQFP-N10)

Example Board Layout

Example Stencil Design  
(Note E)

4210299-3/A 06/09

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- Side aperture dimensions over-print land for acceptable area ratio  $> 0.66$ . Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.

## GENERIC PACKAGE VIEW

DPW 5

X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4211218-3/D

# PACKAGE OUTLINE

DPW0005B



X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4228233/D 09/2023

NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The size and shape of this feature may vary.

# EXAMPLE BOARD LAYOUT

DPW0005B

X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



LAND PATTERN EXAMPLE  
SOLDER MASK DEFINED  
SCALE:60X

4228233/D 09/2023

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).

# EXAMPLE STENCIL DESIGN

DPW0005B

X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.1 mm THICK STENCIL

EXPOSED PAD 5  
92% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:60X

4228233/D 09/2023

NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# PACKAGE OUTLINE

DCK0005A



SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-203.
4. Support pin may differ or may not be present.
5. Lead width does not comply with JEDEC.
6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side

# EXAMPLE BOARD LAYOUT

DCK0005A

SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:18X



SOLDER MASK DETAILS

4214834/G 11/2024

NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.
8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DCK0005A

SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 THICK STENCIL  
SCALE:18X

4214834/G 11/2024

NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
10. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DDF0008A



SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



4222047/E 07/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.

## EXAMPLE BOARD LAYOUT

DDF0008A

## **SOT-23-THIN - 1.1 mm max height**

## PLASTIC SMALL OUTLINE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



4222047/E 07/2024

#### NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DDF0008A

SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4222047/E 07/2024

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
7. Board assembly site may have different recommendations for stencil design.



## PACKAGE OUTLINE

**D0008A**

## SOIC - 1.75 mm max height

## SMALL OUTLINE INTEGRATED CIRCUIT



4214825/C 02/2019

## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## PACKAGE OUTLINE

**DBV0006A**



## **SOT-23 - 1.45 mm max height**

## SMALL OUTLINE TRANSISTOR



4214840/G 08/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
5. Reference JEDEC MO-178.

# EXAMPLE BOARD LAYOUT

DBV0006A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214840/G 08/2024

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0006A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214840/G 08/2024

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# GENERIC PACKAGE VIEW

## DSG 8

## WSON - 0.8 mm max height

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4224783/A

# PACKAGE OUTLINE

DSG0008A



WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4218900/E 08/2022

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

# EXAMPLE BOARD LAYOUT

DSG0008A

WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



LAND PATTERN EXAMPLE  
SCALE:20X



SOLDER MASK DETAILS

4218900/E 08/2022

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

DSG0008A

WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 9:  
87% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:25X

4218900/E 08/2022

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# PACKAGE OUTLINE

PW0014A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220202/B 12/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220202/B 12/2023

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

PW0008A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



4221848/A 02/2015

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.

# EXAMPLE BOARD LAYOUT

PW0008A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
SCALE:10X



4221848/A 02/2015

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0008A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:10X

4221848/A 02/2015

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## PACKAGE OUTLINE

**DBV0005A**



## **SOT-23 - 1.45 mm max height**

## SMALL OUTLINE TRANSISTOR



4214839/K 08/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
5. Support pin may differ or may not be present.

# EXAMPLE BOARD LAYOUT

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214839/K 08/2024

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214839/K 08/2024

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DGK0008A



VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187.

# EXAMPLE BOARD LAYOUT

DGK0008A

™ VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



4214862/A 04/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
9. Size of metal pad may vary due to creepage requirement.

# EXAMPLE STENCIL DESIGN

DGK0008A

<sup>TM</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
SCALE: 15X

4214862/A 04/2023

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DYY0014A

SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



4224643/D 07/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
5. Reference JEDEC Registration MO-345, Variation AB



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 20X



SOLDER MASK DETAILS

4224643/D 07/2024

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

## SOT-23-THIN - 1.1 mm max height

DYY0014A

PLASTIC SMALL OUTLINE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 20X

4224643/D 07/2024

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したもので、(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、[TI の販売条件](#)、[TI の総合的な品質ガイドライン](#)、[ti.com](#) または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TI はそれらに異議を唱え、拒否します。

Copyright © 2026, Texas Instruments Incorporated

最終更新日：2025 年 10 月