















**TPS2372** JAJSES8B - OCTOBER 2017-REVISED NOVEMBER 2018

# TPS2372 自動MPSおよび自動クラスを搭載した大電力PoE PDインター フェイス

### 特長

- IEEE 802.3bt (ドラフト) タイプ3またはタイプ4 PoE用のPDソリューション
- タイプ4 (TPS2372-4) 90Wおよびタイプ3 (TPS2372-3) 60W動作用の電力レベルをサポート
- 堅牢な100VのホットスワップMOSFET
  - TPS2372-4 (標準値): 0.1Ω、2.2A電流制限
  - TPS2372-3 (標準値): 0.3Ω、1.85A電流制限
- 電源インジケータ出力を割り当て済み
- 突入電流完了遅延付きのPG出力
  - PSE突入電流に準拠
- 自動電源シグネチャ保持(MPS)
  - タイプ1-2または3-4 PSEに合わせてMPSを自動
  - 超低消費電力のスタンバイ・モードをサポート
- 自動クラス動作をサポート
- PoE++ PSEをサポート
- 接合部温度範囲: -40℃~125℃
- 20リードのVQFNパッケージ

### 2 アプリケーション

- IEEE 802.3bt (ドラフト)準拠のデバイス
- 照明
- パワー・モジュール
- デュアル・シグネチャPD/強制UPOE
- 4PPOE
- パススルー・システム
- 防犯カメラ
- マルチバンドのアクセス・ポイント
- Pico基地局

### 3 概要

TPS2372には、IEEE802.3atまたはIEEE802.3bt (ドラフ ト) (タイプ1-4) 受電機器 (PD) を実装するために必要な、す べての機能が含まれています。内部スイッチ抵抗が低い ため、TPS2372-4および TPS2372-3は、それぞれ最大 90Wおよび60Wの大電力アプリケーションをサポートでき ます。100mのCAT5ケーブルを想定した場合、これはPD 入力の71.3Wおよび51Wに相当します。

TPS2372は拡張機能付きで動作します。

自動MPS機能により、非常に消費電力の低いスタンバイ・ モードが必要なアプリケーションにも使用可能です。

TPS2372は、PSE電力を維持するため必要な、パルス化 された電流を自動的に生成します。外付けの抵抗を使用 して、この機能を有効化し、MPSのパルス化された電流の 振幅をプログラムできます。

また、TPS2372には遅延機能が実装されており、リモート PSEは突入フェーズを完了してから、パワー・グッド(PG) 出力を解除できます。これによって、IEEE802.3bt (ドラフ ト)のスタートアップ要件を満たすことができます。

また、自動クラスのイネーブル入力により、IEEE802.3bt (ドラフト)標準に準拠した、高度なシステム電力最適化 モードも可能になります。

### 製品情報(1)

| 型番      | パッケージ     | 本体サイズ(公称)     |
|---------|-----------|---------------|
| TPS2372 | VQFN (20) | 5.00mm×5.00mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

### 概略回路図





| _ |              |
|---|--------------|
| I | <b>`</b> 77' |
|   | //           |

| 1 | 特長1                                  | 8 Application and Implementation     | 27 |
|---|--------------------------------------|--------------------------------------|----|
| 2 | アプリケーション1                            | 8.1 Application Information          |    |
| 3 | 概要1                                  | 8.2 Typical Application              |    |
| 4 | 改訂履歴2                                | 9 Power Supply Recommendations       |    |
| 5 | Pin Configuration and Functions      | 10 Layout                            |    |
| 6 | Specifications4                      | 10.1 Layout Guidelines               | 32 |
| • | 6.1 Absolute Maximum Ratings         | 10.2 Layout Example                  | 32 |
|   | 6.2 ESD Ratings                      | 10.3 EMI Containment                 | 34 |
|   | 6.3 Recommended Operating Conditions | 10.4 Thermal Considerations and OTSD | 35 |
|   | 6.4 Thermal Information              | 10.5 ESD                             | 35 |
|   | 6.5 Electrical Characteristics       | 11 デバイスおよびドキュメントのサポート                | 35 |
|   | 6.6 Typical Characteristics          | 11.1 ドキュメントのサポート                     | 35 |
| 7 | Detailed Description                 | 11.2 ドキュメントの更新通知を受け取る方法              | 35 |
| • | 7.1 Overview                         | 11.3 コミュニティ・リソース                     | 35 |
|   | 7.2 Functional Block Diagram         | 11.4 商標                              | 35 |
|   | 7.3 Feature Description              | 11.5 静電気放電に関する注意事項                   | 35 |
|   | 7.4 Device Functional Modes          | 11.6 Glossary                        | 36 |
|   | 20.00 . 4                            | 12 メカニカル、パッケージ、および注文情報               | 36 |

# 4 改訂履歴

| Revision A (February 2018) から Revision B に変更                                                                                                                    | Page |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Added TableNote to                                                                                                                                              | 15   |
| Added dashed box with optional on it in Figure 22                                                                                                               | 27   |
| Added PSE and POE information to Opto-isolators for TPH, TPL and BT                                                                                             | 29   |
| 2017年10月発行のものから更新                                                                                                                                               | Page |
| • TPS2372-2の標準電流制限を1.85Aに 変更                                                                                                                                    | 1    |
| • TPS2372-3デバイスを量産データに 変更                                                                                                                                       | 1    |
| • 事前情報表の注記 削除                                                                                                                                                   | 1    |
| Changed current limit nominal value to 1.85 and maximum value to 2.2                                                                                            | 6    |
| Changed minimum value of inrush termination to 65%                                                                                                              | 6    |
| Changed typical shutdown temperature to 158°C                                                                                                                   | 8    |
| Added TPS2372-4 to the title of Figure 10                                                                                                                       | 10   |
| Changed "current limit is changed to 1.8 A" to "current limit is changed to 1.85 A" in <i>Internal Pass MOSFET al Inrush Delay Enable, IRSHDL_EN</i> subsection | nd   |
| Changed "~" to "approximately" and "1.8 A" to "1.85 A" in the Advanced Startup and Converter Operation subsection                                               | 24   |
| • Changed equation 3 and equation 4 values in Automatic MPS and MPS Duty Cycle, R <sub>MPS</sub> and R <sub>MPS_DUTY</sub>                                      | 30   |
| <ul><li>変更 TPS2372-3RGWRおよびTPS2372-3RGWTデバイスをアクティブに</li></ul>                                                                                                   | 36   |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN           |        |     |                                                                                                                                                                                                                                                                                               |
|---------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NO.    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                   |
| VDD           | 1      | I   | Connect to positive PoE input power rail. Bypass with 0.1 µF to VSS.                                                                                                                                                                                                                          |
| DEN           | 2      | 1/0 | Connect a 24.9 $k\Omega$ resistor from DEN to VDD to provide the PoE detection signature. Pull DEN to VSS to disable the pass MOSFET during powered operation.                                                                                                                                |
| CLSA          | 3      | 0   | Connect a resistor from CLSA to VSS to program the first classification current.                                                                                                                                                                                                              |
| VSS           | 4, 5   |     | Connect to negative power rail derived from PoE source.                                                                                                                                                                                                                                       |
| CLSB          | 6      | 0   | Connect a resistor from CLSB to VSS to program the second classification current.                                                                                                                                                                                                             |
| REF           | 7      | 0   | Internal 1.5 V voltage reference. Connect a 49.9kΩ_1% resistor from REF to VSS.                                                                                                                                                                                                               |
| AMPS_CTL      | 8      | 0   | Automatic MPS control. Connect a resistor with appropriate power rating (to support the MPS current) from AMPS_CTL to VSS to program the MPS current amplitude. Leave AMPS_CTL open to disable the automatic MPS function.                                                                    |
| MPS_DUTY      | 9      | I   | MPS duty cycle select input, referenced to VSS, internally driven by a precision current source with voltage limited to less than $\sim$ 5.5V. A resistor connected to VSS determines if the MPS duty cycle selected is either 5.4% (open), 8.1% ( $\sim$ 60.4 k $\Omega$ ) or 12.5% (short). |
| AUTCLS        | 10     | I   | Autoclass enable input. Internally pulled-up to 5.5 V internal rail during classification only, pulled down in other circumstances to minimize consumption. Pull low (to VSS) to enable the Autoclass function during classification. Leave open otherwise.                                   |
| RTN           | 11, 12 | _   | Drain of PoE pass MOSFET. Return line from the load to the controller.                                                                                                                                                                                                                        |
| PG            | 13     | 0   | Power Good output. Open-drain, active-high output referenced to RTN.                                                                                                                                                                                                                          |
| NC            | 14, 15 | l   | No connect                                                                                                                                                                                                                                                                                    |
| IRSHDL_E<br>N | 16     | _   | PSE inrush delay (~81.5 ms) enable, referenced to RTN, internally pulled-up to 5.5 V internal rail. Leave open to enable the inrush delay.                                                                                                                                                    |
| TPL           | 17     | 0   | PSE allocated power outputs, binary coded. Open-drain, active-low outputs referenced to RTN.                                                                                                                                                                                                  |
| TPH           | 18     | 0   |                                                                                                                                                                                                                                                                                               |
| BT            | 19     | 0   | Indicates that a PSE applying an IEEE802.3bt (Type 3 or 4) mutual identification scheme has been identified. Open-drain, active-low output referenced to RTN.                                                                                                                                 |
| NC            | 20     |     | No connect pin. Leave open.                                                                                                                                                                                                                                                                   |
| Pad           | _      | _   | The exposed thermal pad must be connected to VSS. A large fill area is required to assist in heat dissipation.                                                                                                                                                                                |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over recommended  $T_J$  range; voltages with respect to  $V_{VSS}$  (unless otherwise noted)<sup>(1)</sup>

|                     |                              | MIN       | MAX                   | UNIT |  |
|---------------------|------------------------------|-----------|-----------------------|------|--|
|                     | VDD, DEN                     | -0.3      | 100                   |      |  |
| land to called the  | RTN <sup>(2)</sup>           | -0.6      | 100                   |      |  |
| Input voltage       | IRSHDL_EN to RTN             | -0.3      | 6.5                   | V    |  |
|                     | AUTCLS                       | -0.3      | 6.5                   |      |  |
| Outrot valtage      | CLSA, CLSB, REF, MPS_DUTY(3) | -0.3      | 6.5                   |      |  |
| Output voltage      | AMPS_CTL <sup>(3)</sup>      | -0.3      | 30                    | V    |  |
| Voltage             | PG to RTN                    | -0.3      | 100                   |      |  |
|                     | TPH, TPL, BT to RTN          | -0.3      | 100                   | V    |  |
|                     | RTN <sup>(4)</sup>           | Internall | y limited             |      |  |
| Sinking current     | PG, TPH, TPL, BT             |           | 10                    | mA   |  |
|                     | DEN                          |           | 1                     |      |  |
|                     | CLSA, CLSB                   |           | 65                    |      |  |
| Sourcing current    | REF                          | Internall | Internally limited 50 |      |  |
|                     | AMPS_CTL                     |           |                       |      |  |
| T <sub>J(max)</sub> | Maximum junction temperature | Internall | Internally limited    |      |  |
| T <sub>stg</sub>    | Storage temperature          | -65       | 150                   | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                                   |                                                                 |                                                                               | VALUE  | UNIT |
|-----------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> Flectrostation | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1 |                                                                               | ±2000  |      |
|                                   | V <sub>(ESD)</sub> Electrostatic discharge                      | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500   | V    |
| (202)                             |                                                                 | IEC 61000-4-2 contact discharge (3)                                           | ±8000  |      |
|                                   |                                                                 | IEC 61000-4-2 air-gap discharge (3)                                           | ±15000 |      |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>2)</sup> With I<sub>(RTN)</sub> = 0

<sup>(3)</sup> Do not apply voltages to these pins

<sup>(4)</sup> SOA limited to RTN = 80 V at 2.5 A.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> Discharges applied to circuit of Figure 22 between RJ-45, adapter, and output voltage rails, on TPS2372- 4EVM-006 Evaluation Module.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range and voltages with respect to  $V_{SS}$  (unless otherwise noted)

|                      |                                      | MIN  | NOM  | MAX  | UNIT |
|----------------------|--------------------------------------|------|------|------|------|
| Input voltage range  | RTN, VDD                             | 0    |      | 57   | V    |
| Voltage range        | TPH, TPL, BT to RTN                  | 0    |      | 57   | V    |
|                      | PG to RTN                            | 0    |      | 57   | V    |
| Sinking current      | RTN ( TPS2372-3)                     |      |      | 1.2  | ^    |
|                      | RTN ( TPS2372-4)                     |      |      | 1.85 | Α    |
|                      | PG, TPH, TPL, $\overline{\text{BT}}$ |      |      | 3    | mA   |
|                      | CLSA, CLSB <sup>(1)</sup>            | 60   |      |      | Ω    |
| Resistance           | AMPS_CTL <sup>(1)</sup>              | 1    |      |      | I-O  |
|                      | REF <sup>(1)</sup>                   | 48.9 | 49.9 | 50.9 | kΩ   |
| Junction temperature |                                      | -40  |      | 125  | °C   |

<sup>(1)</sup> Voltage should not be externally applied to this pin.

#### 6.4 Thermal Information

|                               |                                              | TPS2372-3     | TPS2372-4     |      |
|-------------------------------|----------------------------------------------|---------------|---------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | RGW<br>(VQFN) | RGW<br>(VQFN) | UNIT |
|                               |                                              | 20 PINS       | 20 PINS       |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 40.2          | 38.0          | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 34.6          | 28.1          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 17.9          | 16.1          | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 0.5           | 0.3           | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 17.8          | 16.0          | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | 3.4           | 1.8           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

Unless otherwise noted, 40 V  $\leq$  V<sub>VDD</sub>  $\leq$  57 V; R<sub>DEN</sub> = 24.9 k $\Omega$ ; PG, CLSA, CLSB, MPS\_DUTY, AMPS\_CTL, IRSHDL\_EN, TPH, TPL and  $\overline{BT}$  open; V<sub>AUTCLS</sub> = V<sub>VSS</sub>; R<sub>REF</sub> = 49.9 k $\Omega$ ;  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  125°C. Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to V<sub>VSS</sub> unless otherwise noted.

|                      | PARAMETER                     | TEST CONDITI                                                                     | ONS                                     | MIN  | TYP  | MAX      | UNIT |  |
|----------------------|-------------------------------|----------------------------------------------------------------------------------|-----------------------------------------|------|------|----------|------|--|
| DETECTION            | (DEN)                         |                                                                                  |                                         |      |      |          |      |  |
|                      | Bias current                  | DEN open, V <sub>VDD</sub> = 10.1 V, N<br>I <sub>SUPPLY</sub> (VDD, RTN, DEN), N | Measure<br>ot in mark                   | 3    | 4.8  | 14       | μA   |  |
|                      | DEN leakage current           | $V_{DEN} = V_{VDD} = 57 \text{ V}$                                               |                                         |      | 0.5  | 5        | μΑ   |  |
|                      | Detection current             | Measure I <sub>SUPPLY</sub> (VDD, RTN 1.4 V                                      | , DEN), V <sub>VDD</sub> =              | 53.8 | 56.5 | 58.3     |      |  |
|                      | Detection current             | Measure I <sub>SUPPLY</sub> (VDD, RTN 10.1 V, Not in mark                        | , DEN), V <sub>VDD</sub> =              | 395  | 410  | 417      | μA   |  |
| V                    | Disable threshold             | DEN falling                                                                      |                                         | 3    | 3.7  | 5        | V    |  |
| V <sub>PD_DIS</sub>  | Hysteresis                    |                                                                                  |                                         | 75   | 150  | 250      | mV   |  |
| CLASSIFICA           | ATION (CLS)                   | ,                                                                                |                                         |      |      |          |      |  |
|                      |                               | 13 V $\leq$ V <sub>VDD</sub> $\leq$ 21 V, Measur I <sub>RTN</sub>                | e I <sub>VDD</sub> + I <sub>DEN</sub> + |      |      |          |      |  |
|                      |                               | $R_{CLSA}$ or $R_{CLSB}$ = 1210 $\Omega$                                         |                                         | 2.1  | 2.5  | 2.9      |      |  |
| I <sub>CLS</sub>     | Classification A,B signature  | $R_{CLSA}$ or $R_{CLSB}$ = 249 $\Omega$                                          |                                         | 9.9  | 10.6 | 11.2     |      |  |
|                      | current                       | $R_{CLSA}$ or $R_{CLSB}$ = 140 $\Omega$                                          |                                         | 17.6 | 18.6 | 19.4     | mA   |  |
|                      |                               | $R_{CLSA}$ or $R_{CLSB}$ = 90.9 $\Omega$                                         |                                         | 26.5 | 27.9 | 29.3     | 3    |  |
|                      |                               | $R_{CLSA}$ or $R_{CLSB}$ = 63.4 $\Omega$                                         |                                         | 38   | 39.9 | 42       |      |  |
| I <sub>AUTCLS</sub>  | Autoclass signature current   | After t <sub>ACS</sub> during 1st Class e                                        | vent                                    | 1    |      | 4        | mA   |  |
| $V_{CL\_ON}$         | Class lower threshold         | $V_{VDD}$ rising, $I_{CLS} \uparrow$                                             |                                         | 11.9 | 12.5 | 13       | V    |  |
| $V_{CL\_H}$          | Class lower timeshold         | Hysteresis                                                                       |                                         | 1.4  | 1.6  | 1.7      | V    |  |
| V <sub>CU_ON</sub>   | Class upper threshold         | $V_{VDD}$ rising, $I_{CLS} \downarrow$                                           |                                         | 21   | 22   | 23       | V    |  |
| $V_{CU\_H}$          | Class upper tillesiloid       | Hysteresis                                                                       |                                         | 0.5  | 0.78 | 0.9      | V    |  |
| $V_{MSR}$            | Mark reset threshold          | V <sub>VDD</sub> falling                                                         |                                         | 3    | 3.9  | 5        | V    |  |
|                      | Mark state resistance         | 2-point measurement at 5 V                                                       | and 10.1 V                              | 6    | 10   | 12       | kΩ   |  |
|                      | Leakage current               | $V_{VDD} = 57 \text{ V}, V_{CLS} = 0 \text{ V}, \text{ me}$                      | easure I <sub>CLS</sub>                 |      |      | 1        | μΑ   |  |
| t <sub>LCF_PD</sub>  | Long first class event timing | Class 1 <sup>st</sup> event time duration                                        | for new MPS                             | 76   | 81.5 | 86       | ms   |  |
| t <sub>ACS</sub>     | Autoclass signature timing    | AUTCLS During Class 1st ev                                                       | vent                                    | 76   | 81.5 | 87       | ms   |  |
|                      | AUTCLS pullup current         | 13 V ≤ V <sub>VDD</sub> ≤ 21 V                                                   |                                         | 30   | 34   | 38       | μΑ   |  |
| PASS DEVIC           | CE (RTN)                      |                                                                                  |                                         |      |      |          |      |  |
| r                    | On resistance                 |                                                                                  | TPS2372-3                               |      | 0.3  | 0.55     | Ω    |  |
| r <sub>DS(on)</sub>  | On resistance                 |                                                                                  | TPS2372-4                               |      | 0.1  | 0.2      | 52   |  |
|                      | Input bias current            | V <sub>VDD</sub> = V <sub>RTN</sub> = 30 V, measur                               | re I <sub>RTN</sub>                     |      |      | 50       |      |  |
|                      | RTN leakage current           | $V_{VDD} = V_{RTN} = 100 \text{ V}, V_{DEN}$ $I_{RTN}$                           | = V <sub>VSS</sub> , measure            |      |      | 80       | μA   |  |
|                      | Current limit                 | V <sub>RTN</sub> = 1.5 V                                                         | TPS2372-3                               | 1.55 | 1.85 | 2.2      | ^    |  |
|                      | Current limit                 | V <sub>RTN</sub> = 1.5 V                                                         | TPS2372-4                               | 1.9  | 2.2  | 2.5      | Α    |  |
|                      | laruah aurraat limit          | $V_{RTN} = 2 \text{ V},$<br>$V_{VDD}$ : 20 V $\rightarrow$ 48 V                  | TPS2372-3                               | 165  | 200  | 237      | A    |  |
|                      | Inrush current limit          | $V_{RTN} = 2 \text{ V},$ $V_{VDD}$ : 20 V $\rightarrow$ 48 V                     | TPS2372-4                               | 275  | 335  | 395      | mA   |  |
|                      | lowuph to recipation          | Percentage of inrush current                                                     | :                                       | 65%  | 90%  | 99%      |      |  |
| t <sub>INR_DEL</sub> | — Inrush termination          | Inrush delay                                                                     |                                         | 78   | 81.5 | 87       | ms   |  |
|                      | Foldback threshold            | V <sub>RTN</sub> rising                                                          |                                         | 12.5 | 14.5 | 15.5     | V    |  |
|                      | Foldback deglitch time        | V <sub>RTN</sub> rising to when current I inrush current limit                   | imit changes to                         | 1.35 | 1.65 | 1.95     | ms   |  |
| POWER GO             | OD (PG)                       | 1                                                                                |                                         |      |      | <u> </u> |      |  |



### **Electrical Characteristics (continued)**

Unless otherwise noted, 40 V  $\leq$  V<sub>VDD</sub>  $\leq$  57 V; R<sub>DEN</sub> = 24.9 k $\Omega$ ; PG, CLSA, CLSB, MPS\_DUTY, AMPS\_CTL, IRSHDL\_EN, TPH, TPL and  $\overline{BT}$  open; V<sub>AUTCLS</sub> = V<sub>VSS</sub>; R<sub>REF</sub> = 49.9 k $\Omega$ ;  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  125°C. Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to V<sub>VSS</sub> unless otherwise noted.

|                     | PARAMETER                                      | TEST CONDITIONS                                                                                         | MIN   | TYP   | MAX   | UNIT |
|---------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                     | Output low voltage                             | Measure $V_{PG} - V_{RTN}$ , $I_{PG} = 2$ mA, $V_{RTN} = 2$ V, $V_{DD}$ : 20 V $\rightarrow$ 48 V       |       | 0.27  | 0.5   | V    |
|                     | Lookago current                                | $V_{PG} = 57 \text{ V}, V_{RTN} = 0 \text{ V}$                                                          |       |       | 10    | ^    |
|                     | Leakage current                                | $V_{PG} = 10 \text{ V}, V_{RTN} = 0 \text{ V}$                                                          |       |       | 1     | μΑ   |
| PSE TYPE II         | NDICATION (TPL, TPH, BT)                       |                                                                                                         |       |       |       |      |
| $V_{TPL}$           | Output low voltage                             | $I_{TPL}$ = 2 mA, after 2-, 3- or 5-event classification, startup has completed, $V_{RTN}$ = 0 V        |       | 0.27  | 0.5   |      |
| $V_{TPH}$           | Output low voltage                             | $I_{TPH} = 2$ mA, after 4- or 5-event classification, startup has completed, $V_{RTN} = 0$ V            |       | 0.27  | 0.5   | V    |
| $V_{BT}$            | Output low voltage                             | I <sub>BT</sub> = 2 mA, after IEEE802.3bt classification, startup has completed, V <sub>RTN</sub> = 0 V |       | 0.27  | 0.5   |      |
|                     | Leakage current                                | $V_{TPL}$ or $V_{TPH}$ or $V_{BT} = 7 \text{ V}$ , $V_{RTN} = 0 \text{ V}$                              |       |       | 1     | μΑ   |
| t <sub>TPLHBT</sub> | TPL, TPH, BT delay                             | From PG: Low → open during startup to TPH and/or TPL and/or BT active                                   | 20    | 24    | 28    | ms   |
| UVLO                |                                                |                                                                                                         |       |       |       |      |
| V <sub>UVLO_R</sub> | UVLO rising threshold                          | V <sub>VDD</sub> rising                                                                                 | 36.3  | 38.1  | 40    |      |
| V <sub>UVLO_F</sub> | UVLO falling threshold                         | V <sub>VDD</sub> falling                                                                                | 30.5  | 32    | 33.6  | V    |
| V <sub>UVLO_H</sub> | UVLO hysteresis                                |                                                                                                         |       | 6.1   |       | V    |
| BIAS CURR           | ENT                                            |                                                                                                         |       |       | "     |      |
|                     | Operating current                              | 40 V ≤ V <sub>VDD</sub> ≤ 57 V, startup has completed                                                   |       | 550   | 800   | μA   |
| MPS                 |                                                | 1 1 1                                                                                                   |       |       |       |      |
|                     | MPS DC supply current                          | Startup has completed, I <sub>RTN</sub> = 0 mA                                                          |       |       | 0.8   | mA   |
|                     | AMPS_CTL pulsed voltage                        | Startup has completed, I_{RTN} < 20 mA, R_{MPS} = 1 K $\Omega$ to 12 k $\Omega$                         | 23.1  | 24    | 24.9  | V    |
|                     | Automatic MPS falling current threshold        | Startup has completed, I <sub>RTN</sub> threshold to generate AMPS_CTL pulses                           | 18    | 28    | 38    | mA   |
|                     | current timesnoid                              | Hysteresis on RTN current                                                                               |       | 1     |       |      |
|                     |                                                | MPS pulsed current duty cycle                                                                           | 25.8% | 26.1% | 26.4% |      |
|                     | MPS pulsed mode duty<br>cycle for Type 1-2 PSE | MPS pulsed current ON time                                                                              | 76    | 81.5  | 87    |      |
|                     | Syste 101 Type 1 2 1 32                        | MPS pulsed current OFF time                                                                             |       | 230   | 250   | ms   |
|                     |                                                | MPS pulsed current duty cycle,<br>$R_{MPS\_DUTY} > 230 \text{ k}\Omega$                                 | 5.2%  | 5.43% | 5.6%  |      |
|                     |                                                | MPS pulsed current ON time, $R_{MPS\_DUTY} > 230 \ k\Omega$                                             | 14.5  | 15.0  | 15.7  | ms   |
|                     |                                                | MPS pulsed current duty cycle, $R_{MPS\_DUTY} < 8~k\Omega$                                              | 12.3% | 12.5% | 12.7% |      |
|                     | MPS pulsed mode duty cycle for Type 3-4 PSE    | MPS pulsed current ON time, $R_{MPS\_DUTY} < 8 \ k\Omega$                                               | 36    | 37.5  | 39    | ms   |
|                     |                                                | MPS pulsed current duty cycle, 43 k $\Omega$ < R <sub>MPS_DUTY</sub> < 77 k $\Omega$                    | 7.9%  | 8.1%  | 8.3%  |      |
|                     |                                                | MPS pulsed current ON time, $43 \text{ k}\Omega < R_{\text{MPS\_DUTY}} < 77 \text{ k}\Omega$            | 22.2  | 23.1  | 24    | ms   |
|                     |                                                | MPS pulsed current OFF time, $R_{\text{MPS\_DUTY}}$ from 0 $\Omega$ to open circuit                     | 250   | 263.5 | 277   | ms   |
|                     | MPS_DUTY pullup current                        |                                                                                                         | 14    | 17    | 20    | μA   |



### **Electrical Characteristics (continued)**

Unless otherwise noted, 40 V  $\leq$  V<sub>VDD</sub>  $\leq$  57 V; R<sub>DEN</sub> = 24.9 k $\Omega$ ; PG, CLSA, CLSB, MPS\_DUTY, AMPS\_CTL, IRSHDL\_EN, TPH, TPL and  $\overline{BT}$  open; V<sub>AUTCLS</sub> = V<sub>VSS</sub>; R<sub>REF</sub> = 49.9 k $\Omega$ ;  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  125°C. Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to V<sub>VSS</sub> unless otherwise noted.

| PARAMETER        | TEST CONDITIONS    | MIN | TYP MA | X UNIT |
|------------------|--------------------|-----|--------|--------|
| THERMAL SHUTDOWN |                    |     |        |        |
| Shutdown         | $T_J \!\!\uparrow$ | 140 | 158    | °C     |
| Hysteresis (1)   |                    |     | 20     | °C     |

<sup>(1)</sup> Parameters provided for reference only, and do not constitute part of TI published specifications for purposes of TI product warranty.



### 6.6 Typical Characteristics



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





### 7 Detailed Description

#### 7.1 Overview

The TPS2372 device is a 20-pin integrated circuit that contains all of the features needed to implement a single interface IEEE802.3bt Type-3 (TPS2372-3) and Type-4 (TPS2372-4) powered device (PD). Basic functionality supported includes Detection, Hardware Classification, and inrush current limit (200-mA for TPS2372-3 and 335-mA for TPS2372-4) during startup. Enhanced features include the automatic maintain power signature (MPS).

The TPS2372-3 integrates a low  $0.3-\Omega$  internal switch to support Type-3 applications up to 60 W of continuous power sourced by the PSE, allowing beyond 1.2 A (1.55 A minimum current limit) through the PD during normal operation.

Likewise, the TPS2372-4 integrates a low  $0.1-\Omega$  internal switch to support Type-4 applications up to 90 W of continuous power sourced by the PSE, allowing up to 1.9 A through the PD during normal operation.

The TPS2372 has a built-in inrush time delay period, for a simple solution to meet the IEEE802.3bt startup requirement.

The TPS2372 contains several protection features such as thermal shutdown, current limit foldback, and a robust 100-V internal switch.



### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 PG Power Good (Converter Enable) Pin Interface

PG is an active high output that is pulled to RTN when the device is in inrush phase. It remains in a high impedance state at all other times. This pin is an open-drain output, and it may require a pullup resistor or other interface to the downstream load. PG may be left open if it is not used.

The PG pin can be used to inhibit downstream converter startup by keeping the soft-start pin low. Figure 14 shows an example where PG connects to the SS pin of a DC-DC controller. Because PG is an open drain output, it will not affect the soft-start capacitor charge time when it deasserts. Another common use of the PG pin is to enable a converter with an active-high enable input. In this case, PG may require a pullup resistor to either VDD, or to a bias supply, depending on the requirements of the controller enable pin.



#### Feature Description (continued)



Figure 14. PG Interface

#### 7.3.2 CLSA and CLSB Classification, AUTCLS

Each of the two external resistors (R<sub>CLSA</sub> and R<sub>CLSB</sub> in Figure 22) connected between the CLSA (first and second class event) and CLSB (third and any subsequent class event) pins and VSS provide a distinct classification signature to the PSE, and are used to define the power class requested by the PD. The controller places a voltage of approximately 2.5 V across CLSA (first or second class event) or CLSB (all additional class events) external resistor whenever the voltage differential between VDD and VSS lies from about 10.9 V to 22 V. The current drawn by each resistor, combined with the internal current drain of the controller and any leakage through the internal pass MOSFET, creates the classification signature current. Table 1 lists the external resistor values required for each of the PD power ranges defined by IEEE802.3bt. The number of classification cycles then determines how much power is allocated by the PSE. The maximum average power drawn by the PD, plus the power supplied to the downstream load, should not exceed the maximum power indicated in Table 1, as well as the maximum power allocated by the PSE based on the number of classification cycles.

Type 2 and Type 3 PSEs may perform two classification cycles if Class 4 signature is presented on the first cycle. Likewise, Type 3 and Type 4 PSEs may perform four classification cycles if Class 4 signature is presented on the first two cycles and Class 0 or 1 signature is presented on the third cycle. Also, Type 4 PSEs may perform five classification cycles if Class 4 signature is presented on the first two cycles and Class 2 or 3 signature is presented on the third cycle.

**Table 1. Class Resistor Selection** 

| PD Class | CLASS<br>SIGNATURE A | CLASS<br>SIGNATURE B | MINIMUM<br>POWER AT PD<br>(W) | MAXIMUM<br>POWER AT PD<br>(W) | NUMBER OF<br>CLASS<br>CYCLES @<br>MAX POWER | RESISTOR CLSA ( $\Omega$ ) | RESISTOR CLSB ( $\Omega$ ) |
|----------|----------------------|----------------------|-------------------------------|-------------------------------|---------------------------------------------|----------------------------|----------------------------|
| 0        | 0                    | 0                    | 0.44                          | 12.95                         | 1                                           | 1210                       | 1210                       |
| 1        | 1                    | 1                    | 0.44                          | 3.84                          | 1                                           | 249                        | 249                        |
| 2        | 2                    | 2                    | 3.84                          | 6.49                          | 1                                           | 140                        | 140                        |
| 3        | 3                    | 3                    | 6.49                          | 12.95                         | 1                                           | 90.9                       | 90.9                       |
| 4        | 4                    | 4                    | 12.95                         | 25.5                          | 2,3                                         | 63.4                       | 63.4                       |
| 5        | 4                    | 0                    | 25.5                          | 40                            | 4                                           | 63.4                       | 1210                       |
| 6        | 4                    | 1                    | 40                            | 51                            | 4                                           | 63.4                       | 249                        |
| 7        | 4                    | 2                    | 51                            | 62                            | 5                                           | 63.4                       | 140                        |
| 8        | 4                    | 3                    | 62                            | 71                            | 5                                           | 63.4                       | 90.9                       |



The AUTCLS input is used to enable the Autoclass function during classification. When enabled, the class signature during the first class event drops to class 0 current level after a time  $t_{ACS}$  of the first class event, indicating to a Type 3 or 4 PSE that it supports Autoclass.

#### 7.3.3 DEN Detection and Enable

DEN pin implements two separate functions. A resistor ( $R_{DEN}$  in Figure 22) connected between VDD and DEN generates a detection signature whenever the voltage differential between VDD and VSS lies from approximately 1.4 to 10.9 V. Beyond this range, the controller disconnects this resistor to save power. The IEEE 802.3bt standard specifies a detection signature resistance,  $R_{DEN}$  from 23.75 k $\Omega$  to 26.25 k $\Omega$ , or 25 k $\Omega$  ± 5%. TI recommends a resistor of 24.9 k $\Omega$  ± 1% for  $R_{DEN}$ .

Pulling DEN to VSS during powered operation causes the internal hotswap MOSFET and class regulator to turn off. If the resistance connected between VDD and DEN is divided into two roughly equal portions, then the application circuit can disable the PD by grounding the tap point between the two resistances, while simultaneously spoiling the detection signature which prevents the PD from properly re-detecting.

#### 7.3.4 Internal Pass MOSFET and Inrush Delay Enable, IRSHDL\_EN

RTN pin provides the negative power return path for the load. Once  $V_{VDD}$  exceeds the UVLO threshold, the internal pass MOSFET pulls RTN to VSS. Inrush limiting prevents the RTN current from exceeding a nominal value of about 200 mA and 335 mA for the TPS2372-3 and TPS2372-4 respectively until the bulk capacitance ( $C_{BULK}$  in Figure 22) is fully charged. Two conditions must be met to reach the end of inrush phase. The first one is when the RTN current drops below about 90% of nominal inrush current at which point the current limit is changed to 1.85 A for TPS2372-3 and 2.2 A for TPS2372-4, while the second one, if IRSHDL\_EN is open, is to ensure a minimum inrush delay period of ~81.5 ms ( $t_{INR\_DEL}$ ) from beginning of the inrush phase. The PG output becomes high impedance to signal the downstream load that the bulk capacitance is fully charged and the inrush period has been completed. Connecting IRSHDL\_EN input to RTN pin disables the inrush delay, in which case only the first condition applies to reach the end of inrush phase.

If RTN ever exceeds about 14.5 V for longer than ~1.65 ms, then the TPS2372 returns to inrush phase; note that in this particular case, the second condition described above about inrush phase duration (81.5 ms) is not applicable.

### 7.3.5 TPH, TPL and BT PSE Type Indicators

The state of  $\overline{BT}$ , TPH and TPL is used to provide information relative to the PSE Type (1-2 or 3-4) and its allocated power. Table 2 lists the encoding corresponding to various combinations of PSE Type, PD Class and allocated power. Table 3 also corresponds to cases where the PSE allocated power is lower than what the PD is requesting. The allocated power is determined by the number of classification cycles having been received. During startup, the TPH, TPL and  $\overline{BT}$  outputs are enabled typically 24 ms after PG went from low to open, to allow the power supply to reach a stable state first. These 3 outputs will return to a high-impedance state if the part enters thermal shutdown, or if VDD-to-VSS voltage falls below ~32 V. Note that in all these cases, as long as VDD-to-VSS voltage remains above the mark reset threshold, the internal logic state of these 3 signals is remembered such that these outputs will be activated accordingly after the startup has completed. This circuit resets when the VDD-to-VSS voltage drops below the mark reset threshold. The TPH, TPL and  $\overline{BT}$  pins can be left unconnected if not used.

|          | Table 2. IFH, IFL, BI and Allocated Fower Truth Table |                           |                                        |      |      |                           |  |  |  |  |  |
|----------|-------------------------------------------------------|---------------------------|----------------------------------------|------|------|---------------------------|--|--|--|--|--|
| PSE Type | PD Class                                              | NUMBER OF<br>CLASS CYCLES | PSE<br>ALLOCATED<br>POWER AT PD<br>(W) | ТРН  | TPL  | <u>B</u> T <sup>(1)</sup> |  |  |  |  |  |
| 1-2      | 0                                                     | 1                         | 12.95                                  | HIGH | HIGH | HIGH                      |  |  |  |  |  |
| 1-2      | 1                                                     | 1                         | 3.84                                   | HIGH | HIGH | HIGH                      |  |  |  |  |  |
| 1-2      | 2                                                     | 1                         | 6.49                                   | HIGH | HIGH | HIGH                      |  |  |  |  |  |
| 1-2      | 1-2 3 1                                               |                           | 12.95                                  | HIGH | HIGH | HIGH                      |  |  |  |  |  |
| 2        | 4                                                     | 2                         | 25.5                                   | HIGH | LOW  | HIGH                      |  |  |  |  |  |

Table 2. TPH, TPL, BT and Allocated Power Truth Table

<sup>(1)</sup> The BT output is not required to indicate how much power is allocated to the PD by a IEEE802.3bt compliant PSE. Additional information may be provided depending on the application described in the Application Detailed Design Requirements section Opto-isolators for TPH, TPL and BT



Table 2. TPH, TPL, BT and Allocated Power Truth Table (continued)

| PSE Type | PD Class | NUMBER OF<br>CLASS CYCLES | PSE<br>ALLOCATED<br>POWER AT PD<br>(W) | ТРН  | TPL  | BT <sup>(1)</sup> |
|----------|----------|---------------------------|----------------------------------------|------|------|-------------------|
| 3-4      | 0        | 1                         | 12.95                                  | HIGH | HIGH | LOW               |
| 3-4      | 1        | 1                         | 3.84                                   | HIGH | HIGH | LOW               |
| 3-4      | 2        | 1                         | 6.49                                   | HIGH | HIGH | LOW               |
| 3-4      | 3        | 1                         | 12.95                                  | HIGH | HIGH | LOW               |
| 3-4      | 4        | 2-3                       | 25.5                                   | HIGH | LOW  | LOW               |
| 3-4      | 5        | 4                         | 40                                     | LOW  | HIGH | LOW               |
| 3-4      | 6        | 4                         | 51                                     | LOW  | HIGH | LOW               |
| 4        | 7        | 5                         | 62                                     | LOW  | LOW  | LOW               |
| 4        | 8        | 5                         | 71                                     | LOW  | LOW  | LOW               |

**Table 3. Power Demotion Cases** 

| PSE Type | PD Class | NUMBER OF<br>CLASS CYCLES | PSE<br>ALLOCATED<br>POWER AT PD<br>(W) | TPH  | TPL  | BT  |
|----------|----------|---------------------------|----------------------------------------|------|------|-----|
| 3-4      | 4-8      | 1                         | 12.95                                  | HIGH | HIGH | LOW |
| 3-4      | 5-8      | 2,3                       | 25.5                                   | HIGH | LOW  | LOW |
| 3-4      | 7-8      | 4                         | 51                                     | LOW  | HIGH | LOW |

#### 7.3.6 AMPS\_CTL, MPS\_DUTY and Automatic MPS

To maintain PSE power, the AMPS\_CTL output generates voltage pulses. This is translated into current pulses by connecting a resistor between AMPS\_CTL and VSS. These pulses are automatically generated as long as the current through the RTN-to-VSS path is not high enough (< ~28 mA). Typical resistor value of 1.3 k $\Omega$  is recommended, in applications where the load current may go below ~20 mA and the PSE power has to be maintained.

If a Type 3 or 4 PSE is detected, the MPS\_DUTY input can be used to select one out of three duty-cycles (5.4%, 8.1%, 12.5%). The selection is based on various system parameters, which include the amount of bulk capacitance, the input cable impedance and the type of input bridge. Also, inserting a blocking diode (or MOSFET) between the bulk capacitor and the TPS2372 allows the selection of a shorter MPS duty-cycle. Table 4 should be used to select a proper MPS Duty Cycle.

**Table 4. MPS Duty-Cycle Selection** 

| PSE Type | MPS_DUTY                       | MPS Duty-Cycle |  |  |
|----------|--------------------------------|----------------|--|--|
| 1,2      | -                              | 26%            |  |  |
| 3,4      | Short to VSS                   | 12.5%          |  |  |
| 3,4      | Resistance (60.4K typ.) to VSS | 8.1%           |  |  |
| 3,4      | Open                           | 5.4%           |  |  |



Table 5. System Conditions and MPS Duty-Cycle

| Expecte                             | d PoE PD System Conditions | MPS_DUTY Selection |                                |                      |                       |
|-------------------------------------|----------------------------|--------------------|--------------------------------|----------------------|-----------------------|
| C <sub>BULK</sub><br>Blocking Diode |                            |                    | MPS Duty-cycle Pin Termination |                      | I <sub>MPS</sub> (mA) |
| Yes                                 | Any                        |                    | 5.4% or longer                 | Open                 | 18.5                  |
| No                                  | ≤ 60 µF                    |                    | 8.1% or longer                 | 60 k $\Omega$ to VSS | 18.5                  |
| No                                  | > 60 μF, ≤ 120 μF          | 0 -100m            | 12.5%                          | Short to VSS         | 18.5                  |
| No                                  | ≤ 120 µF                   |                    | 5.4% or longer <sup>(1)</sup>  | Open                 | 18.5                  |
| No                                  | > 120 μF, ≤ 300 μF         |                    | 8.1% or longer <sup>(1)</sup>  | 60 k $\Omega$ to VSS | 18.5                  |

<sup>(1)</sup> Applicable when PSE voltage step-down events are unlikely or are not expected to exceed -0.4 V.

#### 7.3.7 VDD Supply Voltage

VDD pin connects to the positive side of the input supply. It provides operating power to the PD controller and allows monitoring of the input line voltage. If  $V_{VDD}$  falls below its UVLO threshold and goes back above it, or if a thermal shutdown resumes while  $V_{VDD}$  is already above its UVLO threshold, the TPS2372 returns to inrush phase.

#### 7.3.8 VSS

VSS pin is the input supply negative rail that serves as a local ground. The exposed thermal PAD must be connected to this pin to ensure proper operation.

#### 7.3.9 Exposed Thermal PAD

The exposed thermal PAD is internally connected to VSS pin. It should be tied to a large VSS copper area on the PCB to provide a low resistance thermal path to the circuit board. TI recommends maintaining a clearance of 0.025" between VSS and high-voltage signals such as VDD.

#### 7.4 Device Functional Modes

#### 7.4.1 PoE Overview

The following text is intended as an aid in understanding the operation of the TPS2372 but not as a substitute for the IEEE 802.3bt standard. The pending IEEE 802.3bt standard is an update to IEEE 802.3-2012 clause 33 (PoE), adding 4-pair power, high-power options, additional features and enhanced classification. Generally speaking, a device compliant to IEEE 802.3-2012 is referred to as a Type 1 (Class 0-3) or 2 (Class 4) device, and devices with higher power and enhanced classification will be referred to as Type 3 (Class 5,6) or 4 (Class 7,8) devices. Type 3 devices will also include Class 0-4 devices that are 4-pair capable. Standards change and should always be referenced when making design decisions.

The IEEE 802.3bt standard defines a method of safely powering a PD (powered device) over a cable by power sourcing equipment (PSE), and then removing power if a PD is disconnected. The process proceeds through an idle state and three operational states of detection, classification, and operation. There is also a fourth operational state used by Type 3 and 4 PSEs, called "connection check", to determine if the PD has same (single interface) or independent (dual interface or commonly referred to "dual-signature" in the IEEE802.3bt standard) classification signature on each pairset. The PSE leaves the cable unpowered (idle state) while it periodically looks to see if something has been plugged in; this is referred to as detection, and also includes connection check if Type 3 or 4 PSE. The low power levels used during detection and connection check are unlikely to damage devices not designed for PoE. If a valid PD signature is present, the PSE may inquire how much power the PD requires; this is referred to as classification. The PSE may then power the PD if it has adequate capacity.



### **Device Functional Modes (continued)**

Type 3 or Type 4 PSEs are required to do an enhanced hardware classification of Type 3 or 4 respectively. Type 2 PSEs are required to do Type 1 hardware classification plus a data-layer classification, or an enhanced Type 2 hardware classification. Type 1 PSEs are not required to do hardware or data link layer (DLL) classification. A Type 3 or Type 4 PD must do respectively Type 3 or Type 4 hardware classification as well as DLL classification. A Type 2 PD must do Type 2 hardware classification as well as DLL classification. The PD may return the default, 13-W current-encoded class, or one of four other choices if Type 2, one of six other choices if Type 3, and one of eight other choices if Type 4. DLL classification occurs after power-on and the Ethernet data link has been established.

The Autoclass function is optional for both the PSE and the PD.

Once started, the PD must present a maintain power signature (MPS) to assure the PSE that it is still present. The PSE monitors its output for a valid MPS, and turns the port off if it loses the MPS. Loss of the MPS returns the PSE to the idle state. Figure 15 shows the operational states as a function of PD input voltage.



Figure 15. Operational States

The PD input, typically an RJ-45 eight-lead connector, is referred to as the power interface (PI). PD input requirements differ from PSE output requirements to account for voltage drops and operating margin. The standard allots the maximum loss to the cable regardless of the actual installation to simplify implementation. IEEE 802.3-2008 was designed to run over infrastructure including ISO/IEC 11801 class C (CAT3 per TIA/EIA-568) that may have had AWG 26 conductors. IEEE 802.3at Type 2 and IEEE 802.3bt Type 3 cabling power loss allotments and voltage drops have been adjusted for 12.5- $\Omega$  power loops per ISO/IEC11801 class D (CAT5 or higher per TIA/EIA-568, typically AWG 24 conductors). Table 6 shows key operational limits broken out for the two revisions of the standard.

**Table 6. Comparison of Operational Limits** 

|                                      | POWER LOOP          | PSE OUTPUT  | PSE STATIC OUTPUT | PD INPUT    | STATIC PD INPUT VOLTAGE |               |  |
|--------------------------------------|---------------------|-------------|-------------------|-------------|-------------------------|---------------|--|
| STANDARD                             | RESISTANCE<br>(MAX) | POWER (MIN) | VOLTAGE (MIN)     | POWER (MAX) | POWER ≤ 13 W            | POWER > 13 W  |  |
| IEEE802.3-2012<br>802.3at (Type 1)   | 20 Ω                | 15.4 W      | 44 V              | 13 W        | 37 V – 57 V             | N/A           |  |
| 802.3bt (Type 3)                     | 12.5 Ω              |             | 50 V              |             |                         |               |  |
| 802.3at (Type 2)<br>802.3bt (Type 3) | 12.5 Ω              | 30 W        | 50 V              | 25.5 W      | 37 V – 57 V             | 42.5 V – 57 V |  |
| 802.3bt (Type 3)                     | 6.25 Ω (4-pair)     | 60 W        | 50 V              | 51 W        | N/A                     | 42.5 V - 57 V |  |
| 802.3bt (Type 4)                     | 6.25 Ω (4-pair)     | 90 W        | 52 V              | 71.3 W      | N/A                     | 41.2 V - 57 V |  |



The PSE can apply voltage either between the RX and TX pairs (pins 1–2 and 3–6 for 10baseT or 100baseT), or between the two spare pairs (4–5 and 7–8). Power application to the same pin combinations in 1000/2.5G/5G/10GbaseT systems is recognized in IEEE 802.3bt. 1000/2.5G/5G/10GbaseT systems can handle data on all pairs, eliminating the spare pair terminology. Type 1 and 2 PSEs are allowed to apply voltage to only one set of pairs at a time, while Type 3 and 4 PSEs may apply power to one or both sets of pairs at a time. The PD uses input diode or active bridges to accept power from any of the possible PSE configurations. The voltage drops associated with the input bridges create a difference between the standard limits at the PI and the TPS2372 specifications.

A compliant Type 2, 3 or 4 PD has power management requirements not present with a Type 1 PD. These requirements include the following:

- 1. Must interpret respectively Type 2, 3 or 4 hardware classification.
- 2. Must present hardware Class 4 during the first two classfication events, applicable to Type 2 and 4 PDs, as well as to Type 3 PD with Class level 4 or higher.
- 3. If Type 3 or 4 single interface PD, it must present hardware Class in the range of 0 to 3 during the third and any subsequent classification events.
- 4. Must implement DLL negotiation.
- 5. Must behave like a Type 1 PD for 50 ms then must draw less than 400 mA until 80 m after the PSE applies operation voltage (power up), if Type 2 or 3 single interface PD. This covers the PSE inrush period, which is 75 ms maximum.
- 6. Should behave like a Type 1 PD for 50 ms then must draw less than 400 mA until 80 ms after the PSE applies operation voltage (power up), if Type 4 single interface PD.
- 7. Must not draw more than 60 mA and 5 mA any time the input voltage falls below respectively 30 V and 10 V.
- 8. Must not draw more than 13 W if it has not received at least a Type 2 hardware classification or received permission through DLL.
- 9. Must not draw more than 25.5 W if it has not received at least 4 classification events or received permission through DLL.
- 10. Must not draw more than 51 W if it has not received at least 5 classification events or received permission through DLL.
- 11. Must meet various operating and transient templates.
- 12. Optionally monitor for the presence or absence of an adapter (assume high power).

As a result of these requirements, the PD must be able to dynamically control its loading, and monitor TPL and TPH for changes. In cases where the design needs to know specifically if an adapter is plugged in and operational, the adapter should be individually monitored, typically with an optocoupler.

### 7.4.2 Threshold Voltages

The TPS2372 has a number of internal comparators with hysteresis for stable switching between the various states. Figure 16 relates the parameters in *Electrical Characteristics* to the PoE states. The mode labeled Idle between Classification and Operation implies that the DEN, CLSA, CLSB, and RTN pins are all high impedance. The state labeled Mark, which is drawn in dashed lines, is part of the Type 2-3-4 hardware class state machine.



Note: Variable names refer to Electrical Characteristic Table parameters

Figure 16. Threshold Voltages



#### 7.4.3 PoE Startup Sequence

The waveforms of Figure 17 demonstrate detection, classification including Autoclass during the first class event, and startup from a PSE with Type 3 Class 6 hardware classification. The key waveforms shown are  $V_{(VDD-VSS)}$ ,  $V_{(RTN-VSS)}$  and  $I_{Pl}$ . IEEE 802.3bt requires a PSE allocating Class 6 level of power to generate a minimum of two detection levels, four class and mark cycles, and startup from the fourth mark event. As shown below, the required minimum duration of the first class event has been extended for Type 3 and 4 PSEs.  $V_{RTN}$  to  $V_{SS}$  falls as the TPS2372 charges  $C_{BULK}$  following application of full voltage. In Figure 19, assertion of the PG signal is delayed and used to enable load current as seen in the  $I_{Pl}$  waveform.



Figure 17. Startup of Class 6 PD

#### 7.4.4 Detection

The TPS2372 pulls DEN to  $V_{SS}$  whenever  $V_{(VDD-VSS)}$  is below the lower classification threshold. When the input voltage rises above  $V_{CL\_ON}$ , the DEN pin goes to an open-drain condition to conserve power. While in detection, RTN is high impedance, and almost all the internal circuits are disabled. An  $R_{DEN}$  of 24.9 k $\Omega$  (±1%), presents the correct signature. It may be a small, low-power resistor because it only sees a stress of about 5 mW. A valid PD detection signature is an incremental resistance ( $\Delta V / \Delta I$ ) from 23.7 k $\Omega$  to 26.3 k $\Omega$  at the PI.

The detection resistance seen by the PSE at the PI is the result of the input bridge resistance in series with the parallel combination of  $R_{DEN}$  and internal  $V_{DD}$  loading. The input diode bridge's incremental resistance may be hundreds of  $\Omega$  at the low currents drawn when 2.7 V is applied to the PI. The input bridge resistance is partially compensated by the TPS2372 effective resistance during detection.

The hardware classification protocol of IEEE 802.3bt specifies that a Type 2, 3 or 4 PSE drops its output voltage into the detection range during the classification sequence. The PD is required to have an incorrect detection signature in this condition, which is referred to as a mark event (see Figure 17). After the first mark event, the TPS2372 will present a signature less than 12 k $\Omega$  until it has experienced a  $V_{(VDD-VSS)}$  voltage below the mark reset threshold ( $V_{MSR}$ ). This is explained more fully under *Hardware Classification*.



#### 7.4.5 Hardware Classification

Hardware classification allows a PSE to determine a PD's power requirements before powering, and helps with power management once power is applied. Type 2, 3, and 4 hardware classification permits high power PDs to determine whether the PSE can support its high-power operation. The number of class cycles generated by the PSE prior to turn on indicates to the PD if it allots the power requested or if the allocated power is less than requested, in which case there is power demotion as shown in

Table 3. A Type 2 PD always presents Class 4 in hardware to indicate that it is a 25.5W device. A Class 5 or 6 Type 3 PD presents Class 4 in hardware during the first two class events and it presents Class 0 or 1, respectively, for all subsequent class events. A Class 7 or 8 Type 4 PD presents Class 4 in hardware during the first two class events and it presents Class 2 or 3, respectively, for all subsequent class events. A Type 1 PSE will treat a Class 4 to 8 device like a Class 0 device, allotting 13 W if it chooses to power the PD. A Type 2 PSE will treat a Class 5 to 8 device like a Class 4 device, allotting 25.5W if it chooses to power the PD. A Class 4 PD that receives a 2-event class, a Class 5 or 6 PD that receives a 4-event class, or a Class 7 or 8 PD that receives a 5-event class, understands that the PSE has agreed to allocate the PD requested power. In the case where there is power demotion, the PD may choose to not start, or to start while not drawing more power than initially allocated, and request more power through the DLL after startup. The standard requires a Type 2, 3 or 4 PD to indicate that it is underpowered if this occurs. Startup of a high-power PD at lower power than requested implicitly requires some form of powering down sections of the application circuits.

The maximum power entries in Table 1 determine the class the PD must advertise. The PSE may disconnect a PD if it draws more than its stated class power, which may be the hardware class or a DLL-derived power level. The standard permits the PD to draw limited current peaks that increase the instantaneous power above the Table 1 limit; however, the average power requirement always applies.

The TPS2372 implements one- to five-event classification.  $R_{CLSA}$  and  $R_{CLSB}$  resistor values define the class of the PD. DLL communication is implemented by the Ethernet communication system in the PD and is not implemented by the TPS2372.

The TPS2372 disables classification above  $V_{\text{CU\_ON}}$  to avoid excessive power dissipation. CLSA/B voltage is turned off during PD thermal limiting or when DEN is active. The CLSA and CLSB outputs are inherently current-limited, but should not be shorted to  $V_{\text{SS}}$  for long periods of time.

Figure 18 shows how classification works for the TPS2372. Transition from state-to-state occurs when comparator thresholds are crossed (see Figure 15 and Figure 16). These comparators have hysteresis, which adds inherent memory to the machine. Operation begins at idle (unpowered by PSE) and proceeds with increasing voltage from left to right. A 2- to 5-event classification follows the (heavy lined) path towards the bottom, ending up with a latched TPL/TPH decode along the lower branch that is highlighted. Once the valid path to the PSE detection is broken, the input voltage must transition below the mark reset threshold to start anew.





Figure 18. Up to Five-Event Class Internal States



#### 7.4.6 Autoclass

Autoclass is a classification mechanism that allows a PD to communicate its effective maximum power consumption to the PSE. This happens in such a way that the PSE will be able to set the power budget to the effective maximum PD power including the effective channel losses and additional margin. This new feature was introduced in the IEEE802.3bt standard to allow a more efficient use of the available power since only the effectively used power needs to be budgeted.

A Type 3 or Type 4 PD may optionally support Autoclass whereas a Type 3 or Type 4 PSE may make use of it to optimize its power management.

A PSE implementing Autoclass uses the first class event to inquire if the PD supports Autoclass, looking for the class current to fall to class 0 current level after a time  $t_{ACS}$ , as shown in Figure 17. If it is the case, the PSE can then proceed to Autoclass measurement immediately after power up, the PD being required to draw its highest power throughout the period bounded by the next 1.35 second to 3.65 seconds. Note that the average power is calculated using any sliding window with a width in the range of 150 to 300 ms .

#### 7.4.7 Inrush and Startup

IEEE 802.3bt has a startup current and time limitation, providing compatibility between a PSE of any Type and a PD of any Type. The PSE inrush limit varies according to the allotted power. If Class 0 to 4, Class 5 to 6 or Class 7 to 8, the inrush limit is respectively from 400 mA to 450 mA, 400 mA to 900 mA or 800 mA to 900 mA. PSE inrush limit applies for up to 75 ms after power up (applying "48 V" to the PI), after which the Type 2, 3, or 4 PSE will support a higher output current in accordance with the allocated class. The TPS2372-3 and TPS2372-4 respectively implement a 200-mA and 335-mA inrush current, which is compatible with all PSE Types. A high-power PD must limit its converter startup peak current. The operational current for Type 2 and 3, and preferably Type 4, cannot exceed 400 mA for a period of 80 ms.

#### 7.4.8 Maintain Power Signature

The MPS is an electrical signature presented by the PD to assure the PSE that it is still present after operating voltage is applied. For a Type 1 or Type 2 PD, a valid MPS consists of a minimum dc current of 10 mA, or a 10-mA pulsed current for at least 75 ms every 325 ms, and an AC impedance lower than 26.3 k $\Omega$  in parallel with 0.05  $\mu$ F. Only Type 1 and Type 2 PSEs monitor the AC MPS. A Type 1 or Type 2 PSE that monitors only the AC MPS may remove power from the PD.

To enable applications with stringent standby requirements, IEEE802.3bt introduced a significant change regarding the minimum pulsed current duration to assure the PSE will maintain power. This applies to all Type 3 and Type 4 PSEs, and the pulse duration is ~10% of what is required for Type 1 and 2 PSEs. The MPS current amplitude requirement for Class 5-8 PDs have also increased to 16 mA at the PSE end of the ethernet cable.

If the current through the RTN-to-VSS path is below ~28 mA, the TPS2372 automatically generates the MPS pulsed current through the AMPS\_CTL output pin, the current amplitude being adjustable with an external resistor. The TPS2372 is also able to determine if the PSE is of Type 1-2 or Type 3-4, automatically adjusting the MPS pulse duration and duty-cycle. Note that the IEEE802.3bt requirement for the PD is applicable at the PSE end of the cable. That means that depending the cable length and other parameters including the bulk capacitance, a longer MPS duration may be required to ensure a valid MPS. For that purpose, the TPS2372 has 3 different selections of MPS pulse duration and duty-cycle, selectable through the MPS DUTY input pin.

When DEN is used to force the hotswap switch off, the DC MPS will not be met. A PSE that monitors the DC MPS will remove power from the PD when this occurs.

#### 7.4.9 Startup and Converter Operation

The internal PoE UVLO (Undervoltage Lock Out) circuit holds the hotswap switch off before the PSE provides full voltage to the PD. This prevents the downstream converter circuits from loading the PoE input during detection and classification. The converter circuits will discharge  $C_{BULK}$  while the PD is unpowered. Thus  $V_{(VDD-RTN)}$  will be a small voltage just after full voltage is applied to the PD, as seen in Figure 17. The PSE drives the PI voltage to the operating range once it has decided to power up the PD. When  $V_{VDD}$  rises above the UVLO turn-on threshold  $(V_{UVLO_R}$ , approximately 38 V) with RTN high, the TPS2372-3 and TPS2372-4 enables the hotswap MOSFET with inrush current limit (~200 mA for TPS2372-3 and ~335 mA for TPS2372-4) as seen in Figure 19. The PG



pin is in low state while  $C_{BULK}$  charges and  $V_{RTN}$  falls from  $V_{VDD}$  to nearly  $V_{VSS}$ . PG output is maintained low during that time, to avoid additional loading between  $V_{VDD}$  and  $V_{RTN}$  that could prevent successful PD and subsequent converter start up. Once the inrush current falls about 10% below the inrush current limit, the PD current limit switches to the operational level (approximately 1.85 A for TPS2372-3 and approximately 2.2 A for TPS2372-4).

Additionally, as seen in Figure 19 once the inrush period duration has also exceeded  $\sim$ 81.5 ms, if IRSHDL\_EN is open (this delay does not apply if connect to RTN), PG output becomes high impedance, allowing the downstream converter circuitry to start. In typical lighting applications, this allows a low power converter to start powering a microcontroller, which subsequently turns ON a high power LED driver. As seen in Figure 20, the converter soft-start introduces a slight additional delay before the transition to a higher power mode. TPH, TPL and  $\overline{\text{BT}}$  outputs are enabled within  $t_{\text{TPLHBT}}$  following PG going from low to open.



Figure 19. Power Up and Start





Figure 20. Power Up and Start

If  $V_{VDD}$ - $V_{VSS}$  drops below the lower PoE UVLO ( $V_{UVLO\_F}$ , ~32 V), the hotswap switch is turned off, but the PG output remains high impedance allowing the converter to continue operating until the converter's UVLO threshold is reached.

#### 7.4.10 PD Hotswap Operation

IEEE802.3bt includes new PSE output limiting requirements for Type 3 and 4 operation to cover higher power and 4-pair applications. Type 2, 3 and 4 PSEs must meet an output current vs time template with specified minimum and maximum sourcing boundaries. The peak output current per each 2-pair may be as high as 50 A for 10 μs or 1.75 A for 75 ms, and the total peak current becomes twice these values when power is delivered over 4 pairs. This makes robust protection of the PD device even more important than it was in IEEE 802.3-2012.

The internal hotswap MOSFET is protected against output faults and input voltage steps with a current limit and deglitched (time-delay filtered) foldback. An overload on the pass MOSFET engages the current limit, with  $V_{(RTN-VSS)}$  rising as a result. If  $V_{(RTN-VSS)}$  rises above approximately 14.5 V for longer than approximately 1.65 ms, the current limit reverts to the inrush value and PG output is forced low which turns off the converter, although there is no minimum inrush delay period (81.5-ms) applicable in this case. The 1.65-ms deglitch feature prevents momentary transients from causing a PD reset, provided that recovery lies within the bounds of the hotswap and PSE protection. Figure 21 shows an example of the RTN current profile during  $V_{DD}$  to RTN short circuit, using 5-ohm load impedance. The hotswap MOSFET goes into current limit, causing the RTN voltage to increase. Once  $V_{RTN}$  exceeds 14.5 V,  $I_{RTN}$ , which was clamped to the current limit drops to the level of inrush current limit after 1.65 ms.

The inrush current limit is also reestablished when  $V_{(VDD-VSS)}$  drops below UVLO then rises above it.





Figure 21. Response to PD Output Short Circuit

The PD control has thermal sensors that protect the internal hotswap MOSFET and the MPS pulsed current driver. Conditions like startup or operation into a  $V_{DD}$ -to-RTN short cause high power dissipation in the MOSFET. An over-temperature shutdown (OTSD) turns off the hotswap MOSFET, the class regulator, and the MPS driver, which are restarted after the device cools. The hotswap MOSFET will be re-enabled and the TPS2372 will return to inrush phase when exiting from an overtemperature event. Pulling DEN to VSS during powered operation causes the internal hotswap MOSFET to turn off.

The hotswap switch will be forced off under the following conditions:

- 1.  $V_{(DEN VSS)} < V_{PD-DIS}$  when  $V_{(VDD-VSS)}$  is in the operational range,
- 2. PD is over-temperature, or
- 3. V<sub>(VDD -VSS)</sub> < PoE UVLO falling threshold (approximately 32 V).

### 7.4.11 Startup and Power Management, PG and TPH, TPL, BT

PG (power good or converter enable) is a pin that when at low level indicates when the internal hotswap MOSFET is in inrush phase. PG goes high impedance when inrush phase is over and can be used to enable a downstream converter to start up. Common interfaces to the converter controller include the soft-start or enable pins.

TPH, TPL and BT provide information relative to the PSE Type (1-2 or 3-4) and its allocated power.

The usage of TPH/TPL/BT is demonstrated in Figure 22.

The TPS2372 is also able to interoperate with non standard PoE++ PSE controllers. If powered from a PoE++ PSE controller, the TPH/TPL/BT 3-bit code becomes "Low-Low-High". This also indicates that the PoE++PSE agreed to deliver the power requested by the TPS2372.



#### 7.4.12 Using DEN to Disable PoE

The DEN pin may be used to turn the PoE hotswap switch off by pulling it to  $V_{SS}$  while in the operational state, or to prevent detection when in the idle state. A low voltage on DEN forces the hotswap MOSFET off during normal operation. Additional information is available in the *Advanced Adapter ORing Solutions* using the TPS23753 (SLVA306) application report.

### 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS2372 has the flexibility to be implemented in IEEE802.3bt and PoE++ PDs. Therefore, it can be used in a wide range applications such as video and VoIP telephones, multiband access points, security cameras, power modules, LED lighting converters, and pico-base stations.

### 8.2 Typical Application



Figure 22. Typical Application Circuit



### **Typical Application (continued)**

#### 8.2.1 Design Requirements

For this design example, use the parameters in Table 7 for a PD Class 8 application.

**Table 7. Design Parameters** 

| PARAMETER              | TEST CONDITIONS                          | MIN                                 | MAX  | UNIT |
|------------------------|------------------------------------------|-------------------------------------|------|------|
| POWER INTERFACE        |                                          |                                     |      |      |
| Input voltage          | Power applied through PoE or adapter     | 0                                   | 57   | V    |
| Operating voltage      | After startup                            | 30                                  | 57   | V    |
| In most LIV/LO         | Rising input voltage at device terminals | _                                   | 40   |      |
| Input UVLO             | Falling input voltage                    | 30.5 — V<br>1.4 10.1 V<br>11.9 23 V | V    |      |
| Detection voltage      | At device terminals                      | 1.4                                 | 10.1 | V    |
| Classification voltage | At device terminals                      | 11.9                                | 23   | V    |
| PD class 8             | Class signature A                        | 38                                  | 42   | mA   |
| PD class 8             | Class signature B                        | 26.5                                | 29.3 | mA   |
| Inrush current limit   |                                          | 275                                 | 395  | mA   |
| Operating curent-limit |                                          | 1.9                                 | 2.5  | Α    |
| Autoclass              |                                          | Yes                                 |      |      |
| Automatic MPS          | 12.5% Duty Cycle at no load              |                                     |      |      |
| Inrush delay           |                                          | Yes                                 | Yes  |      |

#### 8.2.2 Detailed Design Requirements

#### 8.2.2.1 Input Bridges and Schottky Diodes

Using Schottky diodes instead of PN junction diodes for the PoE input bridges will reduce the power dissipation in these devices by about 30%. There are, however, some things to consider when using them. The IEEE standard specifies a maximum backfeed voltage of 2.8 V. A 100-k $\Omega$  resistor is placed between the unpowered pairs and the voltage is measured across the resistor. Schottky diodes often have a higher reverse leakage current than PN diodes, making this a harder requirement to meet. To compensate, use conservative design for diode operating temperature, select lower-leakage devices where possible, and match leakage and temperatures by using packaged bridges.

Schottky diode leakage currents and lower dynamic resistances can impact the detection signature. Setting reasonable expectations for the temperature range over which the detection signature is accurate is the simplest solution. Increasing R<sub>DFT</sub> slightly may also help meet the requirement.

Schottky diodes have proven less robust to the stresses of ESD transients than PN junction diodes. After exposure to ESD, Schottky diodes may become shorted or leak. Take care to provide adequate protection in line with the exposure levels. This protection may be as simple as ferrite beads and capacitors.

As a general recommendation, use 3-A to 5-A, 100-V rated discrete or bridge diodes for the input rectifiers.

Many high power PoE PD designs require the need for an active FET bridge recitifier in high efficiency applications. An example of an active FET bridge rectifier design can be found in the TPS2372-4EVM-006 User's Guide.

#### 8.2.2.2 Protection, D<sub>1</sub>

A TVS,  $D_1$ , across the rectified PoE voltage per Figure 22 must be used. TI recommends a SMAJ58A, or equivalent, is recommended for general indoor applications. If an adapter is connected from  $V_{DD}$  to RTN, as in ORing option 2 above, then voltage transients caused by the input cable inductance ringing with the internal PD capacitance can occur. Adequate capacitive filtering or a TVS must limit this voltage to within the absolute maximum ratings. Outdoor transient levels or special applications require additional protection.



#### 8.2.2.3 Capacitor, C<sub>1</sub>

The IEEE 802.3at standard specifies an input bypass capacitor (from  $V_{DD}$  to  $V_{SS}$ ) of 0.05  $\mu F$  to 0.12  $\mu F$ . Typically a 0.1  $\mu F$ , 100 V, 10% ceramic capacitor is used.

#### 8.2.2.4 Detection Resistor, R<sub>DEN</sub>

The IEEE 802.3at standard specifies a detection signature resistance,  $R_{DEN}$  between 23.7  $k\Omega$  and 26.3  $k\Omega$ , or 25  $k\Omega$  ± 5%. A resistor of 24.9  $k\Omega$  ± 1% is recommended for  $R_{DEN}$ .

### 8.2.2.5 Classification Resistors, R<sub>CLSA</sub> and R<sub>CLSB</sub>

Connect a resistor from CLSA and CLSB to  $V_{SS}$  to program the classification current according to the IEEE 802.3bt standard. The class power assigned should correspond to the maximum average power drawn by the PD during operation. Select  $R_{CLSA}$  and  $R_{CLSB}$  according to Table 1.

Choose Class 4 for  $R_{CLSA} = 63.4 \Omega$ .

Choose Class 3 for  $R_{CLSB} = 90.9 \Omega$ .

### 8.2.2.6 Opto-isolators for TPH, TPL and $\overline{BT}$

The TPH, TPL and  $\overline{BT}$  pin are active-low, open-drain outputs, which give an indication about the PSE allocated power along with its Type. Optocouplers can interface these pins to circuitry on the secondary side of the converter. A high-gain optocoupler and a high-impedance (for example, CMOS) receiver are recommended. Design of the optocoupler interface can be accomplished as follows:



See Table 2 to decode PSE Type

### Figure 23. TPH, TPL, and BT Interface

A. As shown in Figure 23, let  $V_{DD}$  = 48 V,  $V_{OUT}$  = 5 V,  $R_{TPx-OUT}$  = 10 k $\Omega$ ,  $V_{TPx}$  = 260 mV,  $V_{TPx-OUT}$  = 400 mV.

$$I_{TPx-OUT} = \frac{V_{OUT} - V_{TPx-OUT}}{R_{TPx-OUT}} = \frac{5 - 0.4}{10000} = 0.46 \text{ mA}$$
(1)

- B. The optocoupler current transfer ratio, CTR, is needed to determine R<sub>TPx</sub>. A device with a minimum CTR of 100% at 1 mA LED bias current, I<sub>TPx</sub>, is selected. In practice, CTR will vary with temperature, LED bias current, and aging, These variations may require some iteration using the CTR-versus-IDIODE curve on the optocoupler data sheet.
  - a. The approximate forward voltage of the optocoupler diode, V<sub>FWLED</sub>, is 1.1 V from the data sheet.
  - b. Use

$$\begin{split} I_{TPx\text{-MIN}} &= \frac{I_{TPx\text{-OUT}}}{CTR} = \frac{0.46 \text{ mA}}{1.00} = 0.46 \text{ mA}, \text{ Select } I_{TPx} = 1 \text{ mA} \\ R_{TPx} &= \frac{V_C - V_T - V_{FWLED}}{I_{TPx}} = \frac{48 \text{ V} - 0.26 \text{ V} - 1.1 \text{ V}}{1 \text{ mA}} = 46.6 \text{ k}\Omega \end{split}$$

c. Choose a 46.4  $k\Omega$  resistor.

Most applications require that only the PSE's allocated power information (TPH and TPL) is needed for the MCU or PD load. In this case, the circuitry needed to drive the BT signal is not necessary and the BT pin can be left floating.



Some applications such as PoE lighting can benefit from the BT signal to show that the power consumption in standby operation may not meet regulatory requirements. In non-standard PoE applications, BT is used with TPH and TPL to indicate a PoE++ PSE.

### 8.2.2.7 Automatic MPS and MPS Duty Cycle, $R_{MPS}$ and $R_{MPS}$ DUTY

MPS\_DUTY should be short circuited to VSS for 12.5% duty cycle

$$R_{MPS} = \frac{V_{AMPS\_CTL}}{I_{MPS}} = \frac{24 V}{18.5 \text{mA}} = 1.3 \text{ k}\Omega$$
(3)

$$P_{RMPS} = \frac{V_{MPS}^2 \times MPS \text{ Duty Cycle}}{R_{MPS}} = \frac{24 V^2 \times 26.4\%}{1.3 \text{ k}\Omega} = 115 \text{ mW}$$
(4)

Choose 1.3 kΩ rated for 1/8 W

26.4% duty cycle is chosen to take into account if the PD is connected to a IEEE802.3at PSE with a longer MPS timing specification.

For applications that require ultra-low power consumption, such as PoE Lighting, a shorter MPS duty-cycle can be used. For example, a 5.4% MPS duty cycle can be selected by leaving the MPS\_DUTY pin open. Refer to Table 4 for MPS duty-cycle selection.

#### 8.2.2.8 Internal Voltage Reference, $R_{RFF}$

Per Recommended Operating Conditions,

Choose  $R_{REF} = 49.9 \text{ k}\Omega$ 

#### 8.2.2.9 Autoclass

To enable Autoclass, AUTOCLS pin should be connected to VSS.

#### 8.2.2.10 Inrush Delay

To enable the 80-ms inrush delay, IRSHDL\_EN pin should be open



# 8.2.3 Application Curves





### 9 Power Supply Recommendations

The TPS2372 device will typically be followed by a power supply such as an isolated flyback or active clamp forward converter or a non-isolated buck converter. The input voltage of the converter should be capable of operating within the IEEE802.3bt recommended input voltage as shown in Table 6.

### 10 Layout

### 10.1 Layout Guidelines

The layout of the PoE front end should follow power and EMI/ESD best practice guidelines. A basic set of recommendations include:

- Parts placement must be driven by power flow in a point-to-point manner; RJ-45, Ethernet transformer, diode bridges, TVS and 0.1-μF capacitor, and TPS2372.
- All leads should be as short as possible with wide power traces and paired signal and return.
- There should not be any crossovers of signals from one part of the flow to another.
- Spacing consistent with safety standards like IEC60950 must be observed between the 48-V input voltage rails and between the input and an isolated converter output.
- The TPS2372 should be located over split, local ground planes referenced to VSS for the PoE input and to RTN for the switched output.
- Large copper fills and traces should be used on SMT power-dissipating devices, and wide traces or overlay copper fills should be used in the power path.
- Nine vias are recommended on the Exposed Thermal Pad of the TPS2372. These should connect to all layers of a copper plane on the PCB. Ensure 80% printed solder coverage by area.

### 10.2 Layout Example

Figure 28 and Figure 29 show the top and bottom layer and assemblies of the TPS2372-4EVM-006 as a reference for optimum parts placement. A detailed PCB layout can be found in the user's guide of the TPS2372-4EVM-006 Evaluation Module (SLVUB75).



### **Layout Example (continued)**



Figure 28. TPS2372-4EVM-006 Top Side Layout and Component Placement



### **Layout Example (continued)**



Figure 29. TPS2372-4EVM-006 Bottom Side Layout and Component Placement

### 10.3 EMI Containment

- Use compact loops for dv/dt and di/dt circuit paths (power loops and gate drives).
- Use minimal, yet thermally adequate, copper areas for heat sinking of components tied to switching nodes (minimize exposed radiating surface).
- Use copper ground planes (possible stitching) and top layer copper floods (surround circuitry with ground floods).
- Use 4 layer PCB if economically feasible (for better grounding).
- Minimize the amount of copper area associated with input traces (to minimize radiated pickup).
- Use Bob Smith terminations, Bob Smith EFT capacitor, and Bob Smith plane.
- Use Bob Smith plane as ground shield on input side of PCB (creating a phantom or literal earth ground).
- Use of ferrite beads on input (allow for possible use of beads or 0-Ω resistors).
- Maintain physical separation between input-related circuitry and power circuitry (use ferrite beads as boundary line).
- Possible use of common-mode inductors.
- Possible use of integrated RJ-45 jacks (shielded with internal transformer and Bob Smith terminations).
- End-product enclosure considerations (shielding).



#### 10.4 Thermal Considerations and OTSD

Sources of nearby local PCB heating should be considered during the thermal design. Typical calculations assume that the TPS2372 is the only heat source contributing to the PCB temperature rise. It is possible for a normally operating TPS2372 device to experience an OTSD event if it is excessively heated by a nearby device.

#### 10.5 ESD

ESD requirements for a unit that incorporates the TPS2372 have a much broader scope and operational implications than are used in TI's testing. Unit-level requirements should not be confused with reference design testing that only validates the ruggedness of the TPS2372.

### 11 デバイスおよびドキュメントのサポート

#### 11.1 ドキュメントのサポート

#### 11.1.1 関連リンク

次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。

| 表 8. | 関連リ | ンク |
|------|-----|----|
|------|-----|----|

| 製品        | プロダクト・フォルダ | サンプルとご購入 | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |
|-----------|------------|----------|---------|------------|-------------|
| TPS2372-3 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |
| TPS2372-4 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |

#### 11.1.2 関連資料

関連資料については、以下を参照してください。

• 『TPS23753を使用する高度なアダプタORソリューション』、SLVA306

#### 11.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 11.3 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。

設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。

#### 11.4 商標

E2E is a trademark of Texas Instruments.

#### 11.5 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。



### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



# **RGW0020B**



### **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### **EXAMPLE BOARD LAYOUT**

# **RGW0020B**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
  5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.



### **EXAMPLE STENCIL DESIGN**

# **RGW0020B**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type (2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|-------------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS2372-3RGWR         | Active     | Production        | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-3    |
| TPS2372-3RGWR.A       | Active     | Production        | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-3    |
| TPS2372-3RGWT         | Active     | Production        | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-3    |
| TPS2372-3RGWT.A       | Active     | Production        | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-3    |
| TPS2372-4RGWR         | Active     | Production        | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-4    |
| TPS2372-4RGWR.A       | Active     | Production        | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-4    |
| TPS2372-4RGWT         | Active     | Production        | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-4    |
| TPS2372-4RGWT.A       | Active     | Production        | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>2372-4    |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月