JAJSG59B - SEPTEMBER 2018 - REVISED DECEMBER 2020









# TPS7A11 500mA、低 V<sub>IN</sub>、低 V<sub>OUT</sub>、超低ドロップアウト・レギュレータ

### 1 特長

- 非常に低い入力電圧範囲 (VIN):0.75V~3.3V
- 非常に低いドロップアウトで最小限の電力損失:
  - 500mA DRV パッケージで 140mV (最大値)
  - 500mA YKA パッケージで 110mV (最大値)
- 低い静止電流:
  - V<sub>IN</sub> I<sub>O</sub> = 1.6µA (標準値)
  - V<sub>BIAS</sub> I<sub>O</sub> = 6µA (標準値)
- 負荷、ライン、温度の各範囲にわたって 1.5% の精度
- 高い PSRR:1kHz 時 64dB
- 固定出力電圧で提供:
  - 0.5V~3.0V (50mV 刻み)
- V<sub>BIAS</sub> 範囲:1.7V~5.5V
- パッケージ:
  - 2.0mm × 2.0mm Ø WSON (6)
  - 0.74Mm × 1.09mm ∅ DSBGA (5)
- アクティブ出力放電

### 2 アプリケーション

- スマートウォッチ、フィットネス・トラッカー
- ワイヤレス・ヘッドホン / イヤホン
- カメラ・モジュール
- スマートフォンおよびタブレット
- ポータブル医療機器
- ソリッドステート・ドライブ (SSD)



代表的なアプリケーション回路

### 3 説明

TPS7A11 は、超小型で静止電流が小さい、低ドロップア ウトのレギュレータ (LDO) です。このデバイスは 500mA の電流を供給でき、AC 性能 (負荷およびライン過渡応答) が非常に優れています。このデバイスの入力電圧範囲は 0.75V~3.3V、出力電圧範囲は 0.5V~3.0V で、負荷、ラ イン、温度範囲の全体にわたって、1.5%の非常に高い精 度を維持します。この性能は、現代のマイクロコントローラ (MCU) やアナログ・センサの低いコア電圧に給電するの に理想的です。

主電源路は IN ピンを経由し、最小で (出力電圧 + 140mV) という低い電源に接続できます。 V<sub>BIAS</sub> レールを 追加して LDO の内部回路に電力を供給することで、極め て低い入力電圧に対応します。 IN ピンと BIAS ピンで消 費される静止電流は非常に小さく、それぞれ 1.6µA と 6μA です。Io が小さく、ドロップアウトも非常に低いため、 消費電力が重視される用途でソリューションの効率を高め ることができます。たとえば、INピンの電源電圧として高効 率の DC/DC 降圧レギュレータの出力を使用でき、BIAS ピンの電源電圧として充電可能バッテリを使用できます。

TPS7A11 には、ディセーブル時に出力を高速放電する アクティブ・プルダウン回路が内蔵されており、既知のスタ ートアップ状態を確保できます。

TPS7A11 は小型 (2.00mm × 2.00mm) の 6 ピン WSON (DRV) パッケージと、超小型 (0.74mm × 1.09mm) の 5 ピン DSBGA (YKA) パッケージで供給さ れ、スペースに制約のあるアプリケーションに好適です。

#### デバイス情報(1)

| 部品番号    | パッケージ     | 本体サイズ (公称)                      |
|---------|-----------|---------------------------------|
|         | WSON (6)  | 2.00mm × 2.00mm                 |
| TPS7A11 | DSRGA (5) | 0.74mm × 1.09mm<br>(0.35mm ピッチ) |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



ドロップアウトと Iout および温度との関係、YKA パ ッケージ



### **Table of Contents**

| 1 特長                                 | 1 | 7.4 Device Functional Modes         | 17        |
|--------------------------------------|---|-------------------------------------|-----------|
| 2 アプリケーション                           |   | 8 Application and Implementation    | 18        |
| 3 説明                                 |   | 8.1 Application Information         | 18        |
| 4 Revision History                   |   | 8.2 Typical Application             |           |
| 5 Pin Configuration and Functions    |   | 9 Power Supply Recommendations      | 23        |
| 6 Specifications                     |   | 10 Layout                           | 24        |
| 6.1 Absolute Maximum Ratings         |   | 10.1 Layout Guidelines              | 24        |
| 6.2 ESD Ratings                      |   | 10.2 Layout Examples                | 24        |
| 6.3 Recommended Operating Conditions |   | 11 Device and Documentation Support | 25        |
| 6.4 Thermal Information              |   | 11.1 Device Support                 | 25        |
| 6.5 Electrical Characteristics       |   | 11.2 Documentation Support          | 25        |
| 6.6 Typical Characteristics          |   | 11.3ドキュメントの更新通知を受け取る方法              | 25        |
| 7 Detailed Description               |   | 11.4 サポート・リソース                      | 25        |
| 7.1 Overview                         |   | 11.5 Trademarks                     | 26        |
| 7.2 Functional Block Diagram         |   | 11.6 静電気放電に関する注意事項                  | <u>26</u> |
| 7.3 Feature Description              |   | 11.7 用語集                            |           |
|                                      |   |                                     |           |

**4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (December 2018) to Revision B (December 2020)                                                                    | Page |
|------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>文書全体にわたって表と図の採番方法を更新</li> <li>Updated sequencing requirement to clarify differences between "A" and "non-A" versions</li> </ul> |      |
| Changed Device Nomenclature table                                                                                                        |      |
| Changes from Revision * (September 2018) to Revision A (December 2018)                                                                   | Page |
| <ul><li>YKA (DSBGA) パッケージのステータスをプレビューから量産データへ変更</li></ul>                                                                                | 1    |
| Added Evaluation Module subsection                                                                                                       | 25   |

Product Folder Links: TPS7A11



## **5 Pin Configuration and Functions**



TI recommends connecting the SON (DRV) package thermal pad to ground.  $\mbox{NC}-\mbox{No}$  internal connection.

## 図 5-1. DRV Package, 6-Pin SON With Exposed Thermal Pad, Top View

表 5-1. Pin Functions: DRV

| PI                                                                                                            | N   | I/O                                                                                                                                                                                                                                                                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                                          | NO. | 1/0                                                                                                                                                                                                                                                                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |
| IN 6 Input the nominal recommended value or lar recommended capacitor value as listed                         |     | Input                                                                                                                                                                                                                                                                                                                                                                                  | Input pin. A capacitor is required from IN to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from IN to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input pin of the device as possible.                     |
| OUT 1 Cutout response, use the nominal recommended value or larger ceramic capacitor from OUT to g            |     | Regulated output pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the output capacitor as close to the output pin of the device as possible. |                                                                                                                                                                                                                                                                                                                                                                                             |
| GND                                                                                                           | 5   | _                                                                                                                                                                                                                                                                                                                                                                                      | Ground pin. This pin must be connected to ground.                                                                                                                                                                                                                                                                                                                                           |
| BIAS                                                                                                          | 4   | Input                                                                                                                                                                                                                                                                                                                                                                                  | BIAS pin. This pin enables the use of low-input voltage, low-output voltage (LILO) conditions. For best performance, use the nominal recommended value or larger ceramic capacitor from BIAS to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the bias capacitor as close to the bias pin of the device as possible. |
| EN                                                                                                            | 3   | Input                                                                                                                                                                                                                                                                                                                                                                                  | Enable pin. Driving this pin to logic high enables the device. Driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN or BIAS; however, connecting EN to IN is only acceptable if the IN pin voltage is greater than 0.9 V.                                                                                           |
| NC 2 — This pin is not internally connected. Connect to ground for better thermal dissipation or le floating. |     | This pin is not internally connected. Connect to ground for better thermal dissipation or leave floating.                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                             |
| Thermal pac                                                                                                   | t   | _                                                                                                                                                                                                                                                                                                                                                                                      | Connect the thermal pad to a large-area ground plane.                                                                                                                                                                                                                                                                                                                                       |





図 5-2. YKA Package, 5-Pin DSBGA, Top View

表 5-2. Pin Functions: YKA

|     | NO. NAME |        | PIN                                                                                                                                                                                                                                                                                                                                                                                         |  | DESCRIPTION |  |  |
|-----|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| NO. |          |        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |  |             |  |  |
| A1  | IN       | Input  | Input pin. A capacitor is required from IN to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from IN to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input pin of the device as possible.                     |  |             |  |  |
| A3  | OUT      | Output | Regulated output pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the output capacitor as close to the output pin of the device as possible.      |  |             |  |  |
| B2  | GND      | _      | Ground pin. This pin must be connected to ground.                                                                                                                                                                                                                                                                                                                                           |  |             |  |  |
| C1  | BIAS     | Input  | BIAS pin. This pin enables the use of low-input voltage, low-output voltage (LILO) conditions. For best performance, use the nominal recommended value or larger ceramic capacitor from BIAS to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the bias capacitor as close to the bias pin of the device as possible. |  |             |  |  |
| C3  | EN       | Input  | Enable pin. Driving this pin to logic high enables the device. Driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN or BIAS; however, connecting EN to IN is only acceptable if the IN pin voltage is greater than 0.9 V.                                                                                           |  |             |  |  |



### **6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range unless otherwise noted. (1)

|             |                                    | MIN            | MAX                                  | UNIT |
|-------------|------------------------------------|----------------|--------------------------------------|------|
|             | Input, V <sub>IN</sub>             | -0.3           | 3.6                                  |      |
| Voltage     | Enable, V <sub>EN</sub>            | -0.3           | 6.0                                  | V    |
| voitage     | Bias, V <sub>BIAS</sub>            | -0.3           | 6.0                                  | v    |
|             | Output, V <sub>OUT</sub>           | -0.3           | V <sub>IN</sub> + 0.3 <sup>(2)</sup> |      |
| Current     | Maximum output                     | Internally lin | nited                                | Α    |
| Tomporaturo | Operating junction, T <sub>J</sub> | -40            | 150                                  | °C   |
| Temperature | Storage, T <sub>stg</sub>          | -65            | 150                                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                          |                                                                                | VALUE | UNIT |
|--------------------|--------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discriarge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating junction temperature range (unless otherwise noted).

|                      |                                | MIN  | NOM | MAX | UNIT |
|----------------------|--------------------------------|------|-----|-----|------|
| V <sub>IN</sub>      | Input voltage                  | 0.75 |     | 3.3 | V    |
| V <sub>BIAS</sub>    | Bias voltage                   | 1.7  |     | 5.5 | V    |
| V <sub>OUT</sub>     | Output voltage                 | 0.5  |     | 3.0 | V    |
| I <sub>OUT</sub>     | Peak output current            | 0    |     | 500 | mA   |
| C <sub>IN</sub>      | Input capacitor                | 2.2  |     |     | μF   |
| C <sub>BIAS</sub>    | Bias capacitor                 |      | 0.1 |     | μF   |
| C <sub>OUT</sub> (1) | Output capacitor               | 2.2  |     | 22  | μF   |
| T <sub>J</sub>       | Operating junction temperature | -40  |     | 125 | °C   |

(1) Maximum ESR must be lower than 250 m $\Omega$ 

English Data Sheet: SBVS316

<sup>(2)</sup> The absolute maximum rating is 3.6 V or  $(V_{IN} + 0.3 \text{ V})$ , whichever is less.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### **6.4 Thermal Information**

|                       |                                              | TPS7A11    |             |      |  |
|-----------------------|----------------------------------------------|------------|-------------|------|--|
|                       | THERMAL METRIC(1)                            | DRV (WSON) | YKA (DSBGA) | UNIT |  |
|                       |                                              | 6 PINS     | 5 PINS      |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 77.3       | 169.4       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 91.6       | 1.1         | °C/W |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 41.1       | 55.4        | °C/W |  |
| Ψлт                   | Junction-to-top characterization parameter   | 4.3        | 1.7         | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 41.0       | 55.6        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 18.6       | N/A         | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over T<sub>J</sub> =  $-40^{\circ}$ C to +125°C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V, V<sub>BIAS</sub> = V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.0 V, C<sub>IN</sub> = 2.2  $\mu$ F, C<sub>OUT</sub> = 2.2  $\mu$ F, and C<sub>BIAS</sub> = 0.1  $\mu$ F (unless otherwise noted); all typical values are at T<sub>J</sub> = 25°C

| PARAMETER                              |                                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                   | MIN   | TYP   | MAX  | UNIT |  |
|----------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|------|--|
|                                        | Nominal accuracy                   | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                                                                                             | -0.5  |       | 0.5  | %    |  |
|                                        |                                    | $\begin{array}{l} -20^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 85,  \text{DRV package} \\ \text{V}_{\text{OUT(NOM)}} + 0.5  \text{V} \leq \text{V}_{\text{IN}} \leq 3.3  \text{V}, \\ \text{V}_{\text{OUT(NOM)}} + 1.4  \text{V} \leq \text{V}_{\text{BIAS}} \leq 5.5  \text{V}, \\ 1  \text{mA} \leq \text{I}_{\text{OUT}} \leq 500  \text{mA} \end{array}$ | -1.25 |       | 1.25 |      |  |
|                                        | Accuracy over temperature          |                                                                                                                                                                                                                                                                                                                                                                   | -1.25 |       | 1.25 | %    |  |
|                                        |                                    |                                                                                                                                                                                                                                                                                                                                                                   | -1.5  |       | 1.5  |      |  |
| $\Delta V_{OUT}$ / $\Delta V_{IN}$     | V <sub>IN</sub> line regulation    | $V_{OUT(NOM)} + 0.5 V \le V_{IN} \le 3.3 V$                                                                                                                                                                                                                                                                                                                       |       | 0.001 |      | %/V  |  |
| ΔV <sub>OUT</sub> / ΔV <sub>BIAS</sub> | V <sub>BIAS</sub> line regulation  | V <sub>OUT(NOM)</sub> + 1.4 V ≤ V <sub>BIAS</sub> ≤ 5.5 V                                                                                                                                                                                                                                                                                                         |       | 0.03  |      | %/V  |  |
| ΔV <sub>OUT</sub> / ΔI <sub>OUT</sub>  | Load regulation                    | 0.1 mA ≤ I <sub>OUT</sub> ≤ 500 mA                                                                                                                                                                                                                                                                                                                                |       | 0.2   |      | %/A  |  |
|                                        | Bias pin current                   | T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 0 mA                                                                                                                                                                                                                                                                                                                    | 3     | 6     | 8    |      |  |
|                                        |                                    | -40°C < T <sub>J</sub> < 85°C, I <sub>OUT</sub> = 0 mA                                                                                                                                                                                                                                                                                                            |       |       | 11   | μΑ   |  |
| I <sub>Q(BIAS)</sub>                   |                                    | I <sub>OUT</sub> = 0 mA                                                                                                                                                                                                                                                                                                                                           |       |       | 14   |      |  |
|                                        |                                    | I <sub>OUT</sub> = 500 mA                                                                                                                                                                                                                                                                                                                                         |       |       | 60   |      |  |
|                                        |                                    | T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 0 mA                                                                                                                                                                                                                                                                                                                    |       | 1.6   | 2.1  |      |  |
|                                        | Input pip ourront(1)               | -40°C < T <sub>J</sub> < 85°C, I <sub>OUT</sub> = 0 mA                                                                                                                                                                                                                                                                                                            |       |       | 2.3  |      |  |
| $I_{Q(IN)}$                            | Input pin current <sup>(1)</sup>   | I <sub>OUT</sub> = 0 mA                                                                                                                                                                                                                                                                                                                                           |       |       | 2.6  | μA   |  |
|                                        |                                    | I <sub>OUT</sub> = 500 mA                                                                                                                                                                                                                                                                                                                                         |       |       | 11   |      |  |
| 1                                      | V <sub>BIAS</sub> shutdown current | -40°C < T <sub>J</sub> < 85°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V                                                                                                                                                                                                                                                     |       |       | 400  | nA   |  |
| ISHDN(BIAS)                            | V <sub>BIAS</sub> Shutdown current | -40°C < T <sub>J</sub> < 125°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V                                                                                                                                                                                                                                                    |       |       | 1200 | IIA  |  |
| I <sub>SHDN(IN)</sub>                  | V., shutdown current               | -40°C < T <sub>J</sub> < 85°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V                                                                                                                                                                                                                                                     |       |       | 1    | μA   |  |
|                                        | V <sub>IN</sub> shutdown current   | -40°C < T <sub>J</sub> < 125°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V                                                                                                                                                                                                                                                    |       |       | 3    | μΑ   |  |
| I                                      | Output current limit               | V <sub>OUT</sub> = 0.9 × V <sub>OUT(NOM)</sub> , YKA Package                                                                                                                                                                                                                                                                                                      | 625   | 920   | 1175 | mΛ   |  |
| I <sub>CL</sub>                        | Output curretit iiitiit            | V <sub>OUT</sub> = 0.9 × V <sub>OUT(NOM),</sub> DRV Package                                                                                                                                                                                                                                                                                                       | 700   | 990   | 1250 | mA   |  |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### **6.5 Electrical Characteristics (continued)**

over T<sub>J</sub> =  $-40^{\circ}$ C to +125 $^{\circ}$ C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V, V<sub>BIAS</sub> = V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.0 V, C<sub>IN</sub> = 2.2  $\mu$ F, C<sub>OUT</sub> = 2.2  $\mu$ F, and C<sub>BIAS</sub> = 0.1  $\mu$ F (unless otherwise noted); all typical values are at T<sub>J</sub> = 25 $^{\circ}$ C

| P                            | PARAMETER                                        | TEST CONDITIONS                                                                            | MIN  | TYP  | MAX  | UNIT              |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|-------------------|
| I <sub>sc</sub>              | Short circuit current limit                      | V <sub>OUT</sub> = 0 V                                                                     |      | 300  |      | mA                |
| V                            | V <sub>IN</sub> dropout voltage <sup>(2)</sup>   | V <sub>IN</sub> = V <sub>OUT(NOM)</sub> – 0.1 V, I <sub>OUT</sub> = 500 mA,<br>YKA package |      | 70   | 110  | mV                |
| $V_{DO(IN)}$                 | VIN diopodi voltage                              | V <sub>IN</sub> = V <sub>OUT(NOM)</sub> – 0.1 V, I <sub>OUT</sub> = 500 mA, DRV package    |      | 90   | 140  | IIIV              |
| V                            | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | I <sub>OUT</sub> = 500 mA                                                                  |      | 0.85 |      | V                 |
| $V_{DO(BIAS)}$               | VBIAS diopodi voltage                            | I <sub>OUT</sub> = 250 mA                                                                  |      | 0.75 | 1.0  | V                 |
|                              |                                                  | f = 1 kHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 50 mA                           |      | 64   |      |                   |
| V <sub>IN</sub> PSRR         | V <sub>IN</sub> power-supply rejection           | f = 100 kHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 50 mA                         |      | 37   |      | dB                |
| VINT OTAL                    | ratio                                            | f = 1 MHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 50 mA                           |      | 31   |      | uБ                |
|                              |                                                  | f = 1.5 MHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 50 mA                         |      | 35   | 35   |                   |
| V <sub>BIAS</sub> PSRR       | V <sub>BIAS</sub> power-supply rejection ratio   | f = 1 kHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 500 mA                          |      | 56   |      |                   |
|                              |                                                  | f = 100 kHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 500 mA                        |      | 43   |      | dB                |
|                              |                                                  | f = 1 MHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 500 mA                          |      | 33   |      |                   |
| V <sub>n</sub>               | Output voltage noise                             | Bandwidth = 10 Hz to 100 kHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 50 mA        |      | 93.9 |      | μV <sub>RMS</sub> |
| V                            | Bias supply UVLO                                 | V <sub>BIAS</sub> rising                                                                   | 1.46 | 1.54 | 1.63 | V                 |
| V <sub>UVLO(BIAS)</sub>      | bias supply 0 VEO                                | V <sub>BIAS</sub> falling                                                                  | 1.35 | 1.44 | 1.55 | V                 |
| V <sub>UVLO_HYST(BIAS)</sub> | Bias supply hysteresis                           | V <sub>BIAS</sub> hysteresis                                                               |      | 80   |      | mV                |
| V. n. n. n. m. n             | Input supply UVLO                                | V <sub>IN</sub> rising                                                                     | 645  | 675  | 710  | mV                |
| $V_{\text{UVLO(IN)}}$        | input supply OVLO                                | V <sub>IN</sub> falling                                                                    | 565  | 600  | 640  | IIIV              |
| V <sub>UVLO_HYST(IN)</sub>   | Input supply hysteresis                          | V <sub>IN</sub> hysteresis                                                                 |      | 75   |      | mV                |
| t <sub>STR</sub>             | Start-up time <sup>(3)</sup>                     |                                                                                            |      | 525  | 1200 | μs                |
| V <sub>HI(EN)</sub>          | EN pin logic high voltage                        |                                                                                            | 0.9  |      |      | V                 |
| V <sub>LO(EN)</sub>          | EN pin logic low voltage                         |                                                                                            |      |      | 0.4  | V                 |
| I <sub>EN</sub>              | EN pin current                                   | EN = 5.5 V                                                                                 |      | 10   |      | nA                |
| R <sub>PULLDOWN</sub>        | Pulldown resistor                                | V <sub>BIAS</sub> = 3.3 V, P version only                                                  |      | 120  |      | Ω                 |
| т                            | Thermal shutdown                                 | Shutdown, temperature rising                                                               |      | 160  |      | °C                |
| $T_{SD}$                     | temperature                                      | Reset, temperature falling                                                                 |      | 145  |      | C                 |

<sup>(1)</sup> This is the current flowing from  $V_{IN}$  to GND.

 <sup>(2)</sup> Dropout is not measured for V<sub>OUT</sub> < 1.0 V.</li>
 (3) Startup time = time from EN assertion to 0.95 × V<sub>OUT(NOM)</sub>.



### **6.6 Typical Characteristics**

at operating temperature  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.5 V,  $V_{BIAS}$  =  $V_{OUT(NOM)}$  + 1.4 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 2.2  $\mu$ F, and  $C_{BIAS}$  = 0.1  $\mu$ F (unless otherwise noted)





at operating temperature  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.5 V,  $V_{BIAS}$  =  $V_{OUT(NOM)}$  + 1.4 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 2.2  $\mu$ F, and  $C_{BIAS}$  = 0.1  $\mu$ F (unless otherwise noted)





at operating temperature  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.5 V,  $V_{BIAS}$  =  $V_{OUT(NOM)}$  + 1.4 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 2.2  $\mu$ F, and  $C_{BIAS}$  = 0.1  $\mu$ F (unless otherwise noted)



Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SBVS316

at operating temperature  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.5 V,  $V_{BIAS}$  =  $V_{OUT(NOM)}$  + 1.4 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 2.2  $\mu$ F, and  $C_{BIAS}$  = 0.1  $\mu$ F (unless otherwise noted)





at operating temperature  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.5 V,  $V_{BIAS}$  =  $V_{OUT(NOM)}$  + 1.4 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 2.2  $\mu$ F, and  $C_{BIAS}$  = 0.1  $\mu$ F (unless otherwise noted)



Product Folder Links: TPS7A11

at operating temperature  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.5 V,  $V_{BIAS}$  =  $V_{OUT(NOM)}$  + 1.4 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  =  $C_{OUT}$  = 2.2  $\mu$ F, and  $C_{BIAS}$  = 0.1  $\mu$ F (unless otherwise noted)

Product Folder Links: TPS7A11





図 6-32. Enable High and Low Threshold vs Temperature



### 7 Detailed Description

#### 7.1 Overview

The TPS7A11 is a low-input, ultra-low dropout, and low quiescent current linear regulator that is optimized for excellent transient performance. These characteristics make the device ideal for most battery-powered applications. The implementation of the BIAS pin on the TPS7A11 vastly improves efficiency of low-voltage output applications by allowing the use of a pre-regulated, low-voltage input supply that offers sub-band-gap output voltages. This low-dropout regulator (LDO) offers foldback current limit, shutdown, thermal protection, high output voltage accuracy of 1.5% over the recommended junction temperature range, and optional active discharge.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Excellent Transient Response

The TPS7A11 responds quickly to a transient on the input supply (line transient) or the output current (load transient) resulting from the device high input impedance and low output impedance across frequency. This same capability also means that the device has a high power-supply rejection ratio (PSRR) and low internal noise floor  $(e_n)$ . The LDO approximates an ideal power supply with outstanding line and load transient performance.

The choice of external component values optimizes the small- and large-signal response; see the *Input and Output Capacitor Requirements* section for proper capacitor selection.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

### 7.3.1.1 Global Undervoltage Lockout (UVLO)

The TPS7A11 uses two undervoltage lockout circuits: one on the BIAS pin and one on the IN pin to prevent the device from turning on before either  $V_{BIAS}$  and  $V_{IN}$  rise above their lockout voltages. The two UVLO signals are connected internally through an AND gate, as shown in  $\boxtimes$  7-1, that allows the device to be turned off when either of these rails are below the lockout voltage.



図 7-1. Global UVLO circuit

#### 7.3.2 Active Discharge

The active discharge option has an internal pulldown MOSFET that connects a  $120-\Omega$  resistor to ground when the device is disabled in order to actively discharge the output voltage. The active discharge circuit is activated by driving the enable pin to logic low to disable the device, or when the device is in thermal shutdown.

The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the 120- $\Omega$  pulldown resistor.  $\gtrsim$  1 calculates this time:

$$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$

Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the device-rated current.

#### 7.3.3 Enable Pin

The enable pin for the device is active high. The output of the device is turned on when the enable pin voltage is greater than the EN pin logic high voltage, and the output of the device is turned off when the enable pin voltage is less than the EN pin logic low voltage. A voltage less than the EN pin logic low voltage on the enable pin disables all internal circuits.

#### 7.3.4 Sequencing Requirement

The IN, BIAS, and EN pin voltages can be sequenced in any order without causing damage to the device. The start up is always monotonic regardless of the sequencing order or the ramp rates of the IN, BIAS, and EN pins. For optimum device performance,  $V_{BIAS}$  should be present before enabling the device because the device internal circuitry is powered by  $V_{BIAS}$ . For part numbers with an A following the voltage digits (example: TPS7A11xxPA), the shutdown current is independent of sequencing. For part numbers without an A following the voltage digits (example: TPS7A11xxP), the shutdown current into the BIAS input may increase by approximately 2  $\mu$ A if the BIAS supply was present before the LDO was enabled and then disabled. This behavior can be avoided with part numbers without an A by applying a logic high enable signal before applying the BIAS supply.

See the Recommended Operating Conditions table for proper voltage ranges of the IN, BIAS, and EN pins.

#### 7.3.5 Internal Foldback Current Limit

The internal foldback current limit circuit is used to protect the LDO against high-load current faults or shorting events. The foldback mechanism lowers the current limit as the output voltage decreases and limits power

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

15

dissipation during short-circuit events, while still allowing for the device to operate at the rated output current; see  $\boxtimes$  6-12.

For example, when  $V_{OUT}$  is 90% of  $V_{OUT(nom)}$ , the current limit is  $I_{CL}$  (typical); however, if  $V_{OUT}$  is forced to 0 V, the current limit is  $I_{SC}$  (typical). In many LDOs, the foldback current limit can prevent start up into a constant-current load or a negatively-biased output. A brick-wall current limit is when there is an abrupt current stop after the current limit is reached. The foldback mechanism for this device goes into a brick-wall current limit when  $V_{OUT}$  is 90% of  $V_{OUT(nom)}$ , thus limiting current to  $I_{CL}$  (typical). When  $V_{OUT}$  is approximately 0 V, current is limited to  $I_{SC}$  (typical) in order to provide normal start up into a variety of loads. Thermal shutdown can be activated during a current-limit event because of the high power dissipation typically found in these conditions. To provide proper operation of the current limit, minimize the inductances to the input and load. Continuous operation in current limit is not recommended.

#### 7.3.6 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the thermal junction temperature ( $T_J$ ) of the main pass-FET rises to the thermal shutdown temperature ( $T_{SD}$ ) for shutdown listed in the *Electrical Characteristics* table. Thermal shutdown hysteresis ensures that the LDO resets again (turns on) when the temperature falls to  $T_{SD}$  for reset.

The thermal time constant of the semiconductor die is fairly short, and thus the device may cycle on and off when thermal shutdown is reached until the power dissipation is reduced.

For reliable operation, limit the junction temperature to a maximum of 125°C. Operation above 125°C causes the device to exceed the operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above a junction temperature of 125°C reduces long-term reliability.

A fast start up when  $T_J > T_{SD}$  for reset (typical, outside of the specified operation range) causes the device thermal shutdown to assert at  $T_{SD}$  for reset, and prevents the device from turning on until the junction temperature is reduced below  $T_{SD}$  for reset.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SBVS316



#### 7.4 Device Functional Modes

The device has the following modes of operation:

- · Normal operation: The device regulates to the nominal output voltage
- Dropout operation: The pass element operates as a resistor and the output voltage is set as V<sub>IN</sub> V<sub>DO</sub>
- · Disabled: The output of the device is disabled and the discharge circuit is activated

表 7-1 shows the conditions that lead to the different modes of operation.

表 7-1. Device Functional Mode Comparison

| ac                                                           |                                                                 |                                                              |                                       |                                    |                                                  |  |
|--------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|------------------------------------|--------------------------------------------------|--|
| OPERATING MODE                                               | PARAMETER                                                       |                                                              |                                       |                                    |                                                  |  |
| OPERATING MODE                                               | V <sub>IN</sub>                                                 | V <sub>BIAS</sub>                                            | V <sub>EN</sub>                       | I <sub>OUT</sub>                   | TJ                                               |  |
| Normal mode                                                  | $V_{IN} > V_{OUT (nom)} + V_{DO}$<br>and $V_{IN} > V_{IN(min)}$ | $V_{BIAS} > V_{OUT} + V_{DO(BIAS)}$                          | $V_{EN} > V_{HI(EN)}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for shutdown    |  |
| Dropout mode                                                 | $V_{IN(min)} < V_{IN} < V_{OUT}$ $(nom) + V_{DO(IN)}$           | V <sub>BIAS</sub> < V <sub>OUT</sub> + V <sub>DO(BIAS)</sub> | $V_{EN} > V_{HI(EN)}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for shutdown    |  |
| Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub>                         | V <sub>BIAS</sub> < V <sub>BIAS(UVLO)</sub>                  | V <sub>EN</sub> < V <sub>LO(EN)</sub> | _                                  | T <sub>J</sub> > T <sub>SD</sub> for<br>shutdown |  |

#### 7.4.1 Normal Mode

The device regulates the output to the nominal output voltage when all normal mode conditions in 表 7-1 are met.

#### 7.4.2 Dropout Mode

The device is not in regulation, and the output voltage tracks the input voltage minus the voltage drop across the pass element of the device. In this mode, the PSRR, noise, and transient performance of the device are significantly degraded.

#### 7.4.3 Disable Mode

In this mode the pass element is turned off, the internal circuits are shut down, and the output voltage is actively discharged to ground by an internal resistor.

Product Folder Links: TPS7A11

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

17

### 8 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 8.1 Application Information

Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and how to best implement them to achieve a reliable design.

#### 8.1.1 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and bias pins. Multilayer ceramic capacitors are the industry standard for these types of applications, but must be used with good judgment. Ceramic capacitors that use X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature. Avoid Y5V-rated capacitors because of large variations in capacitance. Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. As a rule of thumb, assume that effective capacitance decreases by as much as 50%. The input, output, and bias capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

#### 8.1.2 Input and Output Capacitor Requirements

A minimum input ceramic capacitor is required for stability. A minimum output ceramic capacitor is also required for stability, refer to the *Recommended Operating Conditions* table for the minimum capacitors values.

The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. A higher-value input capacitor may be necessary if large, fast rise-time load or line transients are anticipated, or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor larger than the minimum value specified in the *Recommended Operating Conditions* table.

Although a bias capacitor is not required, connect a 0.1-µF ceramic capacitor from BIAS to GND for best analog design practice. This capacitor counteracts reactive bias sources if the source impedance is not sufficiently low. Place the input, output, and bias capacitors as close as possible to the device to minimize trace parasitics.

### 8.1.3 Load Transient Response

The load-step transient response is the output voltage response by the LDO to a step in load current while output voltage regulation is maintained. See  $\boxtimes$  6-20 to  $\boxtimes$  6-23 for typical load transient response. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions in  $\boxtimes$  8-1 are broken down as described in this section. Regions A, E, and H are where the output voltage is in steady-state operation.



図 8-1. Load Transient Waveform

Product Folder Links: TPS7A11

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

During transitions from a light load to a heavy load, the:

- Initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B)
- Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C)

During transitions from a heavy load to a light load, the:

- Initial voltage rise results from the LDO sourcing a large current, and leads to an increase in the output capacitor charge (region F)
- Recovery from the rise results from the LDO decreasing its sourcing current in combination with the load discharging the output capacitor (region G)

A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor.

#### 8.1.4 Dropout Voltage

Generally, the dropout voltage often refers to the minimum voltage difference between the input and output voltage ( $V_{DO} = V_{IN} - V_{OUT}$ ) that is required for regulation. When  $V_{IN} - V_{OUT}$  drops below the required  $V_{DO}$  for the given load current, the device functions as a resistive switch and does not regulate output voltage. Dropout voltage is linearly proportional to the output current because the device is operating as a resistive switch, see  $\boxtimes$  6-4 and  $\boxtimes$  6-5.

Dropout voltage is also affected by the drive strength for the gate of the pass element, which is nonlinear with respect to  $V_{BIAS}$  on this device because of the inherited nonlinearity of the pass element gate capacitance, see  $\boxtimes$  6-7.

#### 8.1.5 Behavior During Transition From Dropout Into Regulation

Some applications may have transients that place this device into dropout, especially when this device can be powered from a battery with relatively high ESR. The load transient saturates the output stage of the error amplifier when the pass element is driven fully on, making the pass element function like a resistor from  $V_{IN}$  to  $V_{OUT}$ . The error amplifier response time to this load transient is limited because the error amplifier must first recover from saturation and then places the pass element back into active mode. During this time,  $V_{OUT}$  overshoots because the pass element is functioning as a resistor from  $V_{IN}$  to  $V_{OUT}$ .

When  $V_{IN}$  ramps up slowly for start-up, the slow ramp-up voltage may place the device in dropout. As with many other LDOs, the output can overshoot on recovery from this condition. However, this condition is easily avoided through the use of the enable signal.

If operating under these conditions, apply a higher dc load or increase the output capacitance to reduce the overshoot. These solutions provide a path to dissipate the excess charge.

#### 8.1.6 Undervoltage Lockout Circuit Operation

The  $V_{IN}$  UVLO circuit makes sure that the device remains disabled before the input supply reaches the minimum operational voltage range. The  $V_{IN}$  UVLO circuit also makes sure that the device shuts down when the input supply collapses. Similarly, the  $V_{BIAS}$  UVLO circuit makes sure that the device stays disabled before the bias supply reaches the minimum operational voltage range. The  $V_{BIAS}$  UVLO circuit also makes sure that the device shuts down when the bias supply collapses.

- Region A: The device does not start until the input or bias voltage reaches the UVLO rising threshold
- Region B: Normal operation, regulating device
- Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hystersis). The
  output may fall out of regulation but the device is still enabled.
- Region D: Normal operation, regulating device

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

19

- Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the
  output falls as a result of the load and active discharge circuit. The device is re-enabled when the UVLO
  rising threshold is reached and a normal start-up follows.
- Region F: Normal operation followed by the input or bias falling to the UVLO falling threshold
- Region G: The device is disabled when the input or bias voltages fall below the UVLO falling threshold to 0 V.
   The output falls as a result of the load and active discharge circuit.



図 8-2. Typical V<sub>IN</sub> or V<sub>BIAS</sub> UVLO Circuit Operation

#### 8.1.7 Power Dissipation (P<sub>D</sub>)

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

式 2 calculates the maximum allowable power dissipation for the device in a given package:

$$P_{D-MAX} = [(T_J - T_A) / R_{\theta JA}]$$
 (2)

式 3 represents the actual power being dissipated in the device:

$$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$

$$(3)$$

Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A11 allows for maximum efficiency across a wide range of output voltages.

The main heat conduction path for the device depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air.

The maximum power dissipation determines the maximum allowable junction temperature  $(T_J)$  for the device. According to  $\not \equiv 4$ , maximum power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ . The equation is rearranged in  $\not \equiv 5$  for output current.

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{4}$$

$$I_{OUT} = (T_J - T_A) / [R_{\theta,JA} \times (V_{IN} - V_{OUT})]$$
 (5)

Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in the *Electrical Characteristics* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the DRV package junction-to-case (bottom) thermal resistance ( $R_{\theta JC(bot)}$ ) plus the thermal resistance contribution by the PCB copper.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 8.1.8 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi (Ψ) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics (Ψ<sub>.IT</sub> and  $\Psi_{\rm JB}$ ) are used in accordance with  $\pm$  6 and are given in the *Electrical Characteristics* table.

$$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \text{ and } \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$
(6)

where:

- $P_D$  is the power dissipated as explained in  $\pm 3$
- $T_T$  is the temperature at the center-top of the device package  $T_B$  is the PCB surface temperature measured 1 mm from the device package and centered on the package

#### 8.1.9 Recommended Area for Continuous Operation

The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is shown in 🗵 8-3 and can be separated into the following regions:

- Dropout voltage limits the minimum differential voltage between the input and the output  $(V_{IN} V_{OUT})$  at a given output current level; see the *Dropout Voltage* section for more details.
- The rated output current limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification.
- The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability.
  - 式 5 provides the shape of the slope. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO, thus when  $V_{IN} - V_{OUT}$ increases the output current must decrease.
- The rated input voltage range governs both the minimum and maximum of  $V_{IN} V_{OUT}$ .



図 8-3. Continuous Operation Diagram With Description of Regions

Product Folder Links: TPS7A11



### 8.2 Typical Application



図 8-4. High Efficiency Supply From a Rechargeable Battery

#### 8.2.1 Design Requirements

表 8-1 lists the parameters for this design example.

表 8-1. Design Parameters

| DESIGN PARAMETER  | EXAMPLE VALUE                   |
|-------------------|---------------------------------|
| V <sub>IN</sub>   | 1.2 V                           |
| V <sub>BIAS</sub> | 2.4 V (min)                     |
| V <sub>OUT</sub>  | 1.0 V                           |
| I <sub>OUT</sub>  | 150 mA (typical), 500 mA (peak) |

#### 8.2.2 Detailed Design Procedures

This design example is powered by a rechargeable battery that can be a building block in many portable applications. Noise-sensitive portable electronics require an efficient small-size solution for their power supply. Traditional LDOs are known for their low efficiency in contrast to the low-input, low-output voltage (LILO) LDOs such as the TPS7A11. The use of a bias rail in the TPS7A11 allows the device to operate at a lower input voltage, thus reducing the power dissipation across the die and maximizing device efficiency. 式 7 calculates the efficiency for this design.

Efficiency = 
$$\eta = P_{OUT}/P_{IN} \times 100 \% = (V_{OUT} \times I_{OUT})/(V_{IN} \times I_{IN} + V_{BIAS} \times I_{BIAS}) \times 100 \%$$
 (7)

式 7 reduces to 式 8 because the design example load current is much greater than the quiescent current of the bias rail.

Efficiency = 
$$\eta = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN}) \times 100\%$$
 (8)

Copyright © 2023 Texas Instruments Incorporated

Product Folder Links: *TPS7A11* 

#### 8.2.3 Application Curve

図 8-5 shows a plot of the calculated efficiency.



 $V_{IN}$  =  $V_{EN}$  = 1.2 V,  $C_{IN}$  = 2.2  $\mu$ F,  $V_{OUT}$  = 1.0 V,  $C_{OUT}$  = 2.2  $\mu$ F,  $V_{BIAS}$  = 2.4 V,  $C_{BIAS}$  = 0.1  $\mu$ F

図 8-5. TPS7A11 Output Efficiency at 1.2 V<sub>IN</sub> and 1.0 V<sub>OUT</sub>

### 9 Power Supply Recommendations

This device is designed to operate from an input supply voltage range of 0.75 V to 3.3 V and a bias supply voltage range of 1.7 V to 5.5 V. The input and bias supplies must be well regulated and free of spurious noise. To make sure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least  $V_{OUT(nom)} + 0.5 V$  and  $V_{BIAS} = V_{OUT(nom)} + V_{DO(BIAS)}$ .



### 10 Layout

### 10.1 Layout Guidelines

For correct printed circuit board (PCB) layout, follow these guidelines:

- Place input, output, and bias capacitors as close to the device as possible
- Use copper planes for device connections to optimize thermal performance
- Place thermal vias around the device to distribute heat

### 10.2 Layout Examples



図 10-1. Recommended Layout for YKA Package



図 10-2. Recommended Layout for DRV Package

Product Folder Links: TPS7A11

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A11. The TPS720xxDRVEVM evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 11.1.2 Spice Model

Spice models for this device are available through the for the TPS7A11 product folder under the *Tool and Software* tab.

#### 11.1.3 Device Nomenclature

表 11-1. Device Nomenclature<sup>(1) (2)</sup>

| PRODUCT | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 50 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V).</li> <li>(P), when present, indicates the active discharge option.</li> <li>(A), when present, indicates the BIAS shutdown current is independent of sequencing. See the Sequencing Requirement section.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> <li>() indicates optional placeholders.</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on <a href="https://www.ti.com">www.ti.com</a>.

#### 11.2 Documentation Support

### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS720xxDRVEVM Evaluation Module user's guide
- Texas Instruments, Using New Thermal Metrics application report
- Texas Instruments, AN-1112 DSBGA Wafer Level Chip Scale Package application report
- Texas Instruments, TIDA-01566 Light Load Efficient, Low Noise Power Supply Reference Design for Wearables and IoT design guide

#### 11.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

Product Folder Links: TPS7A11

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

25

<sup>(2)</sup> Output voltages from 0.5 V to 3.0 V in 50-mV increments are available. Contact the factory for details and availability.



#### 11.5 Trademarks

TI  $E2E^{\mathsf{TM}}$  is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 11.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 11.7 用語集

TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。

### Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2023 Texas Instruments Incorporated

Product Folder Links: TPS7A11

www.ti.com

9-Nov-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS7A1105PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | G                |
| TPS7A1105PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | G                |
| TPS7A1106PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R6H             |
| TPS7A1106PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R6H             |
| TPS7A1106PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R6H             |
| TPS7A1106PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R6H             |
| TPS7A1106PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | Н                |
| TPS7A1106PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | Н                |
| TPS7A11075PYKAR       | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | I                |
| TPS7A11075PYKAR.A     | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | I                |
| TPS7A1108PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R7H             |
| TPS7A1108PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R7H             |
| TPS7A1108PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R7H             |
| TPS7A1108PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R7H             |
| TPS7A1109PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | J                |
| TPS7A1109PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | J                |
| TPS7A11105PDRVR       | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R9H             |
| TPS7A11105PDRVR.A     | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R9H             |
| TPS7A11105PDRVT       | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R9H             |
| TPS7A11105PDRVT.A     | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R9H             |
| TPS7A11105PYKAR       | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | K                |
| TPS7A11105PYKAR.A     | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | K                |
| TPS7A1110PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R8H             |
| TPS7A1110PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R8H             |
| TPS7A1110PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R8H             |
| TPS7A1110PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1R8H             |
| TPS7A1110PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | L                |
| TPS7A1110PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | L                |
| TPS7A1111PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RAH             |





www.ti.com 9-Nov-2025

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS7A1111PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RAH             |
| TPS7A1111PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RAH             |
| TPS7A1111PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RAH             |
| TPS7A1111PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | 3                |
| TPS7A1111PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | 3                |
| TPS7A1112PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RBH             |
| TPS7A1112PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RBH             |
| TPS7A1112PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RBH             |
| TPS7A1112PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RBH             |
| TPS7A1112PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | U                |
| TPS7A1112PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | U                |
| TPS7A1115PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RCH             |
| TPS7A1115PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RCH             |
| TPS7A1115PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RCH             |
| TPS7A1115PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RCH             |
| TPS7A1118PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RDH             |
| TPS7A1118PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RDH             |
| TPS7A1118PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RDH             |
| TPS7A1118PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RDH             |
| TPS7A1118PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | M                |
| TPS7A1118PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | M                |
| TPS7A1119PYKAR        | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | D                |
| TPS7A1119PYKAR.A      | Active     | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | D                |
| TPS7A1125PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1REH             |
| TPS7A1125PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1REH             |
| TPS7A1125PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1REH             |
| TPS7A1125PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1REH             |
| TPS7A1128PDRVR        | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RFH             |
| TPS7A1128PDRVR.A      | Active     | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RFH             |
| TPS7A1128PDRVT        | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RFH             |
| TPS7A1128PDRVT.A      | Active     | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RFH             |





www.ti.com

9-Nov-2025

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (-)    | (=)           |                 |                       | (-)  | (4)                           | (5)                        |              | (5)          |
| TPS7A1128PYKAR        | Active | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | N            |
| TPS7A1128PYKAR.A      | Active | Production    | DSBGA (YKA)   5 | 12000   LARGE T&R     | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | N            |
| TPS7A1130PDRVR        | Active | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RGH         |
| TPS7A1130PDRVR.A      | Active | Production    | WSON (DRV)   6  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RGH         |
| TPS7A1130PDRVT        | Active | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RGH         |
| TPS7A1130PDRVT.A      | Active | Production    | WSON (DRV)   6  | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1RGH         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 11-Feb-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing | Pins | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|------|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A1105PYKAR  | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1106PDRVR  | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1106PDRVT  | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1106PYKAR  | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A11075PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1108PDRVR  | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1108PDRVT  | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1109PYKAR  | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A11105PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A11105PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A11105PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1110PDRVR  | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1110PDRVT  | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1110PYKAR  | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1111PDRVR  | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1111PDRVT  | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Feb-2025

| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A1111PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1112PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1112PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1112PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1115PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1115PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1118PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1118PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1118PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1119PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1125PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1125PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1128PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1128PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1128PYKAR | DSBGA           | YKA                | 5    | 12000 | 180.0                    | 8.4                      | 0.9        | 1.25       | 0.48       | 2.0        | 8.0       | Q1               |
| TPS7A1130PDRVR | WSON            | DRV                | 6    | 3000  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7A1130PDRVT | WSON            | DRV                | 6    | 250   | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



www.ti.com 11-Feb-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| TPS7A1105PYKAR  | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1106PDRVR  | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1106PDRVT  | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1106PYKAR  | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A11075PYKAR | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1108PDRVR  | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1108PDRVT  | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1109PYKAR  | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A11105PDRVR | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A11105PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A11105PYKAR | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1110PDRVR  | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1110PDRVT  | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1110PYKAR  | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1111PDRVR  | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1111PDRVT  | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1111PYKAR  | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1112PDRVR  | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |



# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Feb-2025

| Device         | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| TPS7A1112PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1112PYKAR | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1115PDRVR | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1115PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1118PDRVR | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1118PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1118PYKAR | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1119PYKAR | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1125PDRVR | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1125PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1128PDRVR | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1128PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |
| TPS7A1128PYKAR | DSBGA        | YKA             | 5    | 12000 | 182.0       | 182.0      | 20.0        |
| TPS7A1130PDRVR | WSON         | DRV             | 6    | 3000  | 210.0       | 185.0      | 35.0        |
| TPS7A1130PDRVT | WSON         | DRV             | 6    | 250   | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





DIE SIZE BALL GRID ARRAY



NOTES:

NanoFree Is a trademark of Texas Instruments.

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月