# Errata

# AM62Lx Sitara™ Processors Silicon Errata, Silicon Revision 1.0



#### **ABSTRACT**

This document describes the known exceptions to the functional specifications (advisories). This document may also contain usage notes. Usage notes describe situations where the device's behavior may not match presumed or documented behavior. This may include behaviors that affect device performance or functional correctness.

# **Table of Contents**

| 1 Usage Notes and Advisories Matrices | 2 |
|---------------------------------------|---|
| 2 Silicon Usage Notes and Advisories  | 3 |
| 3 Revision History                    |   |



# 1 Usage Notes and Advisories Matrices

Table 1-1 lists all usage notes and the applicable silicon revision(s). Table 1-2 lists all advisories, modules affected, and the applicable silicon revision(s).

# **Table 1-1. Usage Notes Matrix**

| MODULE | DESCRIPTION                                                                                      | SILICON REVISIONS<br>AFFECTED |
|--------|--------------------------------------------------------------------------------------------------|-------------------------------|
|        |                                                                                                  | AM62Lx 1.0                    |
| DDR    | i2330 DDRSS Register Configuration Tool Updates                                                  | YES                           |
| OSPI   | i2351 OSPI: Direct Access Controller (DAC) does not support Continuous Read mode with NAND Flash | YES                           |

### **Table 1-2. Advisories Matrix**

| MODULE | DESCRIPTION                                                                                                 | SILICON REVISIONS<br>AFFECTED |
|--------|-------------------------------------------------------------------------------------------------------------|-------------------------------|
|        |                                                                                                             | AM62Lx 1.0                    |
| BCDMA  | i2431 BCDMA: RX Channel can lockup in certain scenarios                                                     | YES                           |
| Boot   | i2435 Boot: ROM timeout for eMMC boot too long                                                              | YES                           |
| Boot   | i2465 Boot: EMMC boot mode is slower than expected                                                          | YES                           |
| Boot   | i2469 Boot: ROM NOBOOT boot mode is not functional                                                          | YES                           |
| Boot   | i2470 Boot: USB-DFU primary boot mode fails to transition to backup boot mode                               | YES                           |
| Boot   | i2471 Boot: Certain primary/backup boot mode combinations fail                                              | YES                           |
| Boot   | i2473 Boot: eMMC boot may fail                                                                              | YES                           |
| Boot   | i2474 Boot: Certain second stage binaries fail for block based boot modes                                   | YES                           |
| CPSW   | i2208 CPSW: ALE IET Express Packet Drops                                                                    | YES                           |
| CPSW   | i2401 CPSW: Host Timestamps Cause CPSW Port to Lock up                                                      | YES                           |
| Debug  | i2461 Debug: Wait-In-Reset (WIR) mode is not functional                                                     | YES                           |
| MCAN   | i2278 MCAN: Message Transmit order not guaranteed from dedicated Tx Buffers configured with same Message ID | YES                           |
| MCAN   | i2279 MCAN: Specification Update for dedicated Tx Buffers and Tx Queues configured with same Message ID     | YES                           |
| MMCHS  | i2312 MMCSD: HS200 and SDR104 Command Timeout Window Too Small                                              | YES                           |
| OSPI   | i2189 OSPI: Controller PHY Tuning Algorithm                                                                 | YES                           |
| OSPI   | i2249 OSPI: Internal PHY Loopback and Internal Pad Loopback clocking modes with DDR timing inoperable       | YES                           |
| OSPI   | i2383 OSPI: 2-byte address is not supported in PHY DDR mode                                                 | YES                           |
| PRG    | i2253 PRG: CTRL_MMR STAT registers are unreliable indicators of POK threshold failure                       | YES                           |
| USART  | i2310 USART: Erroneous clear/trigger of timeout interrupt                                                   | YES                           |
| USART  | i2311 USART Spurious DMA Interrupts                                                                         | YES                           |
| USB    | i2409 USB: USB2 PHY locks up due to short suspend                                                           | YES                           |

# 1.1 Devices Supported

This document supports the following devices:

AM62Lx

Reference documents for the supported devices are:

- AM62Lx Processors Technical Reference Manual (SPRUJB4)
- AM62Lx Processors Data Sheet (SPRSPA1)



# 2 Silicon Usage Notes and Advisories

This section lists the usage notes and advisories for this silicon revision.

# 2.1 Silicon Usage Notes

i2330

**DDRSS Register Configuration Tool Updates** 

**Details:** 

The DDR Register Configuration Tool provides custom register settings based on system level details such as the architecture (density, data width, ranks) of the DDR device, frequency of operation, and IO settings determined through board simulations. This tool may be updated over time to support new devices and/or features, fix issues identified with the tool, and most importantly, capture work-arounds of errata or recent updates identified to register calculations which improve performance, signal integrity, or timing relationships between signals.

Workaround(s):

In order to ensure that parameters are set appropriately based on lessons learned and reduce the risk of functional failure, the latest DDR register configuration tool should always be used to generate register values. As the DDR register configuration tool can periodically be updated, the revision history of the tool should be reviewed and evaluated whether tool changes apply to existing systems. When applicable, the configuration of an existing system should be updated appropriately. The latest version of the tool can be found at <a href="http://dev.ti.com/sysconfig">http://dev.ti.com/sysconfig</a>, and choosing DDR Configuration under Software Product drop down for the applicable device that is being used.

i2351

OSPI: Direct Access Controller (DAC) does not support Continuous Read mode with NAND Flash

Details:

The OSPI Direct Access Controller (DAC) doesn't support Continuous Read mode with NAND Flash since the OSPI controller can deassert the CSn signal (by design intent) to the Flash memory between internal DMA bus requests to the OSPI controller.

The issue occurs because "Continuous Read" mode offered by some OSPI/QSPI NAND Flash memories requires the Chip Select input to remain asserted for an entire burst transaction.

The SoC internal DMA controllers and other initiators are limited to 1023 B or smaller transactions, and arbitration/queuing can happen both inside of the various DMA controllers or in the interconnect between any DMA controller and the OSPI peripheral. This results in delays in bus requests to the OSPI controller that result in the external CSn signal being deasserted.

NOR Flash memories are not affected by CSn de-assertion and Continuous Read mode works as expected.

Workaround(s):

Software can use page/buffered read modes to access NAND flash.

#### 2.2 Silicon Advisories

#### i2189

# **OSPI: Controller PHY Tuning Algorithm**

**Details:** 

The OSPI controller uses a DQS signal to sample data when the PHY Module is enabled. However, there is an issue in the module which requires that this sample must occur within a window defined by the internal clock. Read operations are subject to external delays, which change with temperature. In order to guarantee valid reads at any temperature, a special tuning algorithm must be implemented which selects the most robust TX, RX, and Read Delay values.

# Workaround(s):

The workaround for this bug is described in detail in SPRACT2. To sample data under some PVT conditions, it is necessary to increment the Read Delay field to shift the internal clock sampling window. This allows sampling of the data anywhere within the data eye. However, this has these side effects:

- 1. PHY Pipeline mode must be enabled for all read operations. Because PHY Pipeline mode must be disabled for writes, reads and writes must be handled separately.
- 2. Hardware polling of the busy bit is broken when the workaround is in place, so SW polling must be used instead. Writes must occur through DMA accesses, within page boundaries, to prevent interruption from either the host or the flash device. Software must poll the busy bit between page writes. Alternatively, writes can be performed in non-PHY mode with hardware polling enabled.
- STIG reads must be padded with extra bytes, and the received data must be rightshifted.

#### i2208

#### CPSW: ALE IET Express Packet Drops

#### **Details:**

This issue impacts the following Module:

The issue with ALE is due to CPSW frequency and IET operation with short express traffic and pre-empted packets that get pre-empted between 60-69 bytes on non-10G capable ports.

If an IET pre-emptible packet get interrupted at 60-69 bytes, the lookup will occur when the next chunk arrives. The CPSW only gives the ALE 64 bytes from the pre-emptible MAC.

As a result, a short express traffic lookup will start at the end of a 64 byte express traffic, but when the pre-empted queue continues, the pre-empted traffic will complete the 64 bytes and attempt a lookup for the pre-empt packet. But this lookup is less that 64 clocks from the express lookup start, so the express lookup will be aborted(express traffic dropped) and start the new lookup for the pre-empted traffic.

Rules to induce the issue:

- You are in IET (Interspersed Express Traffic) mode on ports not capable of 5/10G operation
- 2. Remote express packets can be preempt packets as low as 60 bytes
- 3. Pre-empt packet traffic that is 128 bytes or more.
- 4. Express traffic that interrupts the pre-empt traffic between 60-69 bytes.
- 5. A short express traffic immediately followed by the continuation of the pre-empt traffic.
  - a. Gap between express frame and pre-empt frame be its minimum.
- 6. The CPSW frequency is at its lowest capability for the speeds required.



*i2208* (continued)

CPSW: ALE IET Express Packet Drops

Workaround(s):

During IET negotiation, tell the remote to fragment at 128 bytes.

i2249

OSPI: Internal PHY Loopback and Internal Pad Loopback clocking modes with DDR timing inoperable

**Details** 

The OSPI Internal PHY Loopback mode and Internal Pad Loopback mode uses "launch edge as capture edge" (same edge capture, or 0-cycle timing).

The programmable receive delay line (Rx PDL) is used to compensate for the round trip delay (Tx clock to Flash device, Flash clock to output and Flash data to Controller).

In the case of internal and IO loopback modes, the total delay of the Rx PDL is not sufficient to compensate for the round trip delay, and thus these modes cannot be used.

The table below describes the recommended clocking topologies in the OSPI controller. All other modes not described here are affected by the advisory in DDR mode and are not recommended clocking topologies.

Table 2-1. OSPI Clocking Topologies

| Clocking Mode<br>Terminology        | CONFIG_REG.PHY<br>_MODE_ENABLE | READ_DATA_CAPT<br>URE.BYPASS       | READ_DATA_CAPT<br>URE.DQS_EN | Board implementation                                          |
|-------------------------------------|--------------------------------|------------------------------------|------------------------------|---------------------------------------------------------------|
| No Loopback, no<br>PHY              | 0 (PHY disabled)               | 1 (disable adapted loopback clock) | X                            | None. Relying on internal clock. Max freq 50MHz.              |
| External Board<br>Loopback with PHY | 1 (PHY enabled)                | 0 (enable adapted loopback clock)  | 0 (DQS disabled)             | External Board<br>Loopback<br>(OSPI_LOOPBACK_<br>CLK_SEL = 0) |
| DQS with PHY                        | 1 (PHY enabled)                | X (DQS enable has priority)        | 1 (DQS enabled)              | Memory strobe<br>connected to SOC<br>DQS pin                  |

#### Workaround

None. Please use one of the unaffected clocking modes based on the table in the description

i2253

PRG: CTRL MMR STAT registers are unreliable indicators of POK threshold failure

**Details** 

The POK overvoltage and undervoltage flags in the CTRL\_MMR PRG STAT registers are unreliable indicators of whether the POK has seen a failure. As a result, they are being marked as Reserved in the device Technical Reference Manual (TRM).

#### Workaround

The filtered POK output updates ESM flags.

Upon POK initialization (i.e. enable), the ESM flags should be cleared (due to comparisons carried out during the bandgap and / or the POK settling time). After this initial clear, the ESM flags can be used as a reliable indicator of failure (or no failure) from the POKs.

#### i2278

# MCAN: Message Transmit order not guaranteed from dedicated Tx Buffers configured with same Message ID

#### **Details**

The erratum is limited to the case when multiple Tx Buffers are configured with the same Message ID (TXBC.NDTB > 1).

Under the following conditions, a message may be transmitted out of order:

- Multiple Tx Buffers configured with the same Message ID
- · Tx requests for these Tx Buffers are submitted sequentially with delays between each

#### Workaround

#### Workaround #1:

After writing the Tx messages with same Message ID to the Message RAM, request transmission of all these message concurrently by single write access to TXBAR. Make sure none of these messages have a pending Tx request before making the concurrent request.

#### Workaround #2:

Use the Tx FIFO instead of dedicated Tx Buffers (set bit MCAN\_TXBC[30] TFQM = 0 to use Tx FIFO) for the transmission of several messages with the same Message ID in a specific order.

#### i2279

# MCAN: Specification Update for dedicated Tx Buffers and Tx Queues configured with same Message ID

#### **Details**

The erratum updates the descriptions in Section 3.5.2 Dedicated Tx Buffers and 3.5.4 Tx Queue of the M\_CAN User's Manual related to message transmission from multiple dedicated Tx Buffers configured with the same Message ID.

#### Workaround

#### Workaround #1:

After writing the Tx messages with same Message ID to the Message RAM, request transmission of all these message concurrently by single write access to TXBAR. Make sure none of these messages have a pending Tx request before making the concurrent request.

#### Workaround #2:

Use the Tx FIFO instead of dedicated Tx Buffers (set bit MCAN\_TXBC[30] TFQM = 0 to use Tx FIFO) for the transmission of several messages with the same Message ID in a specific order.

# i2310

#### USART: Erroneous clear/trigger of timeout interrupt

#### **Details:**

The USART may erroneously clear or trigger the timeout interrupt when RHR/MSR/LSR registers are read.

# Workaround(s):

#### For CPU use-case.

- If the timeout interrupt is erroneously cleared:
  - This is Valid since the pending data inside the FIFO will retrigger the timeout interrupt



#### *i2310* (continued)

# USART: Erroneous clear/trigger of timeout interrupt

- If timeout interrupt is erroneously set, and the FIFO is empty, use the following SW workaround to clear the interrupt:
  - Set a high value of timeout counter in TIMEOUTH and TIMEOUTL registers
  - Set EFR2 bit 6 to 1 to change timeout mode to periodic
  - Read the IIR register to clear the interrupt
  - Set EFR2 bit 6 back to 0 to change timeout mode back to the original mode

#### For DMA use-case.

- · If timeout interrupt is erroneously cleared:
  - This is valid since the next periodic event will retrigger the timeout interrupt
  - User must ensure that RX timeout behavior is in periodic mode by setting EFR2 bit6 to 1
- · If timeout interrupt is erroneously set:
  - This will cause DMA to be torn down by the SW driver
  - Valid since next incoming data will cause SW to setup DMA again

#### i2311

#### **USART Spurious DMA Interrupts**

#### **Details:**

Spurious DMA interrupts may occur when DMA is used to access TX/RX FIFO with a non-power-of-2 trigger level in the TLR register.

### Workaround(s):

Use power of 2 values for TX/RX FIFO trigger levels (1, 2, 4, 8, 16, and 32).

#### i2312

#### MMCSD: HS200 and SDR104 Command Timeout Window Too Small

#### **Details:**

Under high speed HS200 and SDR104 modes, the functional clock for MMC modules will reach up to 192 MHz. At this frequency, the maximum obtainable timeout through of MMC host controller using MMCSD\_SYSCTL[19:16] DTO = 0xE is (1/192MHz)\*2^27 = 700ms. Commands taking longer than 700ms may be affected by this small window frame.

#### Workaround(s):

If the command requires a timeout longer than 700ms, then the MMC host controller command timeout can be disabled (MMCSD\_CON[6] MIT=0x1) and a software implementation may be used in its place. Detailed steps as follows (in Linux):

- 1. During MMC host controller probe function (omap\_hsmmc.c:omap\_hsmmc\_probe()), inform processor that the host controller is incapable of supporting all the necessary timeouts.
- 2. Modify the MMC core software layer functionality so the core times out on its own when the underlying MMC host controller is unable to support the required timeout.



#### i2383

# OSPI: 2-byte address is not supported in PHY DDR mode

#### **Details:**

When the OSPI controller is configured for 2-byte addressing in PHY DDR Mode, an internal state machine mis-compares the number of address bytes transmitted to a value of 1 (instead of 2). This results in a state machine lockup in the address phase, rendering PHY DDR mode non-operable.

This issue does not occur when using any Tap mode or PHY SDR mode. This issue also doesn't occur when using 4 byte addressing in PHY DDR mode.

#### Workaround(s):

For compatible OSPI memories that have programmable address byte settings, set the amount of address bytes required from 2 to 4 on the flash. This may involve sending a specific command to change address bytes and/or writing a configuration register on the flash. Once done, update the amount of address bytes sent in the controller settings from 2 to 4.

For compatible OSPI memories that only support 2-byte addressing and cannot be reprogrammed, PHY DDR mode will not be compatible with that memory. Alternative modes include:

- · PHY SDR mode
- TAP (no-PHY) DDR mode
- · TAP (no-PHY) SDR mode

#### i2401

# CPSW: Host Timestamps Cause CPSW Port to Lock up

#### **Details:**

The CPSW offers two mechanisms for communicating packet ingress timestamp information to the host.

The first mechanism is via the CPTS Event FIFO which records timestamps when triggered by certain events. One such event is the reception of an Ethernet packet with a specified EtherType field. Most commonly this is used to capture ingress timestamps for PTP packets. With this mechanism the host must read the timestamp (from the CPTS FIFO) separately from the packet payload which is delivered via DMA. This mode is supported and is not affected by this errata.

The second mechanism is to enable receive timestamps for all packets, not just PTP packets. With this mechanism the timestamp is delivered alongside the packet payload via DMA. This second mechanism is the subject of this errata.

When the CPTS host timestamp is enabled, every packet to the internal CPSW port FIFO requires a timestamp from the CPTS. When the packet preamble is corrupted due to EMI or any other corruption mechanism a timestamp request may not be sent to the CPTS. In this case the CPTS will not produce the timestamp which causes a lockup condition in the CPSW port FIFO. When the CPTS host timestamp is disabled by clearing the tstamp\_en bit in the CPTS\_CONTROL register the lockup condition is prevented from occurring.

#### Workaround(s):

Ethernet to host timestamps must be disabled.

CPTS Event FIFO timestamping can be used instead of CPTS host timestamps.



i2409

# USB: USB2 PHY locks up due to short suspend

**Details:** 

The USB 2.0 PHY may hang in response to a USB wake-up event that occurs within 3 microseconds of the USB controller entering suspend. This PHY hang can only be recovered via a power cycle as warm reset is ineffectual.

#### Workaround(s):

Note: this workaround is only applicable if USB is not the primary boot mode. If USB is the primary boot mode, no workaround is available.

In order to prevent this issue from occurring, a specific order of operations must be observed during the USB controller initialization process:

i2431

#### BCDMA: RX Channel can lockup in certain scenarios

**Details:** 

BCDMA RX chan Teardown can lockup channel and cannot be used for subsequent transfers if none of the TRs have EOP flag set in configuration specific flags field. Subsequently when channel is re-enabled, transfer would not complete and will terminate with various errors in TR response.

# Workaround(s):

- a) When receiving data from a PSIL/PDMA peripheral, EOP flag needs to be set in the each TR's configuration specific flag field and PDMA's 1 X-Y FIFO Mode Static TR "Z" paramater should be set to non zero value in order for channel teardown to function properly and cleanup the internal state memory. Otherwise it leads to channel lockups on subsequent runs. The PDMA Z count should also match the TR size, so that PDMA delineates each transfer as an individual packet. This is especially problematic in cases like where TRPD has infinite reload count set to perform cyclic transfer using a single set of TRs in streaming mode, in which case each TR could potentially be the last one.
- b) If the usecase doesn't allow for PDMA Z count to be set in advance or packet EOP cannot be set then alternate is to use PKTDMA in single buffer mode instead of BCDMA.

i2435

#### Boot: ROM timeout for eMMC boot too long

**Details:** 

Due to a bug in ROM, if attempting to boot in eMMC boot mode (ie, from eMMC boot partitions, sometimes referred to as eMMC alternative mode) from an eMMC device that is empty or erased (or factory fresh), the normal boot timeout to switch to backup boot mode will take 10 seconds.

Workaround(s):

Need to boot from another boot mode if this timeout considered too long in the system.

i2461

#### Debug: Wait-In-Reset (WIR) mode is not functional

**Details:** 

The 16nm IO cells for 1.8V only and dual-voltage (1.8V/3.3V) glitch while transitioning from reset. Glitch occurs when input is logic 1.

This prevents the device from entering WIR mode after power-up.



i2461 (continued) Debug: Wait-In-Reset (WIR) mode is not functional

Workaround(s): None

i2465 Boot: EMMC boot mode is slower than expected

**Details:**The MMC0\_CLK clock signal during eMMC boot mode is 5MHz during boot instead of the

expected 25MHz

Workaround(s): None. MMC boot will be slower than expected, but still functional

i2469 Boot: ROM NOBOOT boot mode is not functional

**Details:**When booting with NoBoot boot mode, SMS hangs and is not recoverable

Workaround(s):

None. Do not use NoBoot boot mode. It may be possible to use DevBoot boot mode in

certain situations.

i2470 Boot: USB-DFU primary boot mode fails to transition to backup boot mode

**Details:**When USB-DFU primary boot mode is selected with any backup boot mode, ROM will fail

to transition to the backup boot mode if primary boot mode times out. This will generally occur when no image is present for USB-DFU boot mode. Note that this boot sequence is works if USB-DFU primary boot fails before timeout (eg, if image is read by the ROM but

is unbootable).

Workaround(s): None.

i2471 Boot: Certain primary/backup boot mode combinations fail

Details: Certain primary/backup boot order combinations will fail dual stage boot in the backup

boot mode

If primary boot has an offset based start point (eg, O/Q/SPI, Serial NAND, GPMC NAND,

eMMC boot)

and backup boot mode is filesystem based (eg, SD card, eMMC with UDA, USB MSC), then boot will fail in the backup boot mode (during second stage processing), if primary

boot is not successful

OR

If primary boot is filesystem based (eg, SD card, eMMC with UDA, USB MSC),

and backup boot mode has an offset based start point (eg, O/Q/SPI, Serial NAND, GPMC NAND, eMMC boot), then boot will fail in the backup boot mode (during second stage

processing), if primary boot is not successful

**Workaround(s):**None. Do not select the affected boot combinations.



i2473 Boot: eMMC boot may fail

**Details:**eMMC boot using boot partitions is unreliable. This issue is still under investigation. Note,

this advisory does not apply to eMMC Boot using UDA.

Workaround(s): None. Recommend to use eMMC boot using UDA or a different boot media.

i2474 Boot: Certain second stage binaries fail for block based boot modes

**Details:**ROM fails to boot on SD, eMMC, USB-DFU, Serial NAND, GPMC NAND, and UART if

certificate size is aligned to 128 Bytes.

Workaround(s): Certificate size must not be aligned to 128 bytes, however, individual components must be

aligned to 128 bytes.

Trademarks www.ti.com

# **Trademarks**

All trademarks are the property of their respective owners.

# **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| March 2025 | *        | Initial Release |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated