









**TPS7B4255** 

SBVS441 - DECEMBER 2022

# TPS7B4255 70-mA, 40-V, Voltage-Tracking LDO With Voltage-Buffering Capability

#### 1 Features

- Wide input operating voltage range (3 V to 40 V):
  - Absolute maximum input range: –40 V to +45 V
- Wide output voltage range: 2 V to 30 V
- Very-tight, output-tracking tolerance: 5 mV (max)
- Low dropout voltage: 500 mV (max) at 70 mA
- Reverse polarity protection
- Reverse current protection
- Combined reference and enable input
- Low guiescent current at light loads (100-µA load):
  - 50 μA (max)
- Wide ESR range:
  - Stable with 1-μF to 200-μF ceramic output capacitor, 1-m $\Omega$  to 3- $\Omega$  ESR
- Overtemperature protection
- Output short-circuit protection to ground and vlagus
- Junction temperature: -40°C to +150°C, T<sub>J</sub>
- Available in 5-pin SOT-23 DBV package
- Buffers signals up to 1 kHz (see the Signal-**Buffering LDO** section)

# 2 Applications

- Condition monitoring sensors
- Motion detectors (PIR, uWave, and so forth)
- Wired controls
- Telemetry and RTUs
- Robot sensing modules

# 3 Description

The TPS7B4255 is a low-dropout (LDO) voltagetracking regulator, with high tracking accuracy and excellent load and line transient response. The device is available in a 5-pin, SOT-23 (DBV) package. The TPS7B4255 is designed to supply off-board sensors in industrial applications such as condition monitoring sensor systems. The device provides integrated protection features such as reverse polarity, output short to supply and ground, current limit, and thermal shutdown to protect against the high risk of cable failures in an off-board power system. The device is designed to survive a 45-V (absolute maximum) input voltage during extreme transient events.

A reference voltage applied at the ADJ/EN pin is effectively tracked with high accuracy for loads up to 70 mA. The high tracking accuracy provides accurate power supply to off-board modules and enables better accuracy when making measurements using ratiometric sensors.

By setting the ADJ/EN input pin low, the TPS7B4255 switches to standby mode and reduces the quiescent current to the minimum value.

#### Package Information<sup>(1)</sup>

| PART NUMBER | PACKAGE         | BODY SIZE (NOM)   |
|-------------|-----------------|-------------------|
| TPS7B4255   | DBV (SOT-23, 5) | 2.90 mm × 1.60 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Typical Application** 



# **Table of Contents**

| 1 Features1                           | 7.3 Feature Description                              | .8 |
|---------------------------------------|------------------------------------------------------|----|
| 2 Applications1                       | 7.4 Device Functional Modes1                         |    |
| 3 Description                         | 8 Application and Implementation1                    | 12 |
| 4 Revision History2                   | 8.1 Application Information 1                        | 2  |
| 5 Pin Configuration and Functions3    | 8.2 Typical Application1                             | 13 |
| 6 Specifications3                     | 8.3 Power Supply Recommendations1                    |    |
| 6.1 Absolute Maximum Ratings3         | 8.4 Layout1                                          | 15 |
| 6.2 ESD Ratings3                      | 9 Device and Documentation Support1                  | 8  |
| 6.3 Recommended Operating Conditions4 | 9.1 Device Support1                                  | 8  |
| 6.4 Thermal Information4              | 9.2 Receiving Notification of Documentation Updates1 | 8  |
| 6.5 Electrical Characteristics5       | 9.3 Support Resources1                               | 8  |
| Timing Characteristics5               | 9.4 Trademarks1                                      | 8  |
| 6.6 Typical Characteristics6          | 9.5 Electrostatic Discharge Caution1                 | 8  |
| 7 Detailed Description8               | 9.6 Glossary1                                        |    |
| 7.1 Overview8                         | 10 Mechanical, Packaging, and Orderable              |    |
| 7.2 Functional Block Diagram8         | Information1                                         | 8  |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2022 | *        | Initial Release |



# 5 Pin Configuration and Functions



Figure 5-1. DBV Package, 5-Pin SOT-23 (Top View)

Table 5-1. Pin Functions

| PIN                                     | ı   | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                          |  |
|-----------------------------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                    | NO. | ITPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                          |  |
| ADJ/EN                                  | 1   | ı    | ADJ/EN pin. Connect the reference voltage to this pin. This pin connects to the error amplifier internally. A low signal below $V_{IL}$ disables the device and a high signal above $V_{IH}$ enables the device. Connect the voltage reference directly or with a voltage divider for lower output voltages. To compensate for line influences, place a capacitor close to this pin. |  |
| GND                                     | 2   | _    | ound pin.                                                                                                                                                                                                                                                                                                                                                                            |  |
| NC                                      | 5   | _    | This pin is not internally connected. Connect this pin to GND for improved thermal performance.                                                                                                                                                                                                                                                                                      |  |
| IN                                      | 3   | I    | Input power-supply voltage pin. This pin is the device supply. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to GND as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input of the device as possible to compensate for line influences.        |  |
| transient response, use the nominal rec |     | 0    | Regulated output voltage pin. A capacitor is required from OUT to GND for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to GND; see the <i>Recommended Operating Conditions</i> table. Place the output capacitor as close to output of the device as possible.                                                     |  |

# 6 Specifications

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                    |                                           | MIN         | MAX | UNIT |
|------------------------------------|-------------------------------------------|-------------|-----|------|
| V <sub>IN</sub>                    | Unregulated input voltage                 | -40         | 45  | V    |
| V <sub>OUT</sub>                   | Regulated output voltage                  | -5          | 45  | V    |
| V <sub>ADJ/EN</sub>                | Adjustable input and enable input voltage | -0.3        | 45  | V    |
| V <sub>IN</sub> - V <sub>OUT</sub> | Input output voltage difference           | -40         | 40  | V    |
| T <sub>J</sub>                     | Operating junction temperature            | -40         | 150 | °C   |
| T <sub>stg</sub>                   | Storage temperature                       | <b>–</b> 65 | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect the device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                                            |                                            |                          | VALUE | UNIT |
|--------------------|--------------------------------------------|--------------------------------------------|--------------------------|-------|------|
|                    |                                            | Human-body model (HBM), per ANSI/ESDA/JEDB | EC JS-001 <sup>(1)</sup> | ±1000 |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC      | All pins                 | ±500  | V    |
|                    |                                            | specification JESD22-C101 <sup>(2)</sup>   | Corner pins              | ±750  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                   | MIN   | TYP | MAX | UNIT |
|------------------|-----------------------------------|-------|-----|-----|------|
| V <sub>IN</sub>  | Unregulated input voltage         | 3     |     | 40  | V    |
| V <sub>OUT</sub> | Regulated output voltage          | 2     |     | 30  | V    |
| I <sub>OUT</sub> | Output current                    | 0     |     | 70  | mA   |
| C <sub>IN</sub>  | Input capacitor <sup>(1)</sup>    | 0     | 1   |     | μF   |
| C <sub>OUT</sub> | Output capacitor <sup>(2)</sup>   | 1     |     | 200 | μF   |
| ESR              | Output capacitor ESR requirements | 0.001 |     | 3   | Ω    |
| TJ               | Operating junction temperature    | -40   |     | 150 | °C   |

- (1) For robust EMI performance the minimum input capacitance is 500 nF.
- (2) Effective output capacitance of 500 nF minimum required for stability.

#### **6.4 Thermal Information**

|                        |                                              | TPS7B4255                   |      |
|------------------------|----------------------------------------------|-----------------------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) <sup>(2)</sup> | UNIT |
|                        |                                              | 5 PINS                      |      |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance       | 176.3                       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 75.6                        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 44.4                        | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 17.9                        | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 44.1                        | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A                         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) Evaluated using JEDEC standard (2s2p).

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## **6.5 Electrical Characteristics**

specified at T<sub>J</sub> =  $-40^{\circ}$ C to +150°C, V<sub>IN</sub> = 13.5 V, I<sub>OUT</sub> = 100  $\mu$ A, C<sub>OUT</sub> = 1  $\mu$ F, 1 m $\Omega$  < C<sub>OUT</sub> ESR < 2  $\Omega$ , C<sub>IN</sub> = 1  $\mu$ F, and V<sub>ADJ</sub> = 5 V (unless otherwise noted), typical values are at T<sub>J</sub> = 25°C

|                              | PARAMETER                                    | TEST CONDITIONS                                                                               | MIN   | TYP | MAX  | UNIT          |  |
|------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-----|------|---------------|--|
| ΔV <sub>OUT</sub>            | Output voltage tracking accuracy             | V <sub>IN</sub> = V <sub>OUT</sub> + 600 mV to 40 V, I <sub>OUT</sub> = 100 μA to 70 mA       | -5    |     | 5    | mV            |  |
| $\Delta V_{OUT(\Delta VIN)}$ | Line regulation                              | V <sub>IN</sub> = V <sub>OUT</sub> + 600 mV to 40 V                                           |       |     | 0.5  | mV            |  |
| ΔV <sub>ΟυΤ(ΔΙΟυΤ)</sub>     | Load regulation                              | $V_{IN} = V_{OUT} + 600 \text{ mV}, I_{OUT} = 100 \mu\text{A to 70 mA}^{(1)}$                 |       |     | 0.5  | mV            |  |
|                              |                                              | V <sub>IN</sub> = 5.6 V to 40 V, I <sub>OUT</sub> = 100 μA, T <sub>J</sub> = 25°C             |       | 34  | 40   |               |  |
| $I_Q$                        | Quiescent current                            | $V_{IN}$ = 5.6 V to 40 V, $I_{OUT}$ = 100 $\mu$ A, -40°C < $T_{J}$ < 85°C                     |       |     | 45   |               |  |
|                              |                                              | V <sub>IN</sub> = 5.6 V to 40 V, I <sub>OUT</sub> = 100 μA                                    |       |     | 50   | μΑ            |  |
| 1                            | Ground current                               | V <sub>IN</sub> = 5.6 V to 40 V, I <sub>OUT</sub> = 70 mA, T <sub>J</sub> = 25°C              |       |     | 470  |               |  |
| I <sub>GND</sub>             | Ground current                               | V <sub>IN</sub> = 5.6 V to 40 V, I <sub>OUT</sub> = 70 mA                                     |       |     | 550  |               |  |
| V <sub>DO</sub>              | Dropout voltage                              | $I_{OUT} = 70 \text{ mA}, V_{ADJ} \ge 3.3 \text{ V}, V_{IN} = V_{ADJ}$                        |       |     | 470  | mV            |  |
| v DO                         | Diopout voitage                              | $I_{OUT} = 50 \text{ mA}, V_{ADJ} \ge 4 \text{ V}, V_{IN} = V_{ADJ}$                          |       |     | 330  | IIIV          |  |
| I <sub>SHUTDOWN</sub>        | Shutdown supply current (I <sub>GND</sub> )  | V <sub>ADJ/EN</sub> = 0 V                                                                     |       |     | 3    | 3<br>µA       |  |
| I <sub>ADJ/EN</sub>          | ADJ/EN pin current                           |                                                                                               |       |     | 0.25 | μΑ            |  |
| V <sub>UVLO(RISING)</sub>    | Rising input supply UVLO                     | V <sub>IN</sub> rising                                                                        | 2.6   | 2.7 | 2.81 | V             |  |
| V <sub>UVLO(FALLING)</sub>   | Falling input supply UVLO                    | V <sub>IN</sub> falling                                                                       | 2.3   | 2.4 | 2.5  | V             |  |
| V <sub>UVLO(HYST)</sub>      | V <sub>UVLO(IN)</sub> hysteresis             |                                                                                               |       | 300 |      | mV            |  |
| V <sub>IL</sub>              | Adjustable and enable logic input low level  |                                                                                               |       |     | 1    | V             |  |
| V <sub>IH</sub>              | Adjustable and enable logic input high level |                                                                                               | 1.65  |     |      | V             |  |
| I <sub>CL</sub>              | Output current limit                         | V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, V <sub>OUT</sub> short to 90% x V <sub>ADJ</sub>    | 75    | 100 | 130  | mA            |  |
| PSRR                         | Power-supply ripple rejection                | V <sub>IN</sub> - V <sub>OUT</sub> = 1 V, Frequency = 100 Hz, I <sub>OUT</sub> = 70 mA        |       | 80  |      | dB            |  |
| V <sub>n</sub>               | Output noise voltage                         | $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 1 mA, a 5 $\mu V_{RMS}$ reference is used for this measurement |       | 150 |      | $\mu V_{RMS}$ |  |
| I <sub>R</sub>               | Reverse current at V <sub>IN</sub>           | V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 20 V, V <sub>ADJ</sub> = 5 V                        | -0.25 |     | 0.25 |               |  |
| I <sub>RN1</sub>             | Reverse current at negative V <sub>IN</sub>  | V <sub>IN</sub> = -20 V, V <sub>OUT</sub> = 20 V, V <sub>ADJ</sub> = 5 V                      | -0.5  |     | 0.5  | μΑ            |  |
| I <sub>RN2</sub>             | Reverse current at negative V <sub>IN</sub>  | V <sub>IN</sub> = -20 V, V <sub>OUT</sub> = 0 V, V <sub>ADJ</sub> = 5 V                       | -0.5  |     | 0.5  |               |  |
| TJ                           | Junction temperature                         |                                                                                               | -40   |     | 150  | °C            |  |
| T <sub>SD(SHUTDOWN)</sub>    | Junction shutdown temperature                |                                                                                               |       | 175 |      | °C            |  |
| T <sub>SD(HYST)</sub>        | Hysteresis of thermal shutdown               |                                                                                               |       | 15  |      | °C            |  |

<sup>(1)</sup> Power dissipation is limited to 2 W for device production testing purposes. The power dissipation can be higher during normal operation. Please see the thermal dissipation section for more information on how much power the device can dissipate while maintaining a junction temperature below 150°C.

## **Timing Characteristics**

specified at  $V_{IN}$  = 13.5 V,  $I_{OUT}$  = 100  $\mu$ A,  $C_{OUT}$  = 1  $\mu$ F,  $C_{IN}$  = 1  $\mu$ F, and  $V_{ADJ}$  = 5 V (unless otherwise noted), typical values are at  $T_{.I}$  = 25°C

|                 | PARAMETER              | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|-----------------|------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| Timing Characte | Timing Characteristics |                                                                |     |     |     |      |
| tstartup        | Startup time           | Time from EN high to V <sub>OUT</sub> = 95% × V <sub>ADJ</sub> |     | 255 |     | μs   |

Copyright © 2022 Texas Instruments Incorporated



## 6.6 Typical Characteristics





## 6.6 Typical Characteristics (continued)



Figure 6-11. Power-Supply Rejection Ratio vs Frequency



## 7 Detailed Description

#### 7.1 Overview

The TPS7B4255 is an integrated, low-dropout (LDO) voltage tracker with ultra-low tracking tolerance. Because of the high risk of cable shorts when powering sensors off-board, multiple protection features are built into the LDO including short to battery, short to GND, and reverse current protection.

This device features thermal shutdown protection, brick-wall current limiting, undervoltage lockout (UVLO), and reverse current protection.

## 7.2 Functional Block Diagram



Figure 7-1. Functional Block Diagram

#### 7.3 Feature Description

#### 7.3.1 Regulated Output (V<sub>OUT</sub>)

This device is a tracking LDO; thus, the output voltage is determined by the voltage provided to the ADJ/EN pin, provided that  $V_{IN}$  is greater than  $V_{IH}$ . When the voltage at the ADJ/EN pin exceeds the required voltage to enable the LDO ( $V_{IH}$ ), the output begins to rise to the voltage on the ADJ/EN pin. The output rises linearly as determined by the load, the output capacitor, and the current limit. When the voltage reaches the level on the ADJ/EN pin, the output voltage remains within 5 mV from the voltage set on the ADJ/EN pin over all specified operating conditions.

#### 7.3.2 Undervoltage Lockout

The device has an internally fixed undervoltage lockout threshold. Undervoltage lockout activates when the input voltage on  $V_{IN}$  drops below the undervoltage lockout (UVLO) level (see the  $V_{UVLO(FALLING)}$  parameter in the *Electrical Characteristics* table). This activation makes sure the regulator is not latched into an unknown state during a low input supply voltage. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up in the standard power-up sequence when the input voltage recovers to the required level (see the  $V_{UVLO(RISING)}$  parameter in the *Electrical Characteristics* table).

Submit Document Feedback



#### 7.3.3 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 175°C, which allows the device to cool. When the junction temperature cools to approximately 160°C, the output circuitry enables. Based on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle off and on until the excessive power dissipation condition is removed. This cycling limits the dissipation of the regulator, thus protecting the regulator from damage as a result of overheating.

The internal protection circuitry of the TPS7B4255 is designed to protect against overload conditions. The circuitry is not intended to replace proper heat sinking. Continuously running the TPS7B4255 into thermal shutdown degrades device reliability.

#### 7.3.4 Current Limit

The device has an internal current limit circuit to protect the device during overcurrent or shorting conditions. The current limit circuit, as shown in Figure 7-2, is a brick-wall scheme. When the device is in current limit, the device sources  $I_{CL}$  and the output voltage is not regulated. In this scenario, the output voltage depends on the load impedance.

During a current limit event, the potential for high power dissipation exists because of the elevated current level and the increased input-to-output differential voltage  $(V_{IN} - V_{OUT})$ . If the device heats enough, the device can enter thermal shutdown. If the current-limit condition is not removed when the device turns back on after cooling, the device can enter thermal shutdown again and continue this cycle until the current limit condition is removed. The device survives this fault, but repeatedly operating in this mode degrades long-term reliability.



Figure 7-2. Current Limit: Brick-Wall Scheme



## 7.3.5 V<sub>OUT</sub> Short to Battery

When the output is shorted to the supply (as shown in Figure 7-3), the TPS7B4255 survives and no damage occurs to the device. As shown in Figure 7-4, a short to the supply can also occur when the device is powered by an isolated supply at a lower voltage. In this example, the TPS7B4255 supply input voltage is set at 7 V when a short to the main supply (14 V typical) occurs on  $V_{OUT}$ , which typically runs at 5 V. The device survives without damage, and continuous reverse current that flows out through  $V_{IN}$  is less than 5  $\mu$ A.



Figure 7-4. Output Voltage Higher Than the Input

## 7.3.6 Tracking Regulator With an Enable Circuit

Pulling the reference voltage below 0.7~V disables the device, and the device enters a sleep state where the device draws 3  $\mu$ A (max) from the power supply. In a typical application, the reference voltage is generally sourced from another LDO voltage rail. A scenario where the device must be disabled without a shutdown of the reference voltage can occur; the device can be configured as shown in Figure 7-5 in this case. The TPS7B84-Q1 is a 150-mA LDO with ultra-low quiescent current that is used as a reference voltage to the TPS7B4255 and also as a power supply to the ADC. The operational status of the device is controlled by a microcontroller (MCU) input or output.



Figure 7-5. Tracking an LDO With an Enable Circuit

Submit Document Feedback



#### 7.4 Device Functional Modes

The device operates with input voltages above 3 V to ensure proper operation. The device turns on when  $V_{IN}$  is greater than  $V_{UVLO(RISING)}$  and  $V_{ADJ/EN}$  is greater than  $V_{IH}$ , and operates correctly as long as the input voltage stays above 3 V.

#### 7.4.1 Operation With V<sub>IN</sub> < 3 V

For voltages below 3 V and above  $V_{UVLO(FALLING)}$ , the LDO continues to operate but certain circuits can possibly not have the proper headroom to operate within specification. When the input voltage drops below  $V_{UVLO(FALLING)}$  the device shuts off again.

#### 7.4.2 Operation With ADJ/EN Control

The ADJ/EN pin operates as both the reference and the enable pin to the LDO. When the input voltage is greater than  $V_{UVLO(RISING)}$  and  $V_{ADJ/EN}$  is greater than  $V_{IH}$ , the LDO is enabled and functional. When in this mode, the LDO tracks the voltage at the ADJ/EN pin because this pin functions as the reference to the control loop in the error amplifier. When  $V_{IN}$  is greater than  $V_{UVLO(RISING)}$  and  $V_{ADJ/EN}$  is lower than  $V_{IL}$ , the LDO is disabled and is in a lower power mode.

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

Depending on the end-application, different values of external components can be used. An application can require a larger output capacitor during fast load steps to prevent a reset from occurring. Use a low ESR ceramic capacitor with a dielectric of type X5R or X7R for better load transient response.

#### 8.1.1 Dropout Voltage

Dropout voltage  $(V_{DO})$  is defined as the input voltage minus the output voltage  $(V_{IN} - V_{OUT})$  when the pass transistor is fully on. This condition arises when the input voltage falls to the point where the error amplifier must drive the pass device all the way to the rail and has no remaining headroom for the control loop to operate. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage follows, minus the dropout voltage  $(V_{DO})$ .

In dropout mode, the output is no longer regulated, and transient performance is severely degraded. The device loses PSRR, and load transients can cause large output voltage deviation.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated output current ( $I_{RATED}$ , see the *Recommended Operating Conditions* table), the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}} \tag{1}$$

#### 8.1.2 Reverse Current

The TPS7B4255 incorporates reverse current protection that prevents damage from a reverse polarity (that is, when  $V_{OUT}$  is higher than  $V_{IN}$ ). During a reverse polarity event, where the  $V_{IN}$  and  $V_{OUT}$  absolute maximum ratings are not violated and  $V_{OUT} - V_{IN}$  is less than 40 V, no damage occurs and less than 5  $\mu$ A flows out of  $V_{IN}$ . The reverse current comparator typically responds to a reverse voltage condition and limits the reverse current in 1  $\mu$ s.

### 8.1.3 Signal-Buffering LDO

The TPS7B4255 can be used as a signal buffer up to frequencies of 1 kHz. The output tracks the signal in the ADJ/EN pin if  $V_{ADJ/EN}(min)$  is greater than  $V_{IH}$ . A phase change begins at approximately 2 kHz, causing distortion in the output signal. At frequencies higher than 2 kHz, the signal gets attenuated and distorted further.

Low-dropout regulators (LDOs) cannot sink current into the output, so for the signal-buffering circuit to operate correctly, the device must be loaded. The buffering LDO is limited by the current capability of the device, so use the minimum output capacitor (1  $\mu$ F) to avoid high AC current.

Figure 8-1 and Figure 8-2 depict the gain and phase, respectively, for the buffering LDO with resistive loads of 62  $\Omega$ , 100  $\Omega$ , and 330  $\Omega$ , and C<sub>OUT</sub> = 1  $\mu$ F.



# 8.2 Typical Application

Figure 8-3 shows a typical application circuit for the TPS7B4255.



Figure 8-3. Typical Application Schematic

## 8.2.1 Design Requirements

Use the parameters listed in Table 8-1 for this design example.

Table 8-1. Design Parameters

| DESIGN PARAMETER           | EXAMPLE VALUES |
|----------------------------|----------------|
| Input voltage              | 3 V to 40 V    |
| ADJ/EN reference voltage   | 2 V to 30 V    |
| Output voltage             | 2 V to 30 V    |
| Output current rating      | 70 mA          |
| Output capacitor range     | 1 μF to 200 μF |
| Output capacitor ESR range | 1 mΩ to 3 Ω    |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input and Output Capacitor Selection

The TPS7B4255 requires an output capacitor of at least 1  $\mu$ F (500 nF or larger capacitance) for stability and an equivalent series resistance (ESR) between 0.001  $\Omega$  and 3  $\Omega$ . Without the output capacitor, the regulator oscillates. For best transient performance, use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and ESR over temperature. When choosing a capacitor for a specific application, be mindful of the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitor is 200  $\mu$ F.

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND, connected close to the device pins. Some input supplies have a high impedance; thus, placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast rise-time load transients are anticipated, or if the device is located several inches from the input power source.

#### 8.2.3 Application Curves





## 8.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 3 V to 40 V. If the input supply is located more than a few inches from the TPS7B4255, add an electrolytic capacitor with a value of 10  $\mu$ F and a ceramic bypass capacitor at the input.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close as possible to each other, connected by a wide, component-side, copper surface. The use of vias and long traces to the input and output capacitors is strongly discouraged and negatively affects system performance. TI also recommends a ground reference plane either embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similarly to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.

#### 8.4.1.1 Package Mounting

Solder-pad footprint recommendations for the TPS7B4255 are available at the end of this document and at www.ti.com.

#### 8.4.1.2 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve AC performance (such as PSRR, output noise, and transient response), design the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor must connect directly to the GND pin of the device.

Equivalent series inductance (ESL) and ESR must be minimized in order to maximize performance and ensure stability. Every capacitor must be placed as close as possible to the device and on the same side of the printed circuit board (PCB) as the regulator.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. Using vias and long traces is strongly discouraged because of the negative impact on system performance. Vias and long traces can also cause instability.

If possible, and to make sure that the maximum performance is as denoted in this product data sheet, use the same layout pattern used for the TPS7B4255 evaluation board, available at <a href="https://www.ti.com">www.ti.com</a>.

#### 8.4.1.3 Power Dissipation and Thermal Considerations

Equation 2 calculates the device power dissipation.

$$P_{D} = I_{OUT} \times (V_{IN} - V_{OUT}) + I_{Q} \times V_{IN}$$
(2)

#### where:

- P<sub>D</sub> = Continuous power dissipation
- I<sub>OUT</sub> = Output current
- V<sub>IN</sub> = Input voltage
- V<sub>OUT</sub> = Output voltage
- I<sub>O</sub> = Quiescent current

Because  $I_Q$  is much less than  $I_{OUT}$ , the term  $I_Q \times V_{IN}$  in Equation 2 can be ignored.

Calculate the junction temperature  $(T_J)$  with Equation 3 for a device under operation at a given ambient air temperature  $(T_A)$ .

$$T_{J} = T_{A} + (R_{\theta,JA} \times P_{D}) \tag{3}$$



where:

R<sub>θJA</sub> = Junction-to-junction-ambient air thermal impedance

Equation 4 calculates a rise in junction temperature because of power dissipation.

$$\Delta T = T_J - T_A = (R_{\theta,JA} \times P_D) \tag{4}$$

The maximum ambient air temperature ( $T_{AMAX}$ ) at which the device can operate can be calculated with Equation 5 for a given maximum junction temperature ( $T_{JMAX}$ ).

$$T_{AMAX} = T_{JMAX} - (R_{\theta JA} \times P_D) \tag{5}$$

### 8.4.1.4 Thermal Performance Versus Copper Area

The most used thermal resistance parameter  $R_{\theta JA}$  is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in the *Thermal Information* table is determined by the JEDEC standard (Figure 8-7), PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper.



Figure 8-7. JEDEC Standard 2s2p PCB

Figure 8-8 and Figure 8-9 illustrate the functions of  $R_{\theta JA}$  and  $\psi_{JB}$  versus copper area and thickness. These plots are generated with a 101.6-mm × 101.6-mm × 1.6-mm PCB of two and four layers. For the 4-layer board, inner planes use 1-oz copper thickness. Outer layers are simulated with both 1-oz and 2-oz copper thickness. A 4 x 5 (DBV package) array of thermal vias with a 300- $\mu$ m drill diameter and 25- $\mu$ m copper plating is located as close as practical to the GND pin of the device. The thermal vias connect the top layer, the bottom layer and, in the case of the 4-layer board, the first inner GND plane. Each of the layers has a copper plane of equal area.

As illustrated in Figure 8-9,  $\psi_{JB}$  increases with increasing connecting copper area. The reason for this increase is that the board temperature is measured at the copper near the GND pin, and because the GND pin is fused to the die pad, more heat escapes through the GND pin when more copper is connected to the pad, and thus

the temperature at this point is higher. Consequently the  $\psi_{JB}$  increases. This increase does not imply that heat sinking for the device is reduced when more connecting copper is added. Increasing connecting copper area always increases board-level heat sinking for the device. Furthermore, the boards used for Figure 8-9 have vias connecting to internal copper planes. Therefore,  $\psi_{JB}$  is much higher than what is specified in the *Thermal Information* table, which uses the high-K board layout specified in JESD51-7 that has no thermal vias.



## 8.4.2 Layout Example



Circles denote PCB via connections

Figure 8-10. DBV Package Layout Example



# 9 Device and Documentation Support

## 9.1 Device Support

#### 9.1.1 Device Nomenclature

Table 9-1. Device Nomenclature(1)

| PRODUCT               | V <sub>OUT</sub>                                            |
|-----------------------|-------------------------------------------------------------|
| 1PS/B4255 <b>vvvR</b> | yyy is the package designator. R is the packaging quantity. |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

#### 9.1.2 Development Support

# 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS7B4255DBVR         | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2W4F             |
| TPS7B4255DBVR.A       | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2W4F             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS7B4255:

Automotive: TPS7B4255-Q1

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

| NOTE: Qualified Version Definiti | on: | efinitio | Defir | ersion | V | Qualified | F: | വ | N |
|----------------------------------|-----|----------|-------|--------|---|-----------|----|---|---|
|----------------------------------|-----|----------|-------|--------|---|-----------|----|---|---|

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Dec-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B4255DBVR | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

# PACKAGE MATERIALS INFORMATION

www.ti.com 23-Dec-2022



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS7B4255DBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025