









CD54HC4024, CD74HC4024 CD54HCT4024, CD74HCT4024

SCHS202D - NOVEMBER 1997 - REVISED MARCH 2022

# CDx4HC4024, CDx4HCT4024 High-Speed CMOS Logic 7-Stage Binary Ripple Counter

#### 1 Features

- Fully static operation
- **Buffered** inputs
- Common reset
- Negative edge clocking
- Fanout (over temperature range)
- Standard outputs: 10 LSTTL Loads
  - Bus driver outputs: 15 LSTTL Loads
- Wide operating temperature range: -55°C to 125°C
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL Logic ICs
- HC types
  - 2 V to 6 V operation
  - High Noise Immunity:  $N_{IL}$  = 30%,  $N_{IH}$  = 30% of  $V_{CC}$  at  $V_{CC}$  = 5 V
- HCT types
  - 4.5 V to 5.5 V operation
  - Direct LSTTL input logic compatibility,  $V_{II} = 0.8 \text{ V (max)}, V_{IH} = 2 \text{ V (min)}$
  - CMOS input compatibility, I<sub>I</sub> ≤ 1μA at V<sub>OL</sub>,V<sub>OH</sub>

### 2 Description

The 'HC4024 and 'HCT4024 are 7-stage ripple-carry binary counters. All counter stages are flip-flops. The state of the stage advances one count on the negative transition of each input pulse; a high voltage level on the MR line resets all counters to their zero state. All inputs and outputs are buffered.

#### **Device Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)    |
|--------------|------------------------|--------------------|
| CD74HC4024M  | SOIC (14)              | 8.65 mm × 3.90 mm  |
| CD74HCT4024M | SOIC (14)              | 8.65 mm × 3.90 mm  |
| CD74HC4024E  | PDIP (14)              | 19.31 mm × 6.35 mm |
| CD74HCT4024E | PDIP (14)              | 19.31 mm × 6.35 mm |
| CD74HC4024PW | TSSOP (14)             | 5.00 mm × 4.40 mm  |
| CD54HC4024F  | CDIP (14)              | 19.55 mm × 6.71 mm |

For all available packages, see the orderable addendum at (1) the end of the datasheet.



**Functional Block Diagram** 



## **Table of Contents**

| 1 Features1                                    | 7.2 Functional Block Diagram                             |
|------------------------------------------------|----------------------------------------------------------|
| 2 Description1                                 | <u> </u>                                                 |
| 3 Revision History2                            | 8 Power Supply Recommendations10                         |
| 4 Pin Configuration and Functions3             | 9 Layout10                                               |
| 5 Specifications4                              | 9.1 Layout Guidelines10                                  |
| 5.1 Absolute Maximum Ratings <sup>(1)</sup> 4  | 10 Device and Documentation Support1                     |
| 5.2 Recommended Operating Conditions4          | 10.1 Receiving Notification of Documentation Updates. 11 |
| 5.3 Thermal Information4                       | 10.2 Support Resources11                                 |
| 5.4 Electrical Characteristics5                | 10.3 Trademarks11                                        |
| 5.5 Prerequisite for Switching Specifications6 | 10.4 Electrostatic Discharge Caution1                    |
| 5.6 Switching Characteristics7                 | 10.5 Glossary11                                          |
| 6 Parameter Measurement Information8           | 11 Mechanical, Packaging, and Orderable                  |
| 7 Detailed Description9                        | Information11                                            |
| 7.1 Overview9                                  |                                                          |

## **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision C (October 2003) to Revision D (March 2022)

**Page** 

 Updated the numbering, formatting, tables, figures, and cross-refrences throughout the document to reflect modern data sheet standards......



# **4 Pin Configuration and Functions**



J, N, D or PW Package 14-Pin CDIP, PDIP, SOIC, or TSSOP Top View



# **5 Specifications**

# 5.1 Absolute Maximum Ratings<sup>(1)</sup>

|                  |                                                   |                                                              | MIN         | MAX | UNIT |
|------------------|---------------------------------------------------|--------------------------------------------------------------|-------------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                                              | - 0.5       | 7   | V    |
| I <sub>IK</sub>  | Input diode current                               | For $V_1 < -0.5 \text{ V}$ or $V_1 > V_{CC} + 0.5 \text{ V}$ |             | ±20 | mA   |
| I <sub>OK</sub>  | Output diode current                              | For $V_O < -0.5 \text{ V}$ or $V_O > V_{CC} + 0.5 \text{ V}$ |             | ±20 | mA   |
| Io               | Output source or sink current per output pin      | $ForV_O > -0.5 V or V_O < V_{CC} + 0.5 V$                    |             | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                              |             | ±50 | mA   |
| TJ               | Junction temperature                              |                                                              |             | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                         |                                                              | <b>– 65</b> | 150 | °C   |
|                  | Lead temperature (soldering 10s) (SOIC - lead to  | ps only)                                                     |             | 300 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **5.2 Recommended Operating Conditions**

|                                 |                            |           | MIN  | MAX  | UNIT |
|---------------------------------|----------------------------|-----------|------|------|------|
| V                               | Cupply voltage range       | HC Types  | 2    | 6    | V    |
| V <sub>CC</sub>                 | Supply voltage range       | HCT Types | 4.5  | 5.5  | V    |
| V <sub>I</sub> , V <sub>O</sub> | DC input or output voltage |           | 0    | Vcc  | V    |
| t <sub>t</sub>                  |                            | 2 V       |      | 1000 |      |
|                                 | Input rise and fall time   | 4.5 V     |      | 500  | ns   |
|                                 |                            | 6 V       |      | 400  |      |
| T <sub>A</sub>                  | Temperature range          | '         | - 55 | 125  | °C   |

#### 5.3 Thermal Information

|                 |                                                       | D (SOIC) | N (PDIP) | PW (TSSOP) |      |
|-----------------|-------------------------------------------------------|----------|----------|------------|------|
| THERMAL MET     | RIC                                                   | 14 PINS  | 14 PINS  | 14 PINS    | UNIT |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(1)</sup> | 86       | 80       | 113        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.



#### **5.4 Electrical Characteristics**

|                  | DADAMETED                               | TEST                                        | Vcc           |      | 25℃ |      | –40°C to | 85℃  | –55℃ to | UNIT |          |  |
|------------------|-----------------------------------------|---------------------------------------------|---------------|------|-----|------|----------|------|---------|------|----------|--|
|                  | PARAMETER                               | CONDITIONS(2)                               | (V)           | MIN  | TYP | MAX  | MIN      | MAX  | MIN     | MAX  | UNIT     |  |
| нс тү            | PES .                                   |                                             |               |      |     | '    |          |      |         | '    |          |  |
|                  |                                         |                                             | 2             | 1.5  |     |      | 1.5      |      | 1.5     |      |          |  |
| $V_{IH}$         | High level input voltage                |                                             | 4.5           | 3.15 |     |      | 3.15     |      | 3.15    |      | V        |  |
|                  |                                         |                                             | 6             | 4.2  |     |      | 4.2      |      | 4.2     |      |          |  |
|                  |                                         |                                             | 2             |      |     | 0.5  |          | 0.5  |         | 0.5  |          |  |
| $V_{IL}$         | Low level input voltage                 |                                             | 4.5           |      |     | 1.35 |          | 1.35 |         | 1.35 | V        |  |
|                  |                                         |                                             | 6             |      |     | 1.8  |          | 1.8  |         | 1.8  |          |  |
|                  | High level output                       | I <sub>OH</sub> = – 20 μA                   | 2             | 1.9  |     |      | 1.9      |      | 1.9     |      |          |  |
|                  | voltage                                 | I <sub>OH</sub> = – 20 μA                   | 4.5           | 4.4  |     |      | 4.4      |      | 4.4     |      |          |  |
| $V_{OH}$         | CMOS loads                              | I <sub>OH</sub> = – 20 μA                   | 6             | 5.9  |     |      | 5.9      |      | 5.9     |      | V        |  |
| <b>v</b> он      | High level output                       | I <sub>OH</sub> = – 4 mA                    | 4.5           | 3.98 |     |      | 3.84     |      | 3.7     |      | V        |  |
|                  | voltage<br>TTL loads                    | I <sub>OH</sub> = – 5.2 mA                  | 6             | 5.48 |     |      | 5.34     |      | 5.2     |      |          |  |
|                  | Low level output                        | I <sub>OL</sub> = 20 μA                     | 2             |      |     | 0.1  |          | 0.1  |         | 0.1  |          |  |
|                  | voltage                                 | I <sub>OL</sub> = 20 μA                     | 4.5           |      |     | 0.1  |          | 0.1  |         | 0.1  |          |  |
| \                | CMOS loads                              | I <sub>OL</sub> = 20 μA                     | 6             |      |     | 0.1  |          | 0.1  |         | 0.1  |          |  |
| V <sub>OL</sub>  | Low level output                        | I <sub>OL</sub> = 4 mA                      | 4.5           |      |     | 0.26 |          | 0.33 |         | 0.4  | V        |  |
|                  | voltage<br>TTL loads                    | I <sub>OL</sub> = 5.2 mA                    | 6             |      |     | 0.26 |          | 0.33 |         | 0.4  |          |  |
| l <sub>l</sub>   | Input leakage current                   | V <sub>CC</sub> or GND                      | 6             |      |     | ±0.1 |          | ±1   |         | ±1   | μ/       |  |
| I <sub>CC</sub>  | Quiescent device current                | V <sub>CC</sub> or GND                      | 6             |      |     | 8    |          | 80   |         | 160  | μA       |  |
| нст т            | YPES                                    |                                             |               |      |     |      |          |      |         |      |          |  |
| V <sub>IH</sub>  | High level input voltage                |                                             | 4.5 to<br>5.5 | 2    |     |      | 2        |      | 2       |      | V        |  |
| V <sub>IL</sub>  | Low level input voltage                 |                                             | 4.5 to<br>5.5 |      |     | 0.8  |          | 0.8  |         | 0.8  | V        |  |
| W                | High level output voltage CMOS loads    | I <sub>OH</sub> = – 20 μA                   | 4.5           | 4.4  |     |      | 4.4      |      | 4.4     |      | V        |  |
| V <sub>OH</sub>  | High level output voltage TTL loads     | I <sub>OH</sub> = – 4 mA                    | 4.5           | 3.98 |     |      | 3.84     |      | 3.7     |      | V        |  |
| V                | Low level output voltage                | I <sub>OL</sub> = 20 μA                     | 4.5           |      |     | 0.1  |          | 0.1  |         | 0.1  | V        |  |
| V <sub>OL</sub>  | Low level output voltage                | I <sub>OL</sub> = 4 mA                      | 4.5           |      |     | 0.26 |          | 0.33 |         | 0.4  | <b>v</b> |  |
| l <sub>l</sub>   | Input leakage current                   | V <sub>CC</sub> and GND                     | 5.5           |      |     | ±0.1 |          | ±1   |         | ±1   | μΑ       |  |
| Icc              | Supply current                          | V <sub>CC</sub> or GND                      | 5.5           |      |     | 8    |          | 80   |         | 160  | μA       |  |
| ΔI <sub>CC</sub> | Additional supply current per input pin | CP, MR inputs held at V <sub>CC</sub> - 2.1 | 4.5 to<br>5.5 |      | 100 | 180  |          | 225  |         | 245  | μA       |  |

<sup>(1)</sup> For dual-supply systems theoretical worst case ( $V_I$  = 2.4 V,  $V_{CC}$  = 5.5 V) specification is 1.8 mA. (2)  $V_I$  =  $V_{IH}$  or  $V_{IL}$ , unless otherwise noted.



## 5.5 Prerequisite for Switching Specifications

|                  | DADAMETED                     | V 00                | 25℃ | ;        | -40℃ to 8 | 5°C | -55℃ to 12 | 5°C |      |
|------------------|-------------------------------|---------------------|-----|----------|-----------|-----|------------|-----|------|
|                  | PARAMETER                     | V <sub>CC</sub> (V) | MIN | MAX      | MIN       | MAX | MIN        | MAX | UNIT |
| нс т             | YPES                          |                     |     | <u> </u> |           |     |            |     |      |
|                  |                               | 2                   | 6   |          | 5         |     | 4          |     | MHz  |
| $f_{MAX}$        | Maximum input pulse frequency | 4.5                 | 30  |          | 24        |     | 20         |     | MHz  |
|                  |                               | 6                   | 35  |          | 29        |     | 24         |     | MHz  |
|                  |                               | 2                   | 80  |          | 100       |     | 120        |     | ns   |
| $t_{W}$          | Input pulse width             | 4.5                 | 16  |          | 20        |     | 24         |     | ns   |
|                  |                               | 6                   | 14  |          | 17        |     | 20         |     | ns   |
|                  |                               | 2                   | 50  |          | 65        |     | 75         |     | ns   |
| $t_{REM}$        | Reset removal time            | 4.5                 | 10  |          | 13        |     | 15         |     | ns   |
|                  |                               | 6                   | 9   |          | 11        |     | 13         |     | ns   |
|                  |                               | 2                   | 80  |          | 100       |     | 120        |     | ns   |
| $t_{\text{W}}$   | Reset pulse width             | 4.5                 | 16  |          | 20        |     | 24         |     | ns   |
|                  |                               | 6                   | 14  |          | 17        |     | 20         |     | ns   |
| нст              | TYPES                         |                     |     | "        |           |     |            |     |      |
| f <sub>MAX</sub> | Maximum input pulse frequency | 4.5                 | 25  |          | 20        |     | 16         |     | MHz  |
| t <sub>W</sub>   | Input pulse width             | 4.5                 | 20  |          | 25        |     | 30         |     | ns   |
| t <sub>REC</sub> | Reset recovery time           | 4.5                 | 10  |          | 13        |     | 15         |     | ns   |
| t <sub>W</sub>   | Reset pulse width             | 4.5                 | 20  |          | 25        |     | 30         |     | ns   |



## 5.6 Switching Characteristics

t<sub>r</sub>, t<sub>f</sub> = 6 ns. See (Parameter Measurement Information)

|                                     | PARAMETER                                        | TEST<br>CONDITIONS     | V <sub>cc</sub> (V) |     | 25℃ |     | -40°0<br>85° |     | -55℃ to 125℃ | UNIT |
|-------------------------------------|--------------------------------------------------|------------------------|---------------------|-----|-----|-----|--------------|-----|--------------|------|
|                                     |                                                  | CONDITIONS             |                     | MIN | TYP | MAX | MIN          | MAX | MIN MAX      |      |
| HC TYPE                             | S                                                |                        |                     |     |     |     |              |     |              |      |
|                                     |                                                  | C = 50 pE              | 2                   |     |     | 140 |              | 175 | 210          | ns   |
| + +                                 | Propagation delay time                           | $C_L = 50 pF$          | 4.5                 |     |     | 28  |              | 35  | 42           | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | CP to Q1' output                                 | C <sub>L</sub> = 15 pF | 5                   |     | 11  |     |              |     |              | ns   |
|                                     |                                                  | C <sub>L</sub> = 50 pF | 6                   |     |     | 24  |              | 30  | 36           | ns   |
|                                     |                                                  | C <sub>L</sub> = 50 pF | 2                   |     |     | 75  |              | 95  | 110          | ns   |
|                                     | Propagation delay time,                          | C <sub>L</sub> = 50 pr | 4.5                 |     |     | 15  |              | 19  | 22           | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $Q_n$ to $Q_n + 1$                               | C <sub>L</sub> = 15 pF | 5                   |     | 6   |     |              |     |              | ns   |
|                                     |                                                  | C <sub>L</sub> = 50 pF | 6                   |     |     | 13  |              | 13  | 19           | ns   |
|                                     |                                                  |                        | 2                   |     |     | 170 |              | 215 | 255          | ns   |
|                                     | Propagation delay time,                          | 0 - 50 - 5             | 4.5                 |     |     | 34  |              | 43  | 51           | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | MR to Q <sub>n</sub>                             | $C_L = 50 pF$          | 5                   |     | 14  |     |              |     |              | ns   |
|                                     |                                                  |                        | 6                   |     |     | 29  |              | 27  | 43           | ns   |
|                                     | Output transition time                           |                        | 2                   |     |     | 75  |              | 95  | 110          | ns   |
| t <sub>TLH</sub> , t <sub>THL</sub> |                                                  | C <sub>L</sub> = 50 pF | 4.5                 |     |     | 15  |              | 19  | 22           | ns   |
|                                     |                                                  |                        | 6                   |     |     | 13  |              | 16  | 19           | ns   |
| C <sub>IN</sub>                     | Input capacitance                                | C <sub>L</sub> = 50 pF |                     |     |     | 10  |              | 10  | 10           | pF   |
| C <sub>PD</sub>                     | Power dissipation capacitance <sup>(1)</sup> (2) | C <sub>L</sub> = 15 pF | 5                   |     | 30  |     |              |     |              | pF   |
| НСТ ТҮРІ                            | ≣S                                               |                        |                     |     |     |     |              |     |              |      |
|                                     |                                                  | 0 50 5                 | 4.5                 |     |     | 40  |              | 50  | 00           | ns   |
|                                     | Propagation delay time                           | $C_L = 50 pF$          | 4.5                 |     |     | 40  |              | 50  | 60           | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | CP to Q1' output                                 | 0 - 45 - 5             | _                   |     | 47  |     |              |     |              | ns   |
|                                     |                                                  | $C_L = 15 pF$          | 5                   |     | 17  |     |              |     |              | ns   |
|                                     | Propagation delay time,                          | C <sub>L</sub> = 50 pF | 4.5                 |     |     | 15  |              | 19  | 22           | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $Q_n$ to $Q_n + 1$                               | C <sub>L</sub> = 15 pF | 5                   |     | 6   |     |              |     |              | ns   |
| + +                                 | Propagation delay time,                          | C <sub>L</sub> = 50 pF | 4.5                 |     |     | 40  |              | 50  | 60           |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | MR to Q <sub>n</sub>                             | C <sub>L</sub> = 15 pF | 5                   |     | 17  |     |              |     |              |      |
| t <sub>TLH</sub> , t <sub>THL</sub> | Output transition time                           | C <sub>L</sub> = 50 pF | 4.5                 |     |     | 15  |              | 19  | 22           | ns   |
| C <sub>IN</sub>                     | Input capacitance                                | C <sub>L</sub> = 15 pF |                     |     |     | 10  |              | 10  | 10           | pF   |
| C <sub>PD</sub>                     | Power dissipation capacitance <sup>(1)</sup> (2) | C <sub>L</sub> = 15 pF | 5                   |     | 30  |     |              |     |              | pF   |

 $C_{PD}$  is used to determine the dynamic power consumption, per buffer.  $P_D = V_{CC}^2 f_i + \Sigma (C_L V_{CC}^2 f_i/M)$  where:  $M = 2^1, 2^2, 2^3, 2^4, 2^5, 2^6, 2^7 f_i$  = input frequency,  $C_L$  = output load capacitance,  $V_{CC}$  = supply



#### **6 Parameter Measurement Information**

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_t$  < 6 ns.

For clock inputs,  $f_{max}$  is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

Figure 6-1. Load Circuit for Push-Pull Outputs



(1) The greater between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  is the same as  $t_{\text{pd}}$ .

Figure 6-2. Voltage Waveforms, Propagation Delays for Standard CMOS Inputs



(1) The greater between  $t_r$  and  $t_f$  is the same as  $t_t$ .

Figure 6-3. Voltage Waveforms, Input and Output Transition Times for Standard CMOS Inputs



(1) The greater between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  is the same as  $t_{\text{pd}}.$ 

Figure 6-4. Voltage Waveforms, Propagation Delays for TTL-Compatible Inputs



## 7 Detailed Description

## 7.1 Overview

The 'HC4024 and 'HCT4024 are 7-stage ripple-carry binary counters. All counter stages are flip-flops. The state of the stage advances one count on the negative transition of each input pulse; a high voltage level on the MR line resets all counters to their zero state. All inputs and outputs are buffered.

## 7.2 Functional Block Diagram



#### 7.3 Device Functional Modes

Table 7-1. Truth Table(1)

| CP COUNT | MR | OUTPUT STATE          |
|----------|----|-----------------------|
| 1        | L  | No change             |
| <b>↓</b> | L  | Advance to next state |
| X        | Н  | All outputs are low   |

(1) H = high voltage level, L = low voltage level, X = don't care, ↑ = transition from low to high level, ↓ = transition from high to low.



# 8 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-µF capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1-µF and 1-µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

## 9 Layout

### 9.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.



## 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 3-Dec-2024

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------|---------|
| CD54HC4024F      | ACTIVE     | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD54HC4024F                 | Samples |
| CD54HCT4024F3A   | ACTIVE     | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD54HCT4024F3A              | Samples |
| CD74HC4024E      | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD74HC4024E                 | Samples |
| CD74HC4024M      | OBSOLETE   | SOIC         | D                  | 14   |                | TBD                 | Call TI                       | Call TI            | -55 to 125   | HC4024M                     |         |
| CD74HC4024M96    | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -55 to 125   | HC4024M                     | Samples |
| CD74HC4024MT     | OBSOLETE   | SOIC         | D                  | 14   |                | TBD                 | Call TI                       | Call TI            | -55 to 125   | HC4024M                     |         |
| CD74HC4024PW     | OBSOLETE   | TSSOP        | PW                 | 14   |                | TBD                 | Call TI                       | Call TI            | -55 to 125   | HJ4024                      |         |
| CD74HC4024PWR    | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -55 to 125   | HJ4024                      | Samples |
| CD74HCT4024E     | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD74HCT4024E                | Samples |
| CD74HCT4024EE4   | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD74HCT4024E                | Samples |
| CD74HCT4024M     | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HCT4024M                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

# PACKAGE OPTION ADDENDUM

www.ti.com 3-Dec-2024

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HC4024, CD54HCT4024, CD74HC4024, CD74HCT4024:

Catalog: CD74HC4024, CD74HCT4024

Military: CD54HC4024, CD54HCT4024

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Nov-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HC4024M96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HC4024M96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HC4024PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD74HC4024PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD74HC4024PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.85       | 5.45       | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 23-Nov-2024



#### \*All dimensions are nominal

| 7 til dilliononono are memiliar |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CD74HC4024M96                   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| CD74HC4024M96                   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| CD74HC4024PWR                   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| CD74HC4024PWR                   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| CD74HC4024PWR                   | TSSOP        | PW              | 14   | 2000 | 366.0       | 364.0      | 50.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Nov-2024

## **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74HC4024E    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC4024E    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT4024E   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT4024E   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT4024EE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT4024EE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT4024M   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



#### NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated