

# DP83TD535-Q1 Automotive 10BASE-T1S Multidrop OA PMD Transceiver with TC10

#### 1 Features

- IEEE 802.3cg compliant 10Mbps 10BASE-T1S
  - Multidrop or point-to-point half-duplex
  - Supports >25m cable and >16 nodes depending on channel
- Host controller interface: OA compliant 3-pin interface
- AEC-Q100 qualified for automotive applications:
  - Temperature: –40 to 125°C, T<sub>A</sub> (grade 1)
- Single supply operation from 3.3V with 1.8/2.5/3.3V options for I/O voltage
- OA TC10 local and remote wake-up support
  - Low power wake pins: VBAT, WAKE and INH
  - OA compliant ultra-low sleep current
  - 12/24/48V direct V<sub>BAT</sub> support
- Support OA TC14 PHY features when paired with appropriate external host
  - Topology discovery
  - Signal Quality Indicator (SQI)
  - Harness Defect Detection (HDD)
- Robust PHY architecture with protection and fault detection features
  - Bus wires short to GND or 48V VBAT protection
  - Overtemperature, undervoltage detection
  - ±8kV HBM ESD for MDI pins
  - ±8kV ISO10605 /IEC61000-4-2 ESD contact discharge on MDI pins
  - Extended CMV support for MDI pins
  - OA PMA, and EMC compliant

# 2 Applications

- Automotive:
  - Body electronics and lighting
  - Automotive gateway
  - Short range radars
  - Robotics
  - Hybrid, electric, and powertrain systems
- Industrial:
  - Factory automation
  - HVAC systems
  - Motor drives

# 3 Description

The DP83TD535-Q1 is 10BASE-T1S OA TC-14 compliant PMD transceiver with MDC/MDIO management port and direct VBAT supply connection. This device provides full analog front end functionality while relying on the host system for MAC, digital PHY, and management functions. This solution, similar to the CAN transceiver approach, features a simple and cost effective 3-pin clock-less interface between the host controller and the PMD transceiver chip. The device supports 10Mbps multi-drop or point-to-point half-duplex communication over unshielded twisted pair cables with extended common mode voltage (CMV) tolerance. The device communicates to a host controller or switch using OA-3pin interface. The host must have the 10BASE-T1S digital PHY incorporated.

Additionally MDC/MDIO pins allow host-independent configurations, enhanced diagnostics, and flexible power-domain design while maintaining compatibility with the OA3-pin PMD digital interface in the MCU.

The DP83TD535-Q1 incorporates TC10 wake/sleep features to enable efficient system-level power consumption. The device supports remote wake-up over the Ethernet data line. When a wake-up event is detected, the DP83TD535-Q1 initiates system start-up by driving INH high.

The DP83TD535-Q1 is equipped with diagnostic features such as cable fault detection, undervoltage and overtemperature monitoring to streamline system development and maintenance.

#### Package Information

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |
|--------------|------------------------|-----------------|
| DP83TD535-Q1 | VSON (DMT) (14)        | 4.5mm x 3mm     |

- For more information, see Section 8.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Simplified Application Diagram** 



# **Table of Contents**

| 1 Features                          | 6.3 Trademarks        |
|-------------------------------------|-----------------------|
| 2 Applications                      |                       |
| 3 Description                       |                       |
| 4 Related Products3                 |                       |
| 5 Pin Configuration and Functions4  |                       |
| 6 Device and Documentation Support7 |                       |
| • •                                 | 8.2 Mechanical Data10 |
| 6.2 Support Resources7              |                       |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **4 Related Products**

| PART NUMBER   | PACKAGE              | 10BASE-T1S PHY TYPE                        |  |  |
|---------------|----------------------|--------------------------------------------|--|--|
| DP83TD555J-Q1 | QFN-20, 4mm × 4mm    | OA SPI MAC-PHY transceiver                 |  |  |
| DP83TD535-Q1  | VSON-14, 4.5mm × 3mm | OA PMD transceiver with MDIO and TC10 pins |  |  |
| DP83TD530-Q1  | VSON-8, 3mm × 3mm    | OA PMD transceiver                         |  |  |

Product Folder Links: DP83TD535-Q1



# **5 Pin Configuration and Functions**



Figure 5-1. DP83TD535-Q1 Pinout (Top View)

**Table 5-1. Pin Functions** 

| Table 5-1. Pin Functions     |                   |                                  |                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|------------------------------|-------------------|----------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PIN                          |                   | TYPE <sup>(1)</sup>              | Internal                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| NAME NO.                     |                   | R <sub>PU</sub> /R <sub>PD</sub> |                                                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Media Dependent Differentia  | I Interface       |                                  |                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| TRD_P                        | 13                | 13 I/O                           |                                                | Positive terminal differential of transmit and receive: bidirectional differential signaling configured for 10BASE-T1S                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| TRD_M                        | 12                | I/O                              | -                                              | Negative terminal of differential transmit and receive: bidirectional differential signaling configured for 10BASE-T1S                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 3-PIN Interface/Serial Manag | ement Interface P | ins                              |                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| TX                           | 1                 | I                                | R <sub>PU</sub> = 15kΩ                         | TX is Ethernet Transmit Data Input                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| ED                           | 3                 | I/O                              | R <sub>PU</sub> =<br>15kΩ                      | ED (Energy Detect): Energy Detect for line activity/ collision detection  MDIO (Management Data Input and Output): In configuration mode, this pin behaves as an MDIO bidirectional management data signal, this pin is connected to the host controller.                                                                                                                                                                                     |  |  |  |  |  |  |
| RX                           | 4                 | I/O                              | R <sub>PU</sub> /<br>R <sub>PD</sub> =<br>15kΩ | <b>RX:</b> Ethernet Receive Data Output when in non-configuration operating mode. This pin has internal a pull up resistor ( $15k\Omega$ ) when this pin is not used as MDC for device configuration. <b>MDC (Management Data Clock):</b> In configuration mode, this pin behaves as an MDC synchronous clock to the MDIO serial management input and output data. This pin has internal pull down ( $15k\Omega$ ) during configuration mode. |  |  |  |  |  |  |
| MDIO 6                       |                   | I/O                              | R <sub>PU</sub> = 15kΩ                         | This pin behaves as an MDIO (Management Data Input and Output) bidirectional management data signal that is sourced by the management station of the PHY. This pin has an internal pull-up resistor $15k\Omega$ . In configuration mode, this pin is disabled from communicating with the device until host exists configuration mode.                                                                                                        |  |  |  |  |  |  |

Product Folder Links: DP83TD535-Q1



# **Table 5-1. Pin Functions (continued)**

| PIN                       |        |                     | Internal                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|---------------------------|--------|---------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                      | NO.    | TYPE <sup>(1)</sup> | R <sub>PU</sub> /R <sub>PD</sub> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| MDC 7                     |        | I                   | R <sub>PD</sub> =<br>15kΩ        | This pin behaves as an MDC (Management Data Clock) synchronous clock to the MDIO serial management input and output data. In configuration mode initiated by the host, this pin is disabled from communicating with the device until host exists configuration mode.                                                                                                                                                                                                                                                                       |  |  |  |
| TC10 Support/Control Pins |        |                     |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| WAKE                      | 9      | I/O                 | -                                | <b>WAKE</b> is a bidirectional pin used for local wake as input and wake forwarding as output. This pin can be controlled by the SPI-host for local wake. A pulse of width >40μs on this pin wakes up the PMD. During low-power mode the default state of this pin is an input until a WAKE UP event occurs when this pin changes to an output for wake-forwarding. As an output the PMD drives the pin high for >40μs and transitions back to input mode. An external pull down resistance of $10k\Omega$ is needed for proper operation. |  |  |  |
| INH                       | 11     | O - Open<br>Drain   | -                                | INH is an open drain output pin which indicates whether the device is in sleep mode. When the device is in sleep mode, the driver is turned off (Hi-Z). External pull-down resistance is needed for proper operation (10k $\Omega$ recommended). When the device is out of sleep, the INH pin transitions to high.                                                                                                                                                                                                                         |  |  |  |
| IRQ_N                     | RQ_N 5 |                     | R <sub>PU</sub> = 40kΩ           | IRQ_N (Interrupt): This pin behaves as an Interrupt indicator after power-up. A logic low indicates an interrupt event has occurred. This pin require an external pull up resistor (10kΩ) to VDDIO                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Power/Ground              |        |                     |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| VBAT                      | 8      | Р                   | -                                | Always on Supply (Battery Supply Voltage Input 12V, 24V or 48V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| AVDD3V3                   | 14     | Р                   | -                                | 3.3V Device Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| VDDIO                     | 2      | Р                   | -                                | Input/output Supply Voltage (1.8V, 2.5V or 3.3V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| GND                       | 11     | G                   | -                                | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |

Product Folder Links: DP83TD535-Q1

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.



Table 5-2. Pin Voltage Domain

| PIN NAME | VOLTAGE DOMAIN   | OUTPUT VOLTAGE RANGE       |  |  |
|----------|------------------|----------------------------|--|--|
| TRD_P    | AVDD3V3          | 0.5xAVD3V3 ±( 0.4V - 0.6V) |  |  |
| TRD_M    | AVDD3V3          | 0.5xAVD3V3 ±( 0.4V - 0.6V) |  |  |
| TX       | VDDIO            | 0V - VDDIO                 |  |  |
| RX       | VDDIO            | 0V - VDDIO                 |  |  |
| ED       | VDDIO            | 0V - VDDIO                 |  |  |
| MDIO     | VDDIO            | 0V - VDDIO                 |  |  |
| MDC      | VDDIO            | 0V - VDDIO                 |  |  |
| WAKE     | $V_{BAT}$        | 0V - 3.3V                  |  |  |
| INH      | V <sub>BAT</sub> | 0V - 3.3V                  |  |  |
| IRQ_N    | VDDIO            | 0V - VDDIO                 |  |  |



# 6 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

# 6.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **6.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 6.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 6.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 6.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 7 Revision History

| DATE          | REVISION | NOTES           |  |  |  |  |
|---------------|----------|-----------------|--|--|--|--|
| December 2025 | *        | Initial Release |  |  |  |  |

# 8 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGE OPTION ADDENDUM

#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material<br>type | Package   Pins | ns Package qty  <br>Carrier |   | Lead finish/Ball<br>material | MSL rating/Peak<br>reflow<br>(5) | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|------------------|----------------|-----------------------------|---|------------------------------|----------------------------------|--------------|------------------|
| PDP83TD535DMTTC       | Active        | Preproduction    | VSON(DMT) 14   | 250   small T&R             | - | Call TI                      | Call TI                          | -40 to 125°C | P535 / TC301     |

- (1) Status: For more details on status, see our product life cycle.
- (2) **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No. RoHS Exempt, See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- 6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

  Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Copyright © 2025 Texas Instruments Incorporated

Product Folder Links: DP83TD535-Q1



# 8.1 Tape and Reel Information





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PDP83TD535DMTTC | DMT             | VSON               | 14   | 250 | 180                      | 12.4                     | 3.3        | 4.8        | 1.2        | 8.0        | 12.0      | 1                |

Copyright © 2025 Texas Instruments Incorporated



### 8.2 Mechanical Data

**DMT0014B** 

# PACKAGE OUTLINE

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **EXAMPLE BOARD LAYOUT**

# **DMT0014B**

VSON - 1 mm max height



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# **EXAMPLE STENCIL DESIGN**

# **DMT0014B**

VSON - 1 mm max height

www.ti.com 22-Dec-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | ,          |  |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|------------|--|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |            |  |
| PDP83TD535DMTTC       | Active | Preproduction | VSON (DMT)   14 | 250   SMALL T&R       | -    | Call TI                       | Call TI                    | -40 to 125 |  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

3 x 4.5, 0.65 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025