

# DRV8001-Q1 Automotive Highly-Integrated, Multifunction Driver for Door Control

## 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1:  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $T_A$
- **Functional Safety-Compliant Targeted**
  - Developed for functional safety applications
  - Documentation to aid ISO26262 system design
  - Systematic integrity up to ASIL D
  - Hardware integrity up to ASIL B
- 5V to 35V (40V abs. max) operating range
- 1 Integrated half-bridge with  $I_{\text{OUT}}$  max 8A ( $R_{\text{DS}(\text{ON})}$  HS +LS FET =  $155\text{m}\Omega$ )
- 1 Integrated half-bridge with  $I_{\text{OUT}}$  max 7A ( $R_{\text{DS}(\text{ON})}$  HS +LS FET =  $185\text{m}\Omega$ )
- 2 Integrated half-bridges with  $I_{\text{OUT}}$  max 4A ( $R_{\text{DS}(\text{ON})}$  HS +LS FET =  $440\text{m}\Omega$ )
- 2 Integrated half-bridges with  $I_{\text{OUT}}$  max 1.3A load ( $R_{\text{DS}(\text{ON})}$  HS +LS FET =  $1540\text{m}\Omega$ )
- 1 Configurable integrated high-side driver as lamp or LED driver with  $I_{\text{OUT}}$  Max 1.5/0.5A ( $R_{\text{DS}(\text{ON})}$  =  $0.4/1.2\Omega$ )
- 5 Configurable integrated high-side drivers for 0.5/0.25A load ( $R_{\text{DS}(\text{ON})}$  =  $1.2\Omega$ )
- 1 External MOSFET gate driver for charge of electrochromic glass
- 1 Integrated low-side FET for discharge of electrochromic glass
- Internal 10bit PWM generator for high-side drivers
- All high-side drivers support a low- or high- current threshold constant current mode to drive a wide range of LED modules
- 1 external MOSFET gate driver for heater
  - Offline open load detection
  - $V_{\text{DS}}$  monitoring of low  $R_{\text{DS}(\text{ON})}$  MOSFET for short-circuit detection
- Integrated driver output features current regulation (ITRIP)
- Muxable sense output (IPROPI)
  - Internal current sensing with proportional current output (IPROPI)
  - Advanced die temperature monitoring with multiple thermal clusters
  - Motor supply voltage monitor
- Protection and diagnostic features with configurable fault behavior
  - Load diagnostics in both the off-state and on-state to detect open load and short-circuit
  - Overcurrent and over temperature protection
- [Device Comparison Table](#)

## 2 Applications

- Door module
- Body control modules
- Zonal module

## 3 Description

The DRV8001-Q1 device integrates multiple door control specific functions: driving and diagnosing motor (inductive), resistive and capacitive loads, driving a lamp or LEDs, drive MOSFETs for special loads such as heating element or electrochromic elements. These drivers include protection features for offline and active diagnostics such as under and over voltage monitors, offline open load and short-circuit diagnostics, and zone-based thermal monitoring and shutdown protection. The device features 6 integrated half-bridges (2 high-side alternate modes), 6 integrated high-side drivers, one external high-side gate driver for heater, one external high-side gate driver for electrochromic charge and one integrated low-side driver for electrochromic load discharge. The half-bridge, high-side, heater and gate drivers have PWM input control configuration, sensing, diagnostics and device system protection. There is a dedicated internal programmable PWM generators for each high-side driver. Proportional current sense pin output is available for all integrated drivers

## Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE (NOM) <sup>(2)</sup> |
|-------------|------------------------|-----------------------------------|
| DRV8001-Q1  | VQFN (40)              | 6.00mm × 6.00mm                   |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



## Simplified Schematic



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|                                                |           |                                                                            |            |
|------------------------------------------------|-----------|----------------------------------------------------------------------------|------------|
| <b>1 Features</b> .....                        | <b>1</b>  | <b>8 DRV8001-Q1 Register Map</b> .....                                     | <b>58</b>  |
| <b>2 Applications</b> .....                    | <b>1</b>  | 8.1 DRV8000-Q1_STATUS Registers.....                                       | <b>60</b>  |
| <b>3 Description</b> .....                     | <b>1</b>  | 8.2 DRV8000-Q1_CNFG Registers.....                                         | <b>69</b>  |
| <b>4 Device Comparison</b> .....               | <b>3</b>  | 8.3 DRV8000-Q1_CTRL Registers.....                                         | <b>93</b>  |
| <b>5 Pin Configuration and Functions</b> ..... | <b>4</b>  | <b>9 Application and Implementation</b> .....                              | <b>103</b> |
| <b>6 Specifications</b> .....                  | <b>6</b>  | 9.1 Application Information.....                                           | <b>103</b> |
| 6.1 Absolute Maximum Ratings.....              | <b>6</b>  | 9.2 Typical Application.....                                               | <b>103</b> |
| 6.2 ESD Ratings Auto.....                      | <b>6</b>  | 9.3 Initialization Setup.....                                              | <b>105</b> |
| 6.3 Recommended Operating Conditions.....      | <b>6</b>  | 9.4 Power Supply Recommendations.....                                      | <b>105</b> |
| 6.4 Thermal Information RHA package.....       | <b>7</b>  | 9.5 Layout.....                                                            | <b>105</b> |
| 6.5 Electrical Characteristics.....            | <b>7</b>  | <b>10 Device and Documentation Support</b> .....                           | <b>107</b> |
| 6.6 Timing Requirements.....                   | <b>17</b> | 10.1 Receiving Notification of Documentation Updates                       | <b>107</b> |
| <b>7 Detailed Description</b> .....            | <b>19</b> | 10.2 Support Resources.....                                                | <b>107</b> |
| 7.1 Overview.....                              | <b>19</b> | 10.3 Trademarks.....                                                       | <b>107</b> |
| 7.2 Functional Block Diagram.....              | <b>20</b> | 10.4 Electrostatic Discharge Caution.....                                  | <b>107</b> |
| 7.3 External Components.....                   | <b>20</b> | 10.5 Glossary.....                                                         | <b>107</b> |
| 7.4 Feature Description.....                   | <b>21</b> | <b>11 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>107</b> |
| 7.5 Programming.....                           | <b>55</b> |                                                                            |            |

## 4 Device Comparison

**Table 4-1. Device Comparison**

| Device Name | H-Bridge Gate Driver | Half-bridge Driver | High-side Driver | Lamp/LED HS Driver | EC Gate Driver | Heater HS Gate Driver | Current Shunt Amp | Package                   |
|-------------|----------------------|--------------------|------------------|--------------------|----------------|-----------------------|-------------------|---------------------------|
| DRV8000-Q1  | 1x                   | 6x                 | 5x               | 1x                 | 1x             | 1x                    | 1x                | 7x7 QFN-48 Wettable Flank |
| DRV8000E-Q1 | 1x                   | 6x                 | 5x               | 1x                 | 1x             | 1x                    | 1x                | 7x7 QFN-48 Wettable Flank |
| DRV8001-Q1  | X                    | 6x                 | 5x               | 1x                 | 1x             | 1x                    | X                 | 6x6 QFN-40 Wettable Flank |
| DRV8002-Q1  | 1x                   | 6x                 | 5x               | 1x                 | X              | X                     | 1x                | 7x7 QFN-48 Wettable Flank |

**Table 4-2. Device Orderable Information**

| Device      | Pre-production Part Number | Orderable Part Number | EVM           |
|-------------|----------------------------|-----------------------|---------------|
| DRV8000-Q1  | PDRV8000QWRGZRQ1           | DRV8000QWRGZRQ1       | DRV8000-Q1EVM |
|             | P2DRV8000QWRGZRQ1          |                       |               |
| DRV8000E-Q1 | PDRV8000EQWRHARQ1          | DRV8000EQWRHARQ1      | DRV8000-Q1EVM |
| DRV8001-Q1  | PDRV8001QWRHARQ1           | DRV8001QWRHARQ1       | DRV8001-Q1EVM |
| DRV8002-Q1  | PDRV8002QRGZRQ1            | DRV8002QWRGZRQ1       | DRV8000-Q1EVM |
|             | P2DRV8002QWRGZRQ1          |                       |               |

### Selection considerations:

1. DRV8000E-Q1 is optimized for open load detection for low power brushed motors with high off state resistance and independent Half-bridge Gate Driver.
2. DRV8001-Q1 is optimized for applications without the need for an H-bridge Gate Driver in a smaller package.
3. DRV8002-Q1 is optimized for applications without sideview mirrors and pin to pin with DRV8000/E-Q1.

## 5 Pin Configuration and Functions



**Figure 5-1. VQFN (RHA) 40-Pin Package and Pin Functions**

**Table 5-1. Pin Functions**

| PIN |      | I/O <sup>(1)</sup> | TYPE    | DESCRIPTION                                                                                                                                                                                             |
|-----|------|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME |                    |         |                                                                                                                                                                                                         |
| 1   | OUT4 | O                  | Power   | 440mΩ half-bridge output 4.                                                                                                                                                                             |
| 2   | NC   | -                  | -       | No connect.                                                                                                                                                                                             |
| 3   | NC   | -                  | -       | No connect.                                                                                                                                                                                             |
| 4   | PVDD | I                  | Power   | Device driver power supply input. Connect to the bridge power supply. Connect a 0.1µF, PVDD-rated ceramic capacitor and local bulk capacitance greater than or equal to 10µF between PVDD and GND pins. |
| 5   | VCP  | I/O                | Power   | Charge pump output. Connect a 1µF, 16V ceramic capacitor between VCP and PVDD pins.                                                                                                                     |
| 6   | PVDD | I                  | Power   | Device driver power supply input. Connect to the bridge power supply. Connect a 0.1µF, PVDD-rated ceramic capacitor and local bulk capacitance greater than or equal to 10µF between PVDD and GND pins. |
| 7   | OUT5 | O                  | Power   | 155mΩ half-bridge output 5.                                                                                                                                                                             |
| 8   | PGND | I/O                | Ground  | Device ground. Connect to system ground.                                                                                                                                                                |
| 9   | OUT1 | O                  | Power   | 1.54Ω half-bridge output 1.                                                                                                                                                                             |
| 10  | OUT2 | O                  | Power   | 1.54Ω half-bridge output 2.                                                                                                                                                                             |
| 11  | PWM2 | I                  | Digital | PWM input 2 for regulation of half-bridge drivers                                                                                                                                                       |
| 12  | PWM1 | I                  | Digital | PWM input 1 for regulation of all drivers except electrochrome.                                                                                                                                         |
| 13  | nSCS | I                  | Digital | Serial chip select. A logic low on this pin enables serial interface communication. Internal pullup resistor.                                                                                           |
| 14  | SDI  | I                  | Digital | Serial data input. Data is captured on the falling edge of the SCLK pin. Internal pulldown resistor.                                                                                                    |

**Table 5-1. Pin Functions (continued)**

| PIN |        | I/O <sup>(1)</sup> | TYPE    | DESCRIPTION                                                                                                                                                                                                         |
|-----|--------|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME   |                    |         |                                                                                                                                                                                                                     |
| 15  | SDO    | O                  | Digital | Serial data output. Data is shifted out on the rising edge of the SCLK pin. Push-pull output.                                                                                                                       |
| 16  | SCLK   | I                  | Digital | Serial clock input. Serial data is shifted out and captured on the corresponding rising and falling edge on this pin. Internal pulldown resistor.                                                                   |
| 17  | IPROPI | I/O                | Analog  | Sense output is multiplexed from any of driver load current feedback, PVDD voltage feedback, or thermal cluster temperature feedback.                                                                               |
| 18  | nSLEEP | I                  | Analog  | Device enable pin. Logic low to shutdown the device and enter sleep mode. Internal pulldown resistor.                                                                                                               |
| 19  | NC     | -                  | -       | No connect.                                                                                                                                                                                                         |
| 20  | NC     | -                  | -       | No connect.                                                                                                                                                                                                         |
| 21  | DVDD   | I                  | Power   | Device logic and digital output power supply input. Recommended to connect a 1.0 $\mu$ F, 6.3V ceramic capacitor between the DVDD and GND pins.                                                                     |
| 22  | NC     | -                  | -       | No connect.                                                                                                                                                                                                         |
| 23  | DGND   | I/O                | Ground  | Device ground. Connect to system ground.                                                                                                                                                                            |
| 24  | ECFB   | I/O                | Power   | For EC control, pin is used as voltage monitor input and fast discharge low-side switch. If the EC drive function is not used, connect this pin to GND through 10k $\Omega$ resistor.                               |
| 25  | ECDRV  | O                  | Analog  | For EC control, pin controls the gate of external MOSFET for EC voltage regulation                                                                                                                                  |
| 26  | SH_HS  | I                  | Analog  | Source pin of high-side heater MOSFET and output to heater load. Connect to source of high-side MOSFET.                                                                                                             |
| 27  | GH_HS  | O                  | Analog  | Gate driver output for heater MOSFET. Connect to gate of high-side MOSFET.                                                                                                                                          |
| 28  | NC     | -                  | -       | No connect.                                                                                                                                                                                                         |
| 29  | NC     | -                  | -       | No connect.                                                                                                                                                                                                         |
| 30  | NC     | -                  | -       | No connect.                                                                                                                                                                                                         |
| 31  | OUT12  | O                  | Power   | 1.2 $\Omega$ high-side driver output 12. Connect to low-side load.                                                                                                                                                  |
| 32  | OUT11  | O                  | Power   | 1.2 $\Omega$ high-side driver output 11. Configurable as SC protection switch for EC drive. Connect to low-side load.                                                                                               |
| 33  | OUT10  | O                  | Power   | 1.2 $\Omega$ high-side driver output 10. Connect to low-side load.                                                                                                                                                  |
| 34  | OUT9   | O                  | Power   | 1.2 $\Omega$ high-side driver output 9. Connect to low-side load.                                                                                                                                                   |
| 35  | OUT8   | O                  | Power   | 1.2 $\Omega$ high-side driver output 8. Connect to low-side load.                                                                                                                                                   |
| 36  | OUT7   | O                  | Power   | High-side driver output with configurable R <sub>DSON</sub> (400 m $\Omega$ /1200 m $\Omega$ ). Connect to low-side load.                                                                                           |
| 37  | PVDD   | I                  | Power   | Device driver power supply input. Connect to the bridge power supply. Connect a 0.1 $\mu$ F, PVDD-rated ceramic capacitor and local bulk capacitance greater than or equal to 10 $\mu$ F between PVDD and GND pins. |
| 38  | OUT6   | O                  | Power   | 185m $\Omega$ half-bridge output 6.                                                                                                                                                                                 |
| 39  | PGND   | I/O                | Ground  | Device ground. Connect to system ground.                                                                                                                                                                            |
| 40  | OUT3   | O                  | Power   | 440m $\Omega$ half-bridge output 3.                                                                                                                                                                                 |

(1) I = Input, O = Output

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted) <sup>(1)</sup>

|                                                                                                                                   |                                                     |  | MIN                                        | MAX                | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--------------------------------------------|--------------------|------|
| Power supply pin voltage                                                                                                          | PVDD                                                |  | -0.3                                       | 40                 | V    |
| Power supply transient voltage ramp                                                                                               | PVDD                                                |  |                                            | 2                  | V/μs |
| Digital Logic power supply voltage ramp                                                                                           | DVDD                                                |  |                                            | 2                  | V/μs |
| Voltage difference between ground pins                                                                                            | GND, PGND                                           |  | -0.3                                       | 0.3                | V    |
| Charge pump pin voltage                                                                                                           | VCP                                                 |  | -0.3                                       | PVDD + 15          | V    |
| Digital regulator pin voltage                                                                                                     | DVDD                                                |  | -0.3                                       | 5.75               | V    |
| Logic pin voltage                                                                                                                 | PWM1, IPROPI, PWM2, DRVOFF, nSLEEP, SCLK, SDI, nSCS |  | -0.3                                       | 5.75               | V    |
| Output logic pin voltage                                                                                                          | SDO                                                 |  | -0.3                                       | $V_{DVDD} + 0.3$   | V    |
| Output pin voltage                                                                                                                | OUT1-OUT12                                          |  | -0.3                                       | $V_{PVDD} + 0.9$   | V    |
| Output current                                                                                                                    | OUT1-OUT12, ECFB, ECDRV                             |  | Internally Limited                         | Internally Limited | A    |
| Heater and Electrochromic MOSFET gate drive pin voltage                                                                           | GH_HS                                               |  | $V_{SH\_HS} - 0.3$<br>to $V_{SH\_HS} + 13$ | $V_{VCP} + 0.3$    | V    |
| Heater and Electrochromic MOSFET source pin voltage                                                                               | SH_HS, ECFB, ECDRV                                  |  | -0.3                                       | $V_{PVDD} + 0.3$   | V    |
| High-side driver and Heater MOSFET source pin maximum energy dissipation, $T_J = 25^\circ\text{C}$ , $L_{LOAD} < 100 \mu\text{H}$ | OUT7-OUT12, SH_HS                                   |  | -                                          | 1                  | mJ   |
| Ambient temperature, $T_A$                                                                                                        |                                                     |  | -40                                        | 125                | °C   |
| Junction temperature, $T_J$                                                                                                       |                                                     |  | -40                                        | 150                | °C   |
| Storage temperature, $T_{stg}$                                                                                                    |                                                     |  | -65                                        | 150                | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings Auto

|             |                         |                                                                                           | VALUE                         | UNIT       |   |
|-------------|-------------------------|-------------------------------------------------------------------------------------------|-------------------------------|------------|---|
| $V_{(ESD)}$ | Electrostatic discharge | Human body model (HBM), per AEC Q100-002<br>HBM ESD <sup>(1)</sup> Classification Level 2 | PVDD, OUT1 - OUT12, ECFB, GND | $\pm 4000$ | V |
|             |                         | All other pins                                                                            | $\pm 2000$                    |            | V |
|             |                         | Charged device model (CDM), per AEC Q100-011<br>CDM ESD Classification Level C4B          | Corner pins                   | $\pm 750$  |   |
|             |                         |                                                                                           | Other pins                    | $\pm 500$  |   |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating temperature range (unless otherwise noted)

|              |                                                    |                               | MIN | NOM | MAX | UNIT |
|--------------|----------------------------------------------------|-------------------------------|-----|-----|-----|------|
| $V_{PVDD}$   | Power supply voltage                               | PVDD                          | 5   | 35  | V   |      |
| $V_{DVDD}$   | Logic input voltage                                | DVDD                          | 3.1 | 5.5 | V   |      |
| $V_{DIN}$    | Digital input voltage                              | PWM1, IPROPI, PWM2, SCLK, SDI | 0   | 5.5 | V   |      |
| $I_{DOUT}$   | Digital output current                             | SDO                           | 0   | 5   | mA  |      |
| $f_{PWM}$    | Input PWM frequency                                | PWM1, PWM2                    | 0   | 25  | kHz |      |
| $V_{IPROPI}$ | Analog output voltage for $V_{PVDD} > 7 \text{ V}$ | IPROPI                        | 0   | 5.2 | V   |      |

over operating temperature range (unless otherwise noted)

|                     |                                            |        | MIN | NOM              | MAX                | UNIT |
|---------------------|--------------------------------------------|--------|-----|------------------|--------------------|------|
| $V_{I\text{PROPI}}$ | Analog output voltage for $V_{PVDD} < 7$ V | IPROPI | 0   | $V_{PVDD} - 1.8$ |                    | V    |
| $T_A$               | Operating ambient temperature              |        | -40 | 125              | $^{\circ}\text{C}$ |      |
| $T_J$               | Operating junction temperature             |        | -40 | 150              | $^{\circ}\text{C}$ |      |

## 6.4 Thermal Information RHA package

| THERMAL METRIC <sup>(1)</sup> |                                              | RHA Package | UNIT                        |
|-------------------------------|----------------------------------------------|-------------|-----------------------------|
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 26.8        | $^{\circ}\text{C}/\text{W}$ |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance    | 15.8        | $^{\circ}\text{C}/\text{W}$ |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 9.3         | $^{\circ}\text{C}/\text{W}$ |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 0.2         | $^{\circ}\text{C}/\text{W}$ |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 9.2         | $^{\circ}\text{C}/\text{W}$ |
| $R_{\theta JC(\text{bot})}$   | Junction-to-case (bottom) thermal resistance | 2.9         | $^{\circ}\text{C}/\text{W}$ |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics application report](#).

## 6.5 Electrical Characteristics

$5 \text{ V} \leq V_{PVDD} \leq 35 \text{ V}$ ,  $3.1 \text{ V} \leq V_{DVDD} \leq 5.5 \text{ V}$ ,  $-40^{\circ}\text{C} \leq T_J \leq 150^{\circ}\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5 \text{ V}$ ,  $V_{DVDD} = 5 \text{ V}$  and  $T_J = 25^{\circ}\text{C}$ .

| PARAMETER                                               | TEST CONDITIONS                                                                                                          | MIN                                                                                          | TYP   | MAX   | UNIT          |               |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------|-------|---------------|---------------|
| <b>POWER SUPPLIES (DVDD, VCP, PVDD)</b>                 |                                                                                                                          |                                                                                              |       |       |               |               |
| $I_{PVDDQ}$                                             | $V_{PVDD} = 13.5 \text{ V}$ , $n\text{SLEEP} = 0 \text{ V}$ $-40 \leq T_J \leq 85^{\circ}\text{C}$                       |                                                                                              | 3.5   | 5.5   | $\mu\text{A}$ |               |
| $I_{DVDDQ}$                                             | $V_{PVDD} = 13.5 \text{ V}$ , $n\text{SLEEP} = 0 \text{ V}$ $-40 \leq T_J \leq 85^{\circ}\text{C}$                       |                                                                                              | 3     | 4     | $\mu\text{A}$ |               |
| $I_{PVDD}$                                              | $V_{PVDD} = 13.5 \text{ V}$ , $n\text{SLEEP} = V_{DVDD}$                                                                 |                                                                                              | 6.2   | 11.5  | mA            |               |
| $I_{DVDD}$                                              | $SDO = 0 \text{ V}$                                                                                                      |                                                                                              | 3.1   | 6.5   | mA            |               |
| $I_{PVDD\_CP\_DIS}$                                     | $V_{PVDD} = 13.5 \text{ V}$ , $\text{DIS\_CP} = 1$ , $\text{HEAT\_EN} = 0$ , $\text{EC\_ON} = 0$ , $\text{OUTx\_EN} = 0$ |                                                                                              | 1.4   | 4     | mA            |               |
| $I_{DVDD\_CP\_DIS}$                                     | $V_{PVDD} = 13.5 \text{ V}$ , $\text{DIS\_CP} = 1$ , $\text{HEAT\_EN} = 0$ , $\text{EC\_ON} = 0$ , $\text{OUTx\_EN} = 0$ |                                                                                              | 2.8   | 5.5   | mA            |               |
| $t_{\text{SLEEP}}$                                      | $n\text{SLEEP} = 0 \text{ V}$ to sleep mode                                                                              |                                                                                              |       | 1     | ms            |               |
| $t_{\text{READY\_HB\_H\_S}}$                            | Turnon time for half-bridges and high-side drivers                                                                       |                                                                                              |       | 5     | ms            |               |
| $t_{\text{READY\_HEAT}}$                                | Turnon time for heater                                                                                                   |                                                                                              |       | 10    | ms            |               |
| $f_{VDD}$                                               | Digital oscillator switching frequency                                                                                   | Primary frequency of spread spectrum                                                         | 12.83 | 14.25 | 15.68         | MHz           |
| $f_{VDD}$                                               | Digital oscillator spread spectrum range                                                                                 | Center spread on primary frequency                                                           | -7    | 7     | %             |               |
| $V_{VCP}$                                               | Charge pump regulator voltage with respect to PVDD                                                                       | $V_{PVDD} > 7 \text{ V}$ , $I_{VCP} \leq 80 \mu\text{A}$                                     | 8.5   | 9     | 12.5          | V             |
|                                                         |                                                                                                                          | $V_{PVDD} = 5 \text{ V}$ , $I_{VCP} \leq 60 \mu\text{A}$                                     | 6.8   | 7.5   | 11            | V             |
| $t_{\text{CP\_EN}}$                                     | Charge pump turn on time after any OUTx enable. Includes initialization.                                                 |                                                                                              |       | 3     | ms            |               |
| $I_{VCP\_LIM}$                                          | Charge pump output current limit                                                                                         | $V_{PVDD} = 13.5 \text{ V}$ , $C_{VCP} = 1 \mu\text{F}$ , inrush during charge pump start-up |       | 750   | $\mu\text{A}$ |               |
| $V_{CP\_UV}$                                            | Charge pump undervoltage threshold                                                                                       | $V_{VCP} - V_{PVDD}$ , $V_{VCP}$ falling                                                     | 5     | 6     | 7             | V             |
| $t_{\text{CP\_UV\_DG}}$                                 | Charge pump undervoltage deglitch time                                                                                   |                                                                                              | 8     | 10    | 12.75         | $\mu\text{s}$ |
| <b>LOGIC-LEVEL INPUTS (INx, nSLEEP, SCLK, SDI, etc)</b> |                                                                                                                          |                                                                                              |       |       |               |               |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V,  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5$  V,  $V_{DVDD} = 5$  V and  $T_J = 25^\circ\text{C}$ .

| PARAMETER                         |                                 | TEST CONDITIONS                                                              | MIN                    | TYP                   | MAX                 | UNIT             |
|-----------------------------------|---------------------------------|------------------------------------------------------------------------------|------------------------|-----------------------|---------------------|------------------|
| $V_{IL}$                          | Input logic low voltage         | PWM1, PWM2, nSLEEP, SCLK, SDI                                                | 0.3                    | $V_{DVDD} \times 0.3$ |                     | V                |
| $V_{IH}$                          | Input logic high voltage        | PWM1, PWM2, nSLEEP, SCLK, SDI                                                | $V_{DVDD} \times 0.7$  |                       | 5.5                 | V                |
| $V_{HYS}$                         | Input hysteresis                | PWM1, PWM2, nSLEEP, SCLK, SDI                                                | $V_{DVDD} \times 0.15$ |                       |                     | V                |
| $I_{IL}$                          | Input logic low current         | $V_{DIN} = 0$ V, PWM1, PWM2, nSLEEP, SCLK, SDI                               | -5                     |                       | 5                   | $\mu\text{A}$    |
| $I_{IL}$                          | Input logic low current         | $V_{DIN} = 0$ V, nSCS                                                        |                        | 25                    | 50                  | $\mu\text{A}$    |
| $I_{IH}$                          | Input logic high current        | $V_{DIN} = V_{DVDD}$ , nSCS                                                  | -5                     |                       | 5                   | $\mu\text{A}$    |
| $I_{IH}$                          | Input logic high current        | $V_{DIN} = V_{DVDD}$ , PWM1, PWM2, nSLEEP, SCLK, SDI                         |                        | 25                    | 50                  | $\mu\text{A}$    |
| $R_{PD}$                          | Input pulldown resistance       | To GND, PWM1, PWM2, nSLEEP, SCLK, SDI                                        | 140                    | 200                   | 260                 | $\text{k}\Omega$ |
| $R_{PU}$                          | Input pullup resistance         | To DVDD, nSCS                                                                | 140                    | 200                   | 265                 | $\text{k}\Omega$ |
| <b>PUSH-PULL OUTPUT SDO</b>       |                                 |                                                                              |                        |                       |                     |                  |
| $V_{OL}$                          | Output logic low voltage        | $I_{OD} = 5$ mA                                                              |                        |                       | 0.5                 | V                |
| $V_{OH}$                          | Output logic high voltage       | $I_{OD} = -5$ mA, SDO                                                        | $DVDD \times 0.8$      |                       |                     | V                |
| <b>HEATER MOSFET DRIVER</b>       |                                 |                                                                              |                        |                       |                     |                  |
| $I_{GH\_HS\_HEAT}$                | Average charge-current          | $T_J = 25^\circ\text{C}$                                                     |                        | 50                    |                     | $\text{mA}$      |
| $R_{GL\_HEAT}$                    | On-resistance (discharge stage) | $I_{GH\_HS\_HEAT} = 25$ mA; $T_J = 25^\circ\text{C}$                         | 15                     | 20                    | 25                  | $\Omega$         |
| $R_{GL\_HEAT}$                    | On-resistance (discharge stage) | $I_{GH\_HS\_HEAT} = 25$ mA; $T_J = 125^\circ\text{C}$                        |                        | 28                    | 36                  | $\Omega$         |
| $V_{GH\_HS\_HIGH}$                | GH_HS high level output voltage | $V_{PVDD} = 5$ V; $I_{CP} = 15$ mA                                           | $V_{SH\_HS} + 6$       |                       |                     | V                |
| $V_{GH\_HS\_HIGH}$                | GH_HS high level output voltage | $V_{PVDD} = 13.5$ V; $I_{CP} = 15$ mA                                        | $V_{SH\_HS} + 7.5$     | $V_{SH\_HS} + 10$     | $V_{SH\_HS} + 11.5$ | V                |
| $I_{HEAT\_SH\_ST\_BY\_LK}$        | SH_HS leakage current standby   |                                                                              |                        |                       | 25                  | $\mu\text{A}$    |
| $R_{GS\_HEAT}$                    | Passive gate-clamp resistance   |                                                                              |                        | 150                   |                     | $\text{k}\Omega$ |
| $t_{PDR\_GH\_HS}$                 | GH_HS rising propagation delay  | $V_{PVDD} = 13.5$ V; $R_G = 0$ $\Omega$ ; $C_G = 2.7$ nF                     |                        | 0.6                   |                     | $\mu\text{s}$    |
| $t_{PDF\_GH\_HS}$                 | GH_HS falling propagation delay | $V_{PVDD} = 13.5$ V; $V_{SH\_HS} = 0$ V; $R_G = 0$ $\Omega$ ; $C_G = 2.7$ nF |                        | 0.5                   |                     | $\mu\text{s}$    |
| $t_{RISE\_GH\_HS}$                | Rise time (switch mode)         | $V_{PVDD} = 13.5$ V; $V_{SH\_HS} = 0$ V; $R_G = 0$ $\Omega$ ; $C_G = 2.7$ nF |                        | 300                   |                     | ns               |
| $t_{FALL\_GH\_HS}$                | Fall time (switch mode)         | $V_{PVDD} = 13.5$ V; $V_{SH\_HS} = 0$ V; $R_G = 0$ $\Omega$ ; $C_G = 2.7$ nF |                        | 170                   |                     | ns               |
| <b>HEATER PROTECTION CIRCUITS</b> |                                 |                                                                              |                        |                       |                     |                  |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V,  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5$  V,  $V_{DVDD} = 5$  V and  $T_J = 25^\circ\text{C}$ .

| PARAMETER                    |                                                             | TEST CONDITIONS                                                                                   | MIN   | TYP   | MAX   | UNIT                   |
|------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-------|-------|------------------------|
| $V_{DS\_LVL\_HEAT}$          | $V_{DS}$ overcurrent protection threshold for heater MOSFET | HEAT_VDS_LVL = 0000b                                                                              | 0.050 | 0.06  | 0.07  | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0001b                                                                              | 0.067 | 0.08  | 0.093 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0010b                                                                              | 0.085 | 0.10  | 0.115 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0011b                                                                              | 0.102 | 0.12  | 0.138 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0100b                                                                              | 0.119 | 0.14  | 0.161 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0101b                                                                              | 0.136 | 0.16  | 0.184 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0110b                                                                              | 0.153 | 0.18  | 0.207 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 0111b                                                                              | 0.17  | 0.2   | 0.23  | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1000b                                                                              | 0.204 | 0.240 | 0.276 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1001b                                                                              | 0.238 | 0.280 | 0.322 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1010b                                                                              | 0.272 | 0.320 | 0.368 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1011b                                                                              | 0.306 | 0.360 | 0.414 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1100b                                                                              | 0.340 | 0.400 | 0.460 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1101b                                                                              | 0.374 | 0.440 | 0.506 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1110b                                                                              | 0.476 | 0.560 | 0.644 | V                      |
|                              |                                                             | HEAT_VDS_LVL = 1111b                                                                              | 0.85  | 1     | 1.15  | V                      |
| $t_{DS\_HEAT\_DG}$           | $V_{DS}$ overcurrent protection deglitch time               | HEAT_VDS_DG = 00b                                                                                 | 0.75  | 1     | 1.5   | $\mu\text{s}$          |
|                              |                                                             | HEAT_VDS_DG = 01b                                                                                 | 1.5   | 2     | 2.5   | $\mu\text{s}$          |
|                              |                                                             | HEAT_VDS_DG = 10b                                                                                 | 3.25  | 4     | 4.75  | $\mu\text{s}$          |
|                              |                                                             | HEAT_VDS_DG = 11b                                                                                 | 6     | 8     | 10    | $\mu\text{s}$          |
| $t_{DS\_HEAT\_BLK}$          | $V_{DS}$ overcurrent protection blanking time               | HEAT_VDS_BLK = 00b                                                                                | 3.25  | 4     | 4.75  | $\mu\text{s}$          |
|                              |                                                             | HEAT_VDS_BLK = 01b                                                                                | 6     | 8     | 10    | $\mu\text{s}$          |
|                              |                                                             | HEAT_VDS_BLK = 10b                                                                                | 13    | 16    | 19    | $\mu\text{s}$          |
|                              |                                                             | HEAT_VDS_BLK = 11b                                                                                | 27    | 32    | 37    | $\mu\text{s}$          |
| $V_{OL\_HEAT}$               | Open load threshold voltage                                 | $V_{SH\_HS} = 0$ V                                                                                | 1.8   | 2     | 2.2   | V                      |
| $I_{OL\_HEAT}$               | Pullup current source open-load diagnosis activated         | $V_{SH\_HS} = 0$ V; $V_{SH_{heater}} = 4.5$ V                                                     |       | 1     |       | mA                     |
| $t_{OL\_HEAT}$               | Open-load filter time for heater MOSFET                     |                                                                                                   |       | 2     |       | ms                     |
| <b>ELECTROCHROMIC DRIVER</b> |                                                             |                                                                                                   |       |       |       |                        |
| $R_{DSON\_ECFB}$             | Low-side MOSFET on resistance for EC discharge              | $V_{PVDD} = 13.5$ V; $T_J = 25^\circ\text{C}$ ; $I_{ECFB} = \pm 0.25$ A<br>$ECFB\_LS\_EN = 1$ b   |       | 1375  |       | $\text{m}\Omega$       |
| $R_{DSON\_ECFB}$             | Low-side MOSFET on resistance for EC discharge              | $V_{PVDD} = 13.5$ V; $T_J = 150^\circ\text{C}$ ; $I_{ECFB} = \pm 0.125$ A<br>$ECFB\_LS\_EN = 1$ b |       | 2500  |       | $\text{m}\Omega$       |
| $I_{OC\_ECFB}$               | Overcurrent threshold of low-side MOSFET                    | $V_{PVDD} = 13.5$ V; $I_{ECFB}$ current sink                                                      | 0.5   | 1     |       | A                      |
| $t_{DG\_OC\_ECFB}$           | Overcurrent shutdown deglitch time                          | $V_{PVDD} < 20$ V; $I_{ECFB}$ current sink                                                        |       | 40    |       | $\mu\text{s}$          |
|                              |                                                             | $V_{PVDD} > 20$ V; $I_{ECFB}$ current sink                                                        |       | 15    |       | $\mu\text{s}$          |
| $dV_{ECFB}/dt$               | Slew rate of ECB, low-side MOSFET                           | $V_{PVDD} = 13.5$ V, $R_{load} = 64 \Omega$ to $P_{VDD}$                                          | 7     |       |       | $\text{V}/\mu\text{s}$ |
| $I_{OL\_ECFB\_LS}$           | Open load detection threshold for EC during discharge       | $EC\_OLEN = 1$ b, $ECFB\_LS\_EN = 1$ b                                                            | 10    | 20    | 32    | mA                     |
| $t_{DG\_OL\_ECFB\_LS}$       | Open load detection deglitch time                           | $EC\_OLEN = 1$ b, $ECFB\_LS\_EN = 1$ b                                                            | 400   | 600   |       | $\mu\text{s}$          |
| $V_{EC\_CTRLmax}$            | Maximum EC-control voltage target for ECB                   | $ECFB\_MAX = 1$ b                                                                                 | 1.4   | 1.6   |       | V                      |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V,  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5$  V,  $V_{DVDD} = 5$  V and  $T_J = 25^\circ\text{C}$ .

| PARAMETER              |                                                      | TEST CONDITIONS                                                                                 | MIN         | TYP                 | MAX         | UNIT             |
|------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------|---------------------|-------------|------------------|
| $V_{EC\_CTRLmax}$      | Maximum EC-control voltage target for ECFB           | $ECFB\_MAX = 0b$                                                                                | 1.12        | 1.28                | 1.28        | V                |
| $V_{EC\_res}$          | Minimum resolution for adjustable voltage of ECFB    | $EC\_ON = 1b$                                                                                   |             | 23.8                |             | mV               |
| $DNL_{ECFB}$           | Differential Non Linearity                           | $EC\_ON = 1b$                                                                                   | -2          | 2                   | 2           | LSB              |
| $ dV_{ECFB} $          | Voltage deviation between target and ECFB            | $V_{target} = 23.8$ mV, $dV_{ECFB} = V_{target} - V_{ECFB}$ ; $ I_{ECDRV}  < 1$ $\mu\text{A}$   | -5% (-1LSB) |                     | +5% (+1LSB) | mV               |
| $ dV_{ECFB} $          | Voltage deviation between target and ECFB            | $V_{target} = 1.5$ V, $dV_{ECFB} = V_{target} - V_{ECFB}$ ; $ I_{ECDRV}  < 1$ $\mu\text{A}$     | -5% (-1LSB) |                     | +5% (+1LSB) | mV               |
| $V_{ECFB\_HI}$         | Indicates voltage at ECFB is higher than target      | $EC\_ON = 1b$                                                                                   |             | $V_{target} + 0.12$ |             | V                |
| $V_{ECFB\_LO}$         | Indicates voltage at ECFB is lower than target       | $EC\_ON = 1b$                                                                                   |             | $V_{target} - 0.12$ |             | V                |
| $t_{FT\_ECFB}$         | Filter time of ECFB high/low flag                    | $EC\_ON = 1b$                                                                                   |             | 32                  |             | $\mu\text{s}$    |
| $t_{BLK\_ECFB}$        | Blanking time of EC regulation flags                 | Any EC target voltage change                                                                    | 200         | 250                 | 300         | $\mu\text{s}$    |
| $V_{ECFB\_OV\_TH}$     | Threshold for overvoltage on ECFB                    | $ECFB\_OV\_MODE = 01b$ or $10b$ , $EC\_ON = 1b$                                                 |             | 3                   |             | V                |
| $t_{ECFB\_OV\_DG}$     | Deglitch time for overvoltage flag on ECFB           | $ECFB\_OV\_MODE = 01b$ or $10b$ , $ECFB\_OV\_DG = 00b$                                          | 16          | 20                  | 24          | $\mu\text{s}$    |
|                        |                                                      | $ECFB\_OV\_MODE = 01b$ or $10b$ , $ECFB\_OV\_DG = 01b$                                          | 40          | 50                  | 60          | $\mu\text{s}$    |
|                        |                                                      | $ECFB\_OV\_MODE = 01b$ or $10b$ , $ECFB\_OV\_DG = 10b$                                          | 80          | 100                 | 120         | $\mu\text{s}$    |
|                        |                                                      | $ECFB\_OV\_MODE = 01b$ or $10b$ , $ECFB\_OV\_DG = 11b$                                          | 160         | 200                 | 240         | $\mu\text{s}$    |
| $V_{ECDRVminHI\_GH}$   | Output voltage range of ECDRV when $EC\_ON = 1$      | $I_{ECDRV} = -10\mu\text{A}$                                                                    | 4.5         | 6.5                 | 6.5         | V                |
| $V_{ECDRVmaxL\_OW}$    | Output voltage range of ECDRV when $EC\_ON = 0$      | $I_{ECDRV} = 10\mu\text{A}$                                                                     | 0           | 0.7                 | 0.7         | V                |
| $I_{ECDRV}$            | Current into ECDRV                                   | $V_{target} > V_{ECFB} + 500$ mV; $V_{ECDRV} = 3.5$ V                                           | -730        |                     | -80         | $\mu\text{A}$    |
| $I_{ECDRV}$            | Current into ECDRV                                   | $V_{target} < V_{ECFB} - 500$ mV; $V_{ECDRV} = 1.0$ V; $V_{target} = 1$ LSB; $V_{ECFB} = 0.5$ V | 150         |                     | 350         | $\mu\text{A}$    |
| $R_{ECDRV\_DIS}$       | Pulldown resistance at ECDRV in fast discharge mode  | $V_{ECDRV} = 0.7$ V; EC enabled, then EC<5:0> = 0 or EC disabled                                |             |                     | 11          | $\text{k}\Omega$ |
| $t_{DISCHARGE}$        | Auto-discharge pulse width                           | $ECFB\_LS\_PWM = 1b$ , $ECFB\_LS\_EN = 1b$                                                      | 240         | 300                 | 360         | ms               |
| $t_{ECFB\_DISC\_BLK}$  | Auto-discharge blanking time                         | $ECFB\_LS\_PWM = 1b$ , $ECFB\_LS\_EN = 1b$                                                      | 2.25        | 3                   | 3.75        | ms               |
| $V_{DISC\_TH}$         | PWM discharge level $V_{ECDRV}$                      | $ECFB\_LS\_PWM = 1b$ , $ECFB\_LS\_EN = 1b$                                                      | 335         | 400                 | 465         | mV               |
| $V_{DISC\_TH\_DIF\_F}$ | PWM discharge threshold level $V_{ECDRV} - V_{ECFB}$ | $ECFB\_LS\_PWM = 1b$ , $ECFB\_LS\_EN = 1b$                                                      | -50         | 0                   | 50          | mV               |
| $V_{ECFB\_OLP\_TH}$    | Threshold for open load detection on ECFB            | $EC\_EN = 0b$ , $EC\_DIAG = 10b$                                                                |             | 2                   |             | V                |
| $I_{ECFB\_OLP}$        | Current into ECFB during open load detection         | $EC\_EN = 0b$ , $EC\_DIAG = 10b$                                                                |             | 0.5                 |             | mA               |
| $t_{ECFB\_OLP}$        | Open load filter time for ECFB                       | $EC\_ON=0b$ , $ECFB\_DIAG=10b$                                                                  | 2           | 3                   | 4           | ms               |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V, -40°C  $\leq$   $T_J$   $\leq$  150°C (unless otherwise noted). Typical limits apply for  $V_{PVDD}$  = 13.5 V,  $V_{DVDD}$  = 5 V and  $T_J$  = 25°C.

| PARAMETER          |                                                  | TEST CONDITIONS                             | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
| $V_{ECFB\_SC\_TH}$ | Threshold for short-circuit detection on ECBF    | EC_EN = 0b, EC_DIAG = 01b, ECBF_SC_RSEL=00b |     | 25  |     | mV   |
|                    |                                                  | EC_EN = 0b, EC_DIAG = 01b, ECBF_SC_RSEL=01b |     | 50  |     | mV   |
|                    |                                                  | EC_EN = 0b, EC_DIAG = 01b, ECBF_SC_RSEL=10b |     | 100 |     | mV   |
|                    |                                                  | EC_EN = 0b, EC_DIAG = 01b, ECBF_SC_RSEL=11b |     | 150 |     | mV   |
| $I_{ECFB\_SC}$     | Current into ECBF during short-circuit detection | EC_EN = 0b, EC_DIAG = 01b                   |     | 50  |     | mA   |
| $t_{ECFB\_SC}$     | Short-circuit diagnostics filter time for ECBF   | EC_ON=0b, ECBF_DIAG=01b                     | 2   | 3   | 4   | ms   |

**HALF-BRIDGE DRIVERS**

|                          |                                                                   |                                                                                   |      |      |           |
|--------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------|-----------|
| $R_{ON\_OUT1,2\_HS}$     | High-side MOSFET on resistance                                    | $I_{OUT} = 0.325A, T_J = 25^{\circ}C$                                             | 775  |      | $m\Omega$ |
|                          |                                                                   | $I_{OUT} = 0.325A, T_J = 150^{\circ}C$                                            |      | 1480 | $m\Omega$ |
| $R_{ON\_OUT1,2\_LS}$     | Low-side MOSFET on resistance                                     | $I_{OUT} = 0.325A, T_J = 25^{\circ}C$                                             | 765  |      | $m\Omega$ |
|                          |                                                                   | $I_{OUT} = 0.325A, T_J = 150^{\circ}C$                                            |      | 1460 | $m\Omega$ |
| $R_{ON\_OUT3,4\_HS}$     | High-side MOSFET on resistance                                    | $I_{OUT} = 1A, T_J = 25^{\circ}C$                                                 | 220  |      | $m\Omega$ |
|                          |                                                                   | $I_{OUT} = 1A, T_J = 150^{\circ}C$                                                |      | 450  | $m\Omega$ |
| $R_{ON\_OUT3,4\_LS}$     | Low-side MOSFET on resistance                                     | $I_{OUT} = 1A, T_J = 25^{\circ}C$                                                 | 220  |      | $m\Omega$ |
|                          |                                                                   | $I_{OUT} = 1A, T_J = 150^{\circ}C$                                                |      | 450  | $m\Omega$ |
| $R_{ON\_OUT5\_HS}$       | High-side MOSFET on resistance                                    | $I_{OUT} = 2A, T_J = 25^{\circ}C$                                                 | 80   |      | $m\Omega$ |
|                          |                                                                   | $I_{OUT} = 2A, T_J = 150^{\circ}C$                                                |      | 160  | $m\Omega$ |
| $R_{ON\_OUT5\_LS}$       | Low-side MOSFET on resistance                                     | $I_{OUT} = 2A, T_J = 25^{\circ}C$                                                 | 75   |      | $m\Omega$ |
|                          |                                                                   | $I_{OUT} = 2A, T_J = 150^{\circ}C$                                                |      | 150  | $m\Omega$ |
| $R_{ON\_OUT6\_HS}$       | High-side MOSFET on resistance                                    | $I_{OUT} = 1.75A, T_J = 25^{\circ}C$                                              | 90   |      | $m\Omega$ |
| $R_{ON\_OUT6\_HS}$       | High-side MOSFET on resistance                                    | $I_{OUT} = 1.75A, T_J = 150^{\circ}C$                                             |      | 180  | $m\Omega$ |
| $R_{ON\_OUT6\_LS}$       | Low-side MOSFET on resistance                                     | $I_{OUT} = 1.75A, T_J = 25^{\circ}C$                                              | 95   |      | $m\Omega$ |
| $R_{ON\_OUT6\_LS}$       | Low-side MOSFET on resistance                                     | $I_{OUT} = 1.75A, T_J = 150^{\circ}C$                                             |      | 190  | $m\Omega$ |
| $SR_{OUT\_HB}$           | Output voltage rise/fall time for all half-bridge OUTx, 10% - 90% | $PVDD = 13.5 V; OUTx\_SR = 00b$                                                   | 1.6  |      | $V/\mu s$ |
| $SR_{OUT\_HB}$           | Output voltage rise/fall time for all half-bridge OUTx, 10% - 90% | $PVDD = 13.5 V; OUTx\_SR = 01b$                                                   | 13.5 |      | $V/\mu s$ |
| $SR_{OUT\_HB}$           | Output voltage rise/fall time for all half-bridge OUTx, 10% - 90% | $PVDD = 13.5 V; OUTx\_SR = 10b$                                                   | 24   |      | $V/\mu s$ |
| $t_{PD\_OUT\_HB\_HS\_R}$ | Propagation time during output voltage rise for HS                | ON command or INx (SPI last transition) to OUTx 10% voltage rise (any SR setting) | 2    | 10   | $\mu s$   |
| $t_{PD\_OUT\_HB\_HS\_F}$ | Propagation time during output voltage fall for HS                | ON command or INx (SPI last transition) to OUTx 10% voltage fall (any SR setting) | 1.5  | 11   | $\mu s$   |
| $t_{PD\_OUT\_HB\_LS\_R}$ | Propagation time during output voltage rise for LS                | ON command or INx (SPI last transition) to OUTx 10% voltage rise (any SR setting) | 1.5  | 10   | $\mu s$   |
| $t_{PD\_OUT\_HB\_LS\_F}$ | Propagation time during output voltage fall for LS                | ON command or INx (SPI last transition) to OUTx 10% voltage fall (any SR setting) | 1.5  | 10   | $\mu s$   |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V,  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5$  V,  $V_{DVDD} = 5$  V and  $T_J = 25^\circ\text{C}$ .

| PARAMETER             |                                             | TEST CONDITIONS                                                       | MIN | TYP | MAX | UNIT          |
|-----------------------|---------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|---------------|
| $t_{DEAD\_HS\_ON}$    | Dead time during output voltage rise for HS | $V_{VDD} = 13.5$ V; $\text{OUT}_x\text{\_ITRIP\_LVL} = 00b$ , All SRs | 1   |     | 6   | $\mu\text{s}$ |
| $t_{DEAD\_HS\_OF\_F}$ | Dead time during output voltage fall for HS | $V_{VDD} = 13.5$ V; $\text{OUT}_x\text{\_ITRIP\_LVL} = 00b$ , All SRs | 1   |     | 6   | $\mu\text{s}$ |
| $t_{DEAD\_LS\_ON}$    | Dead time during output voltage rise for LS | $V_{VDD} = 13.5$ V; $\text{OUT}_x\text{\_ITRIP\_LVL} = 00b$ , All SRs | 1   |     | 7   | $\mu\text{s}$ |
| $t_{DEAD\_LS\_OF\_F}$ | Dead time during output voltage fall for LS | $V_{VDD} = 13.5$ V; $\text{OUT}_x\text{\_ITRIP\_LVL} = 00b$ , All SRs | 1.7 |     | 14  | $\mu\text{s}$ |

#### HALF-BRIDGE PROTECTION CIRCUITS

|                     |                                                                 |                                                                                     |      |     |      |               |
|---------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------|------|-----|------|---------------|
| $I_{OCP\_OUT1,2}$   | Overcurrent protection threshold                                |                                                                                     | 1.2  | 2.2 | A    |               |
| $I_{OCP\_OUT3,4}$   | Overcurrent protection threshold                                |                                                                                     | 4    | 8   | A    |               |
| $I_{OCP\_OUT5}$     | Overcurrent protection threshold                                |                                                                                     | 8    | 16  | A    |               |
| $I_{OCP\_OUT6}$     | Overcurrent protection threshold                                |                                                                                     | 7    | 13  | A    |               |
| $t_{DG\_OCP\_HB}$   | Overcurrent protection deglitch time in half-bridge drivers     | $\text{OUT}_x\text{\_OCP\_DG} = 00b$                                                | 4.5  | 6   | 7.3  | $\mu\text{s}$ |
|                     |                                                                 | $\text{OUT}_x\text{\_OCP\_DG} = 01b$                                                | 8    | 10  | 12   | $\mu\text{s}$ |
|                     |                                                                 | $\text{OUT}_x\text{\_OCP\_DG} = 10b$                                                | 12   | 15  | 18   | $\mu\text{s}$ |
|                     |                                                                 | $\text{OUT}_x\text{\_OCP\_DG} = 11b$                                                | 48   | 60  | 72   | $\mu\text{s}$ |
| $I_{ITRIP\_OUT1,2}$ | Current threshold to trigger ITRIP regulation for OUT1 and OUT2 | $\text{OUT}_1\text{\_ITRIP\_LVL} = 1b$ and $\text{OUT}_2\text{\_ITRIP\_LVL} = 1b$   | 0.65 |     | 1.1  | A             |
|                     |                                                                 | $\text{OUT}_1\text{\_ITRIP\_LVL} = 0b$ and $\text{OUT}_2\text{\_ITRIP\_LVL} = 0b$   | 0.5  |     | 0.9  | A             |
| $I_{ITRIP\_OUT3,4}$ | Current threshold to trigger ITRIP regulation for OUT3 and OUT4 | $\text{OUT}_3\text{\_ITRIP\_LVL} = 10b$ and $\text{OUT}_4\text{\_ITRIP\_LVL} = 10b$ | 2.9  |     | 4.1  | A             |
|                     |                                                                 | $\text{OUT}_3\text{\_ITRIP\_LVL} = 01b$ and $\text{OUT}_4\text{\_ITRIP\_LVL} = 01b$ | 1.6  |     | 3.25 | A             |
|                     |                                                                 | $\text{OUT}_3\text{\_ITRIP\_LVL} = 00b$ and $\text{OUT}_4\text{\_ITRIP\_LVL} = 00b$ | 1    |     | 1.6  | A             |
| $I_{ITRIP\_OUT5}$   | Current threshold to trigger ITRIP regulation for OUT5          | $\text{OUT}_5\text{\_ITRIP\_LVL} = 10b$                                             | 6.65 |     | 8.95 | A             |
|                     |                                                                 | $\text{OUT}_5\text{\_ITRIP\_LVL} = 01b$                                             | 5.65 |     | 7.8  | A             |
|                     |                                                                 | $\text{OUT}_5\text{\_ITRIP\_LVL} = 00b$                                             | 2.5  |     | 3.4  | A             |
| $I_{ITRIP\_OUT6}$   | Current threshold to trigger ITRIP regulation for OUT6          | $\text{OUT}_6\text{\_ITRIP\_LVL} = 10b$                                             | 5.35 |     | 7.35 | A             |
| $I_{ITRIP\_OUT6}$   | Current threshold to trigger ITRIP regulation for OUT6          | $\text{OUT}_6\text{\_ITRIP\_LVL} = 01b$                                             | 4.65 |     | 6.4  | A             |
| $I_{ITRIP\_OUT6}$   | Current threshold to trigger ITRIP regulation for OUT6          | $\text{OUT}_6\text{\_ITRIP\_LVL} = 00b$                                             | 1.75 |     | 2.75 | A             |
| $f_{ITRIP\_HB}$     | Fixed frequency of ITRIP regulation for half-bridge drivers     | $\text{OUT}_x\text{\_ITRIP\_FREQ} = 00b$                                            | 17   | 20  | 23   | kHz           |
|                     |                                                                 | $\text{OUT}_x\text{\_ITRIP\_FREQ} = 01b$                                            | 8    | 10  | 12   | kHz           |
|                     |                                                                 | $\text{OUT}_x\text{\_ITRIP\_FREQ} = 10b$                                            | 4    | 5   | 6    | kHz           |
|                     |                                                                 | $\text{OUT}_x\text{\_ITRIP\_FREQ} = 11b$                                            | 2    | 2.5 | 3    | kHz           |
| $t_{DG\_ITRIP\_HB}$ | ITRIP regulation deglitch time for half-bridge drivers          | $\text{OUT}_x\text{\_ITRIP\_DG} = 00b$                                              | 1.5  | 2   | 2.5  | $\mu\text{s}$ |
|                     |                                                                 | $\text{OUT}_x\text{\_ITRIP\_DG} = 01b$                                              | 4    | 5   | 6    | $\mu\text{s}$ |
|                     |                                                                 | $\text{OUT}_x\text{\_ITRIP\_DG} = 10b$                                              | 8    | 10  | 12   | $\mu\text{s}$ |
|                     |                                                                 | $\text{OUT}_x\text{\_ITRIP\_DG} = 11b$                                              | 16   | 20  | 24   | $\mu\text{s}$ |
| $I_{OLA\_OUT1,2}$   | Under-current threshold for half-bridges 1 and 2                |                                                                                     | 6    | 20  | 30   | mA            |
| $I_{OLA\_OUT3,4}$   | Under-current threshold for half-bridges 3 and 4                |                                                                                     | 15   | 50  | 90   | mA            |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V, -40°C  $\leq$   $T_J$   $\leq$  150°C (unless otherwise noted). Typical limits apply for  $V_{PVDD}$  = 13.5 V,  $V_{DVDD}$  = 5 V and  $T_J$  = 25°C.

| PARAMETER       |                                                                     | TEST CONDITIONS                                                                                                                                 | MIN | TYP  | MAX | UNIT |
|-----------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| $I_{OLA\_OUT5}$ | Under-current threshold for half-bridges 5                          |                                                                                                                                                 | 40  | 150  | 300 | mA   |
| $I_{OLA\_OUT6}$ | Under-current threshold for half-bridges 6                          |                                                                                                                                                 | 30  | 120  | 240 | mA   |
| $t_{OLA\_HB}$   | Filter time of open-load signal for half-bridges                    | Duration of open-load condition to set the status bit                                                                                           |     | 10   |     | ms   |
| $A_{IPROPI1,2}$ | Current scaling factor for OUT1-2                                   |                                                                                                                                                 |     | 650  |     | A/A  |
| $A_{IPROPI3,4}$ | Current scaling factor for OUT3-4                                   |                                                                                                                                                 |     | 1940 |     | A/A  |
| $A_{IPROPI5}$   | Current scaling factor for OUT5                                     |                                                                                                                                                 |     | 4000 |     | A/A  |
| $A_{IPROPI6}$   | Current scaling factor for OUT6                                     |                                                                                                                                                 |     | 3500 |     | A/A  |
| $I_{ACC\_1,2}$  | Current sense output accuracy for OUT1-2                            | 0.1 A $<$ $I_{OUT1,2}$ $<$ 0.25 A                                                                                                               | -15 | 15   |     | %    |
|                 |                                                                     | 0.25 A $<$ $I_{OUT1,2}$ $<$ 0.5 A                                                                                                               | -10 | 10   |     | %    |
|                 |                                                                     | 0.5 A $<$ $I_{OUT1,2}$ $<$ 1 A, $T_J$ $<$ 125°C                                                                                                 | -8  | 8    |     | %    |
|                 |                                                                     | 0.5 A $<$ $I_{OUT1,2}$ $<$ 1 A, $T_J$ $>$ 125°C                                                                                                 | -12 | 12   |     | %    |
| $I_{ACC\_3,4}$  | Current sense output accuracy for OUT3-4                            | 0.1 A $<$ $I_{OUT3,4}$ $<$ 0.5 A                                                                                                                | -15 | 15   |     | %    |
|                 |                                                                     | 0.5 A $<$ $I_{OUT3,4}$ $<$ 1 A                                                                                                                  | -12 | 12   |     | %    |
|                 |                                                                     | 1 A $<$ $I_{OUT3,4}$ $<$ 2 A                                                                                                                    | -10 | 10   |     | %    |
|                 |                                                                     | 2 A $<$ $I_{OUT3,4}$ $<$ 4 A, $T_J$ $<$ 125°C                                                                                                   | -8  | 8    |     | %    |
|                 |                                                                     | 2 A $<$ $I_{OUT3,4}$ $<$ 4 A, $T_J$ $>$ 125°C                                                                                                   | -10 | 10   |     | %    |
| $I_{ACC\_5}$    | Current sense output accuracy for OUT5                              | 0.1 A $<$ $I_{OUT5}$ $<$ 0.8 A                                                                                                                  | -40 | 40   |     | %    |
| $I_{ACC\_5}$    |                                                                     | 0.8 A $<$ $I_{OUT5}$ $<$ 2 A                                                                                                                    | -12 | 12   |     | %    |
| $I_{ACC\_5}$    |                                                                     | 2 A $<$ $I_{OUT5}$ $<$ 4 A                                                                                                                      | -10 | 10   |     | %    |
| $I_{ACC\_5}$    |                                                                     | 4 A $<$ $I_{OUT5}$ $<$ 8 A                                                                                                                      | -8  | 8    |     | %    |
| $I_{ACC\_6}$    | Current sense output error for OUT6                                 | 0.1 A $<$ $I_{OUT6}$ $<$ 0.8 A                                                                                                                  | -40 | 40   |     | %    |
| $I_{ACC\_6}$    |                                                                     | 0.8 A $<$ $I_{OUT6}$ $<$ 2 A                                                                                                                    | -12 | 12   |     | %    |
| $I_{ACC\_6}$    |                                                                     | 2 A $<$ $I_{OUT6}$ $<$ 4 A                                                                                                                      | -10 | 10   |     | %    |
| $I_{ACC\_6}$    |                                                                     | 4 A $<$ $I_{OUT6}$ $<$ 8 A                                                                                                                      | -8  | 8    |     | %    |
| $R_{S\_GND}$    | Resistance threshold on OUTx to GND detected as a short during OLP  | $V_{DVDD}$ = 5 V, $V_{OLP\_REF}$ = 2.65 V, OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b                                                 | 0.8 | 3    |     | kΩ   |
| $R_{S\_PVDD}$   | Resistance threshold on OUTx to PVDD detected as a short during OLP | $V_{PVDD}$ = 13.5 V, $V_{DVDD}$ = 5 V, $V_{OLP\_REF}$ = 2.65 V, OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b                            | 3   | 15   |     | kΩ   |
| $R_{S\_PVDD}$   | Resistance threshold on OUTx to PVDD detected as a short during OLP | $5 \text{ V} \leq V_{PVDD} \leq 35 \text{ V}$ , $V_{DVDD}$ = 5 V, $V_{OLP\_REF}$ = 2.65 V, OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b | 1   | 40   |     | kΩ   |
| $R_{OPEN\_HB}$  | Resistance on OUTx detected as an open                              | $V_{DVDD}$ = 5 V, $V_{OLP\_REF}$ = 2.65 V, OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b                                                 | 320 | 1500 |     | Ω    |
| $V_{OLP\_REFH}$ | OLP comparator Reference High                                       | OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b                                                                                            |     | 2.85 |     | V    |
| $V_{OLP\_REFL}$ | OLP comparator Reference Low                                        | OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b                                                                                            |     | 1.7  |     | V    |
| $R_{OLP\_PU}$   | Internal pullup resistance on OUTx to VDD during OLP                | OUTX_CNFG = 0b, HB_OLP_CNFG > 0b and HB_OLP_SEL > 0b                                                                                            |     | 1    |     | kΩ   |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V,  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5$  V,  $V_{DVDD} = 5$  V and  $T_J = 25^\circ\text{C}$ .

| PARAMETER                                  |                                                                                                                                                                           | TEST CONDITIONS                                                          | MIN | TYP | MAX  | UNIT                   |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|------|------------------------|
| $R_{OLP\_PD}$                              | Internal pulldown resistance on OUTx to VDD during OLP                                                                                                                    | OUTX_CNFQ = 0b, HB_OLP_CNFQ > 0b and HB_OLP_SEL > 0b                     |     |     | 1    | $\text{k}\Omega$       |
| <b>HIGH-SIDE DRIVERS</b>                   |                                                                                                                                                                           |                                                                          |     |     |      |                        |
| $R_{DS0N}$<br>OUT7 (low<br>RDSON<br>mode)  | High-side MOSFET on resistance in low<br>resistance mode                                                                                                                  | $T_J = 25^\circ\text{C}$ ; $I_{OUT7} = \pm 0.375\text{A}$                |     |     | 400  | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT7} = \pm 0.375\text{A}$               |     |     | 730  | $\text{m}\Omega$       |
| $R_{DS0N}$<br>OUT7 (high<br>RDSON<br>mode) | High-side MOSFET on resistance in high<br>resistance mode                                                                                                                 | $T_J = 25^\circ\text{C}$ ; $I_{OUT7} = \pm 0.125\text{A}$                |     |     | 1200 | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT7} = \pm 0.125\text{A}$               |     |     | 2200 | $\text{m}\Omega$       |
| $R_{DS0N}$<br>OUT8                         | High-side MOSFET on resistance                                                                                                                                            | $T_J = 25^\circ\text{C}$ ; $I_{OUT8} = \pm 0.125\text{A}$                |     |     | 1200 | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT8} = \pm 0.125\text{A}$               |     |     | 2200 | $\text{m}\Omega$       |
| $R_{DS0N}$<br>OUT9                         | High-side MOSFET on resistance                                                                                                                                            | $T_J = 25^\circ\text{C}$ ; $I_{OUT9} = \pm 0.125\text{A}$                |     |     | 1200 | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT9} = \pm 0.125\text{A}$               |     |     | 2200 | $\text{m}\Omega$       |
| $R_{DS0N}$<br>OUT10                        | High-side MOSFET on resistance                                                                                                                                            | $T_J = 25^\circ\text{C}$ ; $I_{OUT10} = \pm 0.125\text{A}$               |     |     | 1200 | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT10} = \pm 0.125\text{A}$              |     |     | 2200 | $\text{m}\Omega$       |
| $R_{DS0N}$<br>OUT11                        | High-side MOSFET on resistance                                                                                                                                            | $T_J = 25^\circ\text{C}$ ; $I_{OUT11} = \pm 0.125\text{A}$               |     |     | 1200 | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT11} = \pm 0.125\text{A}$              |     |     | 2200 | $\text{m}\Omega$       |
| $R_{DS0N}$<br>OUT12                        | High-side MOSFET on resistance                                                                                                                                            | $T_J = 25^\circ\text{C}$ ; $I_{OUT12} = \pm 0.125\text{A}$               |     |     | 1200 | $\text{m}\Omega$       |
|                                            |                                                                                                                                                                           | $T_J = 150^\circ\text{C}$ ; $I_{OUT12} = \pm 0.125\text{A}$              |     |     | 2200 | $\text{m}\Omega$       |
| $SR_{HS\_OUT7\_HI}$                        | Slew rate for OUT7 High $R_{DS0N}$ mode<br>(10 to 90% of the final OUT value)                                                                                             | OUT7_RDSON_MODE = 0b, $PVDD = 13.5\text{V}$ , $R_{load} = 64\ \Omega$    |     |     | 0.3  | $\text{V}/\mu\text{s}$ |
| $SR_{HS\_OUT7\_LO}$                        | Slew rate for OUT7 Low $R_{DS0N}$ mode<br>(10 to 90% of the final OUT value)                                                                                              | OUT7_RDSON_MODE = 1b, $PVDD = 13.5\text{V}$ , $R_{load} = 16\ \Omega$    |     |     | 0.24 | $\text{V}/\mu\text{s}$ |
| $SR_{HS}$                                  | Slew rate for OUT8 – OUT12 (10 to 90%<br>of the final OUT value)                                                                                                          | $PVDD = 13.5\text{V}$ , $R_{load} = 64\ \Omega$                          |     |     | 1.4  | $\text{V}/\mu\text{s}$ |
| $t_{PD\_OUT7\_HI\_ON}$                     | Rise propagation delay time driver for<br>OUT7 High $R_{DS0N}$ mode<br>(Delay between High-side ON command<br>(SPI last transition) to 10% of final OUT7<br>value)        | OUT7_RDSON_MODE = 0b,<br>$PVDD = 13.5\text{V}$ , $R_{load} = 64\ \Omega$ |     |     | 16   | $\mu\text{s}$          |
| $t_{PD\_OUT7\_HI\_OFF}$                    | Fall propagation delay time driver for<br>OUT7 High $R_{DS0N}$ mode<br>(Delay between High-side OFF<br>command (SPI last transition) to 90% of<br>final OUT7 value)       | OUT7_RDSON_MODE = 0b,<br>$PVDD = 13.5\text{V}$ , $R_{load} = 64\ \Omega$ |     |     | 16   | $\mu\text{s}$          |
| $t_{PD\_OUT7\_LO\_ON}$                     | Rise propagation delay time driver<br>for OUT7 Low $R_{DS0N}$ mode (Delay<br>between High-side ON command (SPI<br>last transition) to 10% of final OUT7<br>value)         | OUT7_RDSON_MODE = 1b,<br>$PVDD = 13.5\text{V}$ , $R_{load} = 16\ \Omega$ |     |     | 19   | $\mu\text{s}$          |
| $t_{PD\_OUT7\_LO\_OFF}$                    | Fall propagation delay time driver for<br>OUT7 Low $R_{DS0N}$ mode<br>(Delay between High-side OFF<br>command (SPI last transition) to 90% of<br>final OUT7 value)        | OUT7_RDSON_MODE = 1b,<br>$PVDD = 13.5\text{V}$ , $R_{load} = 16\ \Omega$ |     |     | 19   | $\mu\text{s}$          |
| $t_{PD\_HS\_ON}$                           | Rising propagation delay time driver for<br>high-side drivers OUT8 – OUT12<br>(Delay between High-side ON command<br>(SPI last transition) to 10% of final OUTx<br>value) | $PVDD = 13.5\text{V}$ , $R_{load} = 64\ \Omega$                          |     |     | 4    | $\mu\text{s}$          |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V,  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  (unless otherwise noted). Typical limits apply for  $V_{PVDD} = 13.5$  V,  $V_{DVDD} = 5$  V and  $T_J = 25^\circ\text{C}$ .

| PARAMETER         |                                                                                                                                                                 | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT          |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|-----|---------------|
| $t_{PD\_HS\_OFF}$ | Falling propagation delay time driver for high-side drivers OUT8 – OUT12 (Delay between High-side OFF command (SPI last transition) to 90% of final OUTx value) | $V_{PVDD}=13.5\text{V}$ , $R_{load} = 64 \Omega$ |     | 4   |     | $\mu\text{s}$ |
| $f_{PWMx(00)}$    | PWM switching frequency                                                                                                                                         | $\text{PWM\_OUTX\_FREQ} = 00\text{b}$            | 78  | 108 | 138 | Hz            |
| $f_{PWMx(01)}$    | PWM switching frequency                                                                                                                                         | $\text{PWM\_OUTX\_FREQ} = 01\text{b}$            | 157 | 217 | 277 | Hz            |
| $f_{PWMx(10)}$    | PWM switching frequency                                                                                                                                         | $\text{PWM\_OUTX\_FREQ} = 10\text{b}$            | 229 | 289 | 359 | Hz            |
| $f_{PWMx(11)}$    | PWM switching frequency                                                                                                                                         | $\text{PWM\_OUTX\_FREQ} = 11\text{b}$            | 374 | 434 | 494 | Hz            |
| $I_{LEAK\_H}$     | Switched-off output current high-side drivers of OUT7-12                                                                                                        | $V_{OUT} = 0 \text{ V}$ ; standby mode           | –10 |     |     | $\mu\text{A}$ |

**HIGH-SIDE DRIVER PROTECTION CIRCUITS**

|                                                  |                                                                                                |                                                                                                                     |      |      |     |               |
|--------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-----|---------------|
| $I_{OC7}$                                        | Overcurrent threshold in high RDSON mode                                                       | $\text{OUT7\_RDSON\_MODE} = 0\text{b}$                                                                              | 500  | 1000 | mA  |               |
|                                                  | Overcurrent threshold in low RDSON mode                                                        | $\text{OUT7\_RDSON\_MODE} = 1\text{b}$                                                                              | 1500 | 3000 | mA  |               |
| $I_{OC8}, I_{OC9}, I_{OC10}, I_{OC11}, I_{OC12}$ | Overcurrent threshold OUT8 - OUT12                                                             | $\text{OUTX\_OC\_TH} = 0\text{b}$                                                                                   | 250  | 500  | mA  |               |
|                                                  |                                                                                                | $\text{OUTX\_OC\_TH} = 1\text{b}$                                                                                   | 500  | 1000 | mA  |               |
| $I_{CCM\_OUT7}$                                  | Constant current level for high-side driver OUT7 High $R_{DSON}$                               | $\text{OUT7\_RDSON\_MODE} = 0\text{b}$ ,<br>$\text{OUT7\_CCM\_EN} = 1\text{b}$ , $\text{OUT7\_CCM\_TO} = 0\text{b}$ | 180  | 250  | 330 | mA            |
|                                                  |                                                                                                | $\text{OUT7\_RDSON\_MODE} = 0\text{b}$ ,<br>$\text{OUT7\_CCM\_EN} = 1\text{b}$ , $\text{OUT7\_CCM\_TO} = 1\text{b}$ | 240  | 330  | 420 | mA            |
| $I_{CCM\_OUT7}$                                  | Constant current level for high-side driver OUT7 Low $R_{DSON}$                                | $\text{OUT7\_RDSON\_MODE} = 1\text{b}$ ,<br>$\text{OUT7\_CCM\_EN} = 1\text{b}$ , $\text{OUT7\_CCM\_TO} = 0\text{b}$ | 210  | 360  | 530 | mA            |
| $I_{CCM\_OUT7}$                                  |                                                                                                | $\text{OUT7\_RDSON\_MODE} = 1\text{b}$ ,<br>$\text{OUT7\_CCM\_EN} = 1\text{b}$ , $\text{OUT7\_CCM\_TO} = 1\text{b}$ | 250  | 450  | 650 | mA            |
| $I_{CCM}$                                        | Constant current level for high-side drivers OUT8-12                                           | $\text{OUTX\_CCM\_EN} = 1\text{b}$ , $\text{OUTX\_CCM\_TO} = 0\text{b}$                                             | 240  | 350  | 450 | mA            |
|                                                  |                                                                                                | $\text{OUTX\_CCM\_EN} = 1\text{b}$ , $\text{OUTX\_CCM\_TO} = 1\text{b}$                                             | 320  | 450  | 580 | mA            |
| $t_{CCMto}$                                      | Constant current mode time expiration                                                          | $\text{OUTX\_CCM\_EN} = 1\text{b}$                                                                                  | 8    | 10   | 12  | ms            |
| $V_{SC\_DET}$                                    | Short-circuit detection Voltage on OUT7-12                                                     |                                                                                                                     |      | 2    |     | V             |
| $t_{SC\_BLK}$                                    | Blank time for short-circuit detection, ITRIP regulation and overcurrent protection in OUT7-12 |                                                                                                                     |      | 40   |     | $\mu\text{s}$ |
| $t_{HS\_DG\_OUT7}$                               | Deglitch time for short circuit detection, ITRIP regulation and overcurrent protection in OUT7 | $\text{OUT7\_ITRIP\_DG} = 00\text{b}$ , $PVDD \leq 20\text{V}$                                                      | 39   | 48   | 59  | $\mu\text{s}$ |
|                                                  |                                                                                                | $\text{OUT7\_ITRIP\_DG} = 01\text{b}$ , $PVDD \leq 20\text{V}$                                                      | 32   | 40   | 48  | $\mu\text{s}$ |
|                                                  |                                                                                                | $\text{OUT7\_ITRIP\_DG} = 10\text{b}$ , $PVDD \leq 20\text{V}$                                                      | 26   | 32   | 38  | $\mu\text{s}$ |
|                                                  |                                                                                                | $\text{OUT7\_ITRIP\_DG} = 11\text{b}$ , $PVDD \leq 20\text{V}$                                                      | 19   | 24   | 29  | $\mu\text{s}$ |
|                                                  |                                                                                                | $PVDD > 20\text{V}$                                                                                                 | 9    | 12   | 14  | $\mu\text{s}$ |
| $f_{ITRIP\_HS\_OUT7}$                            | ITRIP frequency for high-side driver OUT7                                                      | $\text{OUT7\_ITRIP\_FREQ} = 00\text{b}$                                                                             |      | 1.7  |     | kHz           |
|                                                  |                                                                                                | $\text{OUT7\_ITRIP\_FREQ} = 01\text{b}$                                                                             |      | 2.2  |     | kHz           |
|                                                  |                                                                                                | $\text{OUT7\_ITRIP\_FREQ} = 10\text{b}$                                                                             |      | 3    |     | kHz           |
|                                                  |                                                                                                | $\text{OUT7\_ITRIP\_FREQ} = 11\text{b}$                                                                             |      | 4.4  |     | kHz           |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V, -40°C  $\leq$   $T_J$   $\leq$  150°C (unless otherwise noted). Typical limits apply for  $V_{PVDD}$  = 13.5 V,  $V_{DVDD}$  = 5 V and  $T_J$  = 25°C.

| PARAMETER                                                            |                                                                                                   | TEST CONDITIONS                                                                             | MIN | TYP | MAX | UNIT |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{HS\_DG\_OUT_x}$                                                  | Deglitch time for short-circuit detection, ITRIP regulation and overcurrent protection in OUT8-12 | OUTX_ITRIP_DG = 00b, $PVDD \leq 20V$                                                        | 39  | 48  | 59  | μs   |
|                                                                      |                                                                                                   | OUTX_ITRIP_DG = 01b, $PVDD \leq 20V$                                                        | 32  | 40  | 48  | μs   |
|                                                                      |                                                                                                   | OUTX_ITRIP_DG = 10b, $PVDD \leq 20V$                                                        | 26  | 32  | 38  | μs   |
|                                                                      |                                                                                                   | OUTX_ITRIP_DG = 11b, $PVDD \leq 20V$                                                        | 19  | 24  | 29  | μs   |
|                                                                      |                                                                                                   | $PVDD > 20V$                                                                                | 9   | 12  | 14  | μs   |
| $f_{ITRIP\_HS\_OUT\_TX}$                                             | ITRIP frequency for high-side driver OUT8-12                                                      | HS_OUT_ITRIP_FREQ=00b                                                                       |     | 1.7 |     | kHz  |
|                                                                      |                                                                                                   | HS_OUT_ITRIP_FREQ=01b                                                                       |     | 2.2 |     | kHz  |
|                                                                      |                                                                                                   | HS_OUT_ITRIP_FREQ=10b                                                                       |     | 3   |     | kHz  |
|                                                                      |                                                                                                   | HS_OUT_ITRIP_FREQ=11b                                                                       |     | 4.4 |     | kHz  |
| $I_{OLD7}$                                                           | Open-load threshold for OUT7                                                                      | OUT7_RDSON_MODE = 1b                                                                        | 15  | 30  |     | mA   |
|                                                                      | Open-load threshold for OUT7                                                                      | OUT7_RDSON_MODE = 0b                                                                        | 5   | 10  |     | mA   |
| $I_{OLD8}, I_{OLD9}, I_{OLD10}, I_{OLD11}, I_{OLD12}$                | Open-load threshold for OUT8 - OUT12                                                              | OUTX_OLA_TH = 0b                                                                            | 1.3 | 3.3 |     | mA   |
|                                                                      |                                                                                                   | OUTX_OLA_TH = 1b                                                                            | 4   | 12  |     | mA   |
| $t_{OLD\_HS}$                                                        | Filter time of open-load signal for high-side drivers                                             | Duration of open-load condition to set the status bit                                       | 200 | 250 |     | μs   |
| $A_{IPROPI7\_HI}$                                                    | Current scaling factor for OUT7 in high on-resistance mode                                        | OUT7_RDSON_MODE = 0b                                                                        |     | 250 |     | A/A  |
| $A_{IPROPI7\_LO}$                                                    | Current scaling factor for OUT7 in low on-resistance mode                                         | OUT7_RDSON_MODE = 1b                                                                        |     | 750 |     | A/A  |
| $A_{IPROPI8}, A_{IPROPI9}, A_{IPROPI10}, A_{IPROPI11}, A_{IPROPI12}$ | Current scaling factor for OUT8-12                                                                |                                                                                             |     | 250 |     | A/A  |
| $I_{ACC\_7\_HI\_RDSON}$                                              | Current sense output accuracy for OUT7 in high RDSON mode                                         | $0.1 A < I_{OUT7} < 0.5 A$                                                                  | -18 | 18  |     | %    |
| $I_{ACC\_7\_HI\_RDSON}$                                              | Current sense output accuracy for OUT7 in high RDSON mode                                         | $I_{OUT7} = 0.25 A$                                                                         | -10 | 10  |     | %    |
| $I_{ACC\_7\_LOW\_RDSON}$                                             | Current sense output accuracy for OUT7 in low RDSON mode                                          | $0.5 A < I_{OUT7} < 1.5 A$                                                                  | -14 | 14  |     | %    |
| $I_{ACC\_7\_LOW\_RDSON}$                                             | Current sense output accuracy for OUT7 in low RDSON mode                                          | $I_{OUT7} = 1 A$                                                                            | -8  | 8   |     | %    |
| $I_{ACC\_8\_12\_LO}$                                                 | Current sense output accuracy for low current OUT8-12                                             | $0.05 A < I_{OUT8-12} < 0.1 A$                                                              | -28 | 28  |     | %    |
| $I_{ACC\_8\_12\_LO}$                                                 | Current sense output accuracy for low current OUT8-12                                             | $I_{OUT8-12} < 0.075 A$                                                                     | -20 | 20  |     | %    |
| $I_{ACC\_8\_12\_LO}$                                                 | Current sense output accuracy for low current OUT8-12                                             | $I_{OUT8-12} < 0.1 A$                                                                       | -18 | 18  |     | %    |
| $I_{ACC\_8\_12\_HI}$                                                 | Current sense output accuracy for high current OUT8-12                                            | $0.1 A < I_{OUT8-12} < 0.5 A$                                                               | -18 | 18  |     | %    |
| $I_{ACC\_8\_12\_HI}$                                                 | Current sense output accuracy for high current OUT8-12                                            | $I_{OUT8-12} = 0.25 A$                                                                      | -10 | 10  |     | %    |
| $I_{ACC\_8\_12\_HI}$                                                 | Current sense output accuracy for high current OUT8-12                                            | $I_{OUT8-12} = 0.5 A$                                                                       | -6  | 6   |     | %    |
| $t_{IPROPI\_BLK}$                                                    | IPROPI blanking time                                                                              | OUT7-12 goes high to IPROPI ready, only applicable when monitoring High-side driver current |     | 60  |     | μs   |
|                                                                      |                                                                                                   | IPROPI mux switching to IPROPI ready                                                        |     | 5   |     | μs   |
| <b>PROTECTION CIRCUITS</b>                                           |                                                                                                   |                                                                                             |     |     |     |      |

5 V  $\leq$   $V_{PVDD}$   $\leq$  35 V, 3.1 V  $\leq$   $V_{DVDD}$   $\leq$  5.5 V, -40°C  $\leq$   $T_J$   $\leq$  150°C (unless otherwise noted). Typical limits apply for  $V_{PVDD}$  = 13.5 V,  $V_{DVDD}$  = 5 V and  $T_J$  = 25°C.

| PARAMETER                  |                                                                               | TEST CONDITIONS                              | MIN   | TYP   | MAX   | UNIT |
|----------------------------|-------------------------------------------------------------------------------|----------------------------------------------|-------|-------|-------|------|
| $V_{PVDD\_UV}$             | PVDD undervoltage threshold                                                   | $V_{PVDD}$ rising                            | 4.425 | 4.725 | 5     | V    |
|                            |                                                                               | $V_{PVDD}$ falling                           | 4.225 | 4.525 | 4.8   | V    |
| $V_{PVDD\_UV\_HYS}$        | PVDD undervoltage hysteresis                                                  | Rising to falling threshold                  |       | 250   |       | mV   |
| $t_{PVDD\_UV\_DG}$         | PVDD undervoltage deglitch time                                               |                                              | 8     | 10    | 12.75 | μs   |
| $V_{PVDD\_OV}$             | PVDD overvoltage threshold                                                    | $V_{PVDD}$ rising, $PVDD\_OV\_LVL$ = 0b      | 20    | 21    | 22    | V    |
|                            |                                                                               | $V_{PVDD}$ falling, $PVDD\_OV\_LVL$ = 0b     | 19    | 20    | 21    | V    |
|                            |                                                                               | $V_{PVDD}$ rising, $PVDD\_OV\_LVL$ = 1b      | 25.75 | 26.8  | 28    | V    |
|                            |                                                                               | $V_{PVDD}$ falling, $PVDD\_OV\_LVL$ = 1b     | 24.75 | 25.8  | 27    | V    |
| $V_{PVDD\_OV\_HYS}$        | PVDD overvoltage hysteresis                                                   | Rising to falling threshold                  |       | 1     |       | V    |
| $t_{PVDD\_OV\_DG}$         | PVDD overvoltage deglitch time                                                | $PVDD\_OV\_DG$ = 00b                         | 0.75  | 1     | 1.5   | μs   |
|                            |                                                                               | $PVDD\_OV\_DG$ = 01b                         | 1.5   | 2     | 2.5   | μs   |
|                            |                                                                               | $PVDD\_OV\_DG$ = 10b                         | 3.25  | 4     | 4.75  | μs   |
|                            |                                                                               | $PVDD\_OV\_DG$ = 11b                         | 7     | 8     | 9     | μs   |
| $V_{DVDD\_POR}$            | DVDD supply POR threshold                                                     | DVDD falling                                 | 2.5   | 2.7   | 2.9   | V    |
|                            |                                                                               | DVDD rising                                  | 2.6   | 2.8   | 3     | V    |
| $V_{DVDD\_POR\_HYS}$       | DVDD POR hysteresis                                                           | Rising to falling threshold                  |       | 100   |       | mV   |
| $t_{DVDD\_POR\_DG}$        | DVDD POR deglitch time                                                        |                                              | 5     | 12    | 25    | μs   |
| $t_{WD}$                   | Watchdog window min                                                           | $WD\_WIN$ = 0b                               | 3.4   | 4     | 4.6   | ms   |
|                            |                                                                               | $WD\_WIN$ = 1b                               | 8.5   | 10    | 11.5  | ms   |
|                            | Watchdog window max                                                           | $WD\_WIN$ = 0b                               | 10.5  | 12    | 13.5  | ms   |
|                            |                                                                               | $WD\_WIN$ = 1b                               | 85    | 100   | 115   | ms   |
| $A_{IPROPI\_PVD\_VOUT}$    | IPROPI PVDD Voltage Sense Output Scaling Factor ( $V_{PVDD}$ / $I_{IPROPI}$ ) | IPROPI_SEL = 10000b (5V-22V sense range)     | 9     | 11    | 13    | V/mA |
| $A_{IPROPI\_PVD\_VOUT}$    | IPROPI PVDD Voltage Sense Output Scaling Factor ( $V_{PVDD}$ / $I_{IPROPI}$ ) | IPROPI_SEL = 101010b (20V - 32V sense range) | 13.5  | 16.5  | 19.5  | V/mA |
| $V_{IPROPI\_TEM\_P\_VOUT}$ | IPROPI Temperature Sense Output                                               |                                              | -20   |       | +20   | °C   |
| $T_{OTW1}$                 | Low Thermal warning temperature                                               | $T_J$ rising                                 | 105   | 120   | 135   | °C   |
| $T_{OTW2}$                 | High Thermal warning temperature                                              | $T_J$ rising                                 | 125   | 140   | 155   | °C   |
| $T_{HYS}$                  | Thermal warning hysteresis                                                    |                                              |       | 20    |       | °C   |
| $T_{OTSD}$                 | Thermal shutdown temperature                                                  | $T_J$ rising                                 | 155   | 170   | 185   | °C   |
| $T_{HYS}$                  | Thermal shutdown hysteresis                                                   |                                              |       | 20    |       | °C   |
| $t_{OTSD\_DG}$             | Thermal shutdown deglitch time                                                |                                              |       | 10    |       | μs   |

## 6.6 Timing Requirements

|                  |                                                  | MIN | NOM | MAX | UNIT |
|------------------|--------------------------------------------------|-----|-----|-----|------|
| $f_{SPI}$        | SPI supported clock frequency <sup>(1) (2)</sup> |     |     | 5   | MHz  |
| $t_{READY\_SPI}$ | SPI ready after power up                         |     |     | 1   | ms   |
| $t_{CLK}$        | SCLK minimum period                              | 200 |     |     | ns   |
| $t_{CLKH}$       | SCLK minimum high time                           | 100 |     |     | ns   |
| $t_{CLKL}$       | SCLK minimum low time                            | 100 |     |     | ns   |
| $t_{HI\_nSCS}$   | nSCS minimum high time                           | 300 |     |     | ns   |

|                 |                                                                  | MIN | NOM | MAX | UNIT |
|-----------------|------------------------------------------------------------------|-----|-----|-----|------|
| $t_{SU\_nSCS}$  | nSCS input setup time                                            | 25  |     |     | ns   |
| $t_{H\_nSCS}$   | nSCS input hold time                                             | 25  |     |     | ns   |
| $t_{SU\_SDI}$   | SDI input data setup time                                        | 25  |     |     | ns   |
| $t_{H\_SDI}$    | SDI input data hold time                                         | 25  |     |     | ns   |
| $t_{D\_SDO}$    | SDO output data delay time, $C_L = 20 \text{ pF}$ <sup>(1)</sup> |     |     | 60  | ns   |
| $t_{EN\_nSCS}$  | Enable delay time, nSCS low to SDO active                        |     |     | 50  | ns   |
| $t_{DIS\_nSCS}$ | Disable delay time, nSCS high to SDO Hi-Z                        |     |     | 50  | ns   |

(1) SDO delay times are valid only with SDO external load ( $C_L$ ) of 20 pF. Increasing load on SDO add an additional delay on SDO limiting the SCLK maximum.  
 (2) Refer to SPI Timing diagram for parameters.

## 7 Detailed Description

### 7.1 Overview

The DRV8001-Q1 device integrates multiple types of drivers intended for multiple functions: driving and diagnosing motor (inductive), resistive and capacitive loads. The device features 6 integrated half-bridges, 6 integrated high-side drivers, one high-side external MOSFET gate driver for heater, one high-side gate driver for electrochromic charge and one integrated low-side driver for electrochromic load discharge. Each driver features current sensing, protection and diagnostics along with system protection and diagnostics, which increases system integration and reduces total system size and cost.

The half-bridge drivers can be controlled through SPI register or PWM pins PWM1 and PWM2. The half-bridges have configurable current chopping scheme called ITRIP. Protection circuits include short-circuit protection, active and passive open load detection.

The high-side drivers can be controlled through SPI register, external PWM pin (PWM1), or with a dedicated PWM generator which enables load regulation during operation. All High-side drivers also have optional constant current mode, ITRIP regulation for LED or lamp module loads. One high-side driver is configurable to drive either a lamp or LED load. Protection circuits include short-circuit protection and open load detection.

The device also has an external MOSFET driver for resistive heating element. The heater MOSFET driver can be controlled with SPI register or with PWM pin (PWM1) and feature both short-circuit and open load detection.

There is also an electrochromic (EC) mirror driver. The EC driver is controlled only through SPI register. For EC drive, the driver control loop regulates the EC voltage to a 6-bit target voltage. To discharge the EC element or change target voltage, there is an integrated low-side MOSFET to discharge the EC element in either two discharge modes, a PWM discharge and fast discharge options. The EC driver protection includes LS overcurrent and open load detection.

IPROPI pin is an output pin that can provide proportional current sense from any of the integrated drivers, PVDD motor supply monitor or one of four internal temperature clusters.

## 7.2 Functional Block Diagram



Figure 7-1. Block Diagram for DRV8001-Q1

## 7.3 External Components

Table 7-1 lists the recommended external components for the device. Refer to [Section 9.2](#) for example of component placement.

Table 7-1. Recommended External Components

| COMPONENT    | PIN 1  | PIN 2 | RECOMMENDED                                                                                                        |
|--------------|--------|-------|--------------------------------------------------------------------------------------------------------------------|
| $C_{PVDD1}$  | PVDD   | GND   | 0.1 $\mu$ F, low ESR ceramic capacitor, PVDD-rated.                                                                |
| $C_{PVDD2}$  | PVDD   | GND   | Local bulk capacitance greater than or equal to 10 $\mu$ F, PVDD-rated.                                            |
| $C_{DVDD}$   | DVDD   | GND   | 1 $\mu$ F 6.3V, low ESR ceramic capacitor                                                                          |
| $C_{VCP}$    | VCP    | PVDD  | 1 $\mu$ F 16V, low ESR ceramic capacitor                                                                           |
| $R_{IPROPI}$ | IPROPI | GND   | Typically up to 2.35k $\Omega$ 0.063W resistor with 1% tolerance, depending on the controller supply voltage rail. |

**Table 7-1. Recommended External Components (continued)**

| COMPONENT    | PIN 1        | PIN 2         | RECOMMENDED                                                                                                                                                                                                                    |
|--------------|--------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $R_{FILT}$   | $R_{IPROPI}$ | $C_{FILT}$    | Optional resistor part of RC filter depending on the controller input.                                                                                                                                                         |
| $C_{FILT}$   | $R_{FILT}$   | GND           | Optional low ESR ceramic capacitor part of RC filter depending on controller input.                                                                                                                                            |
| $R_{ECDRV}$  | $ECDRV$      | GND           | Typically $220\Omega$ series resistance between $ECDRV$ pin and gate of external MOSFET to stabilize control loop (only for ESD purposes).<br>$R_{ECDRV}$ is placed close to gate of external MOSFET after $C_{ECDRV}$ .       |
| $C_{ECDRV}$  | $ECDRV$      | GND           | 4.7nF, low ESR ceramic capacitor. $C_{ECDRV}$ is placed on the $ECDRV$ pin side of the series resistor $R_{ECDRV}$ .<br><b>Note</b><br>Voltage rating for this capacitor is based on short to battery assumptions for $ECFB$ . |
| $C_{ECFB}$   | $ECFB$       | GND           | 220nF, low ESR ceramic capacitor<br><b>Note</b><br>Voltage rating for this capacitor is based on short to battery assumptions for $ECFB$ .                                                                                     |
| $R_{GH\_HS}$ | $GH\_HS$     | MOSFET Gate   | Optional $0\Omega$ , can be used for Heater slew rate control.                                                                                                                                                                 |
| $R_{SH\_HS}$ | $SH\_HS$     | MOSFET Source | Optional $0\Omega$ , can be used for Heater short to battery assumptions.<br><b>Note</b><br>External diode with appropriate current rating recommended in case of inductive shorts.                                            |

## 7.4 Feature Description

The table below provides links to all feature descriptions of key blocks of the device.

**Table 7-2. Table of Device Features by Section**

| Device Block                                |
|---------------------------------------------|
| <a href="#">Heater MOSFET Driver</a>        |
| <a href="#">Electrochromic Glass Driver</a> |
| <a href="#">High-side Drivers</a>           |
| <a href="#">Half-bridge Drivers</a>         |
| <a href="#">IPROPI</a>                      |
| <a href="#">Protection Circuits</a>         |
| <a href="#">Thermal Clusters</a>            |
| <a href="#">Fault Table</a>                 |

### 7.4.1 Heater MOSFET Driver

**Table 7-3. Heater Driver Section Table of Contents**

| Heater Section                 | Link to Section                 |
|--------------------------------|---------------------------------|
| Back to Top of Feature Section | <a href="#">Section 7.4</a>     |
| Heater Driver Control          | <a href="#">Section 7.4.1.1</a> |
| Heater Driver Protection       | <a href="#">Section 7.4.1.2</a> |

This is an external high-side MOSFET gate driver that can be used for driving resistive heating elements. The driver is controlled through SPI or PWM, and has programmable active short detection and off-state open-load detection.

#### 7.4.1.1 Heater MOSFET Driver Control

The heater MOSFET driver control mode is configured with **HEAT\_CNF<sub>G</sub>** bits in register **HS\_HEAT\_OUT\_CNF<sub>G</sub>**. The heater configuration bits enable or disable control of the heater output, and configures the control source. For the heater driver, the control sources are SPI register control and PWM pin control.

When in SPI register control mode (**HEAT\_CNF<sub>G</sub>** = 01b), the heater MOSFET gate drive is enabled and disabled by setting bit **HEAT\_EN** in the register **HS\_EC\_HEAT\_CTRL**.

When in PWM control mode (**HEAT\_CNF<sub>G</sub>** = 10b), the gate driver is controlled with an external PWM signal on pin PWM1. If the heater driver is in PWM control mode, then **HEAT\_EN** is ignored.

The table below summarizes the heater driver configuration and control options:

**Table 7-4. Heater Configuration**

| HEAT_CNF <sub>G</sub> bits | Configuration        | Description                |
|----------------------------|----------------------|----------------------------|
| 00b                        | Disabled             | Heater control disabled    |
| 01b                        | SPI register control | Heater SPI control enabled |
| 10b                        | PWM1 control         | Heater control by PWM1 pin |
| 11b                        | Reserved             | Reserved                   |

Below is the block diagram for the heater driver block:



**Figure 7-2. Heater MOSFET Driver Block Diagram**

The timing waveform below shows the expected timing for the heater driver:



**Figure 7-3. Heater Timing Diagram**

#### 7.4.1.2 Heater MOSFET Driver Protection

The heater driver has an active short-circuit detection and an off-state open-load detection.

##### 7.4.1.2.1 Heater SH\_HS Internal Diode

Only a limited amount of energy (<1mJ) can be dissipated by the internal ESD diodes on SH\_HS pin. TI recommends adding an external diode from ground to SH\_HS pin in case of a load short condition. During a heater load short condition, the current is limited only by the saturation current of the external heater MOSFET. If the heater output is configured to shut off due to short-circuit detection, this same current dissipates through the internal ESD diode from ground to SH\_HS, which is larger than the what the internal ESD diode can dissipate.

##### 7.4.1.2.2 Heater MOSFET $V_{DS}$ Overcurrent Protection (HEAT\_VDS)

If the voltage across the heater driver  $V_{DS}$  overcurrent comparator exceeds the  $V_{DS\_LVL\_HEAT}$  for longer than the  $t_{DS\_HEAT\_DG}$  time, a heater overcurrent condition is detected. The voltage threshold and deglitch time can be adjusted through the [HEAT\\_CNFG](#) register settings.

**Table 7-5. Heater VDS Levels**

| HEAT_VDS_LVL | VDS Voltage Level |
|--------------|-------------------|
| 0000b        | 0.06V             |
| 0001b        | 0.08V             |
| 0010b        | 0.10V             |
| 0011b        | 0.12V             |
| 0100b        | 0.14V             |
| 0101b        | 0.16V             |
| 0110b        | 0.18V             |
| 0111b        | 0.2V              |
| 1000b        | 0.24V             |
| 1001b        | 0.28V             |
| 1010b        | 0.32V             |
| 1011b        | 0.36V             |
| 1100b        | 0.4V              |
| 1101b        | 0.44V             |

**Table 7-5. Heater VDS Levels (continued)**

| HEAT_VDS_LVL | VDS Voltage Level |
|--------------|-------------------|
| 1110b        | 0.56V             |
| 1111b        | 1V                |

**Table 7-6. Heater VDS Deglitch Times**

| HEAT_VDS_DG | Time      |
|-------------|-----------|
| 00b         | 1 $\mu$ s |
| 01b         | 2 $\mu$ s |
| 10b         | 4 $\mu$ s |
| 11b         | 8 $\mu$ s |

There is also a heater MOSFET  $V_{DS}$  monitor blanking period that is configured in bit [HEAT\\_VDS\\_BLK](#) in register [HEAT\\_CNFG](#). There are four blanking time options:

**Table 7-7. Heater VDS Blanking Times**

| HEAT_VDS_BLK | Time       |
|--------------|------------|
| 00b          | 4 $\mu$ s  |
| 01b          | 8 $\mu$ s  |
| 10b          | 16 $\mu$ s |
| 11b          | 32 $\mu$ s |

The heater overcurrent monitor can respond and recover in four different modes set through the [HEAT\\_VDS\\_MODE](#) register setting.

- **Latched Fault Mode:** After detecting the overcurrent event, the gate driver pulldown is enabled, [HEAT\\_VDS](#) and [EC\\_HEAT](#) bits are asserted. After the overcurrent event is removed, the fault state remains latched until [CLR\\_FLT](#) is issued.
- **Cycle by Cycle Mode:** After detecting the overcurrent event, the gate driver pulldown is enabled and [HEAT\\_VDS](#), [EC\\_HEAT](#) and [FAULT](#) bits are asserted. [EC\\_HEAT](#) and [FAULT](#) status bit in register [IC\\_STAT1](#) remains asserted until driver control input changes (SPI or PWM). **To clear [HEAT\\_VDS](#) bit, a [CLR\\_FLT](#) command must be sent after an input change.** If [CLR\\_FLT](#) is issued before an input change, all the status bits remain asserted and driver pulldown stays enabled.
- **Warning Report Only Mode:** The heater overcurrent event is reported in the [WARN](#) and [HEAT\\_VDS](#) bits. The device takes no action. The warning remains latched until [CLR\\_FLT](#) is issued.
- **Disabled Mode:** The heater  $V_{DS}$  overcurrent monitors are disabled and do not respond or report.

#### 7.4.1.2.3 Heater MOSFET Open Load Detection

Off-state open-load monitoring is done by comparing the voltage difference  $SH\_HS$  node when pulled up by current source against open-load threshold voltage  $V_{OL\_HEAT}$ . If  $SH\_HS$  voltage exceeds the open-load threshold  $V_{OL\_HEAT}$  for longer than filter time  $t_{OL\_HEAT}$ , the open-load bit [HEAT\\_OLP](#) is set. Open-load monitor is controlled by bit [HEAT\\_OLP\\_EN](#).

##### Note

The heater open load diagnostics only works when the heater configuration is disabled, where bits [HEAT\\_CNFG](#) must be 00b.

## 7.4.2 High-Side Drivers

**Table 7-8. High-Side Driver Section Table of Contents**

| Half-Bridge Section            | Link to Section                   |
|--------------------------------|-----------------------------------|
| Back to Top of Feature Section | <a href="#">Section 7.4</a>       |
| High-side Driver Control       | <a href="#">Section 7.4.2.1</a>   |
| High-side Driver Regulation    | <a href="#">Section 7.4.2.1.3</a> |
| High-side Driver Protection    | <a href="#">Section 7.4.2.2</a>   |

The device integrates 6 high-side drivers, OUT7 - OUT12, that can be programmed to drive several load types. Each high-side driver has selectable high or low overcurrent protection and open-load current thresholds. OUT7 can be configured to drive lamps, bulbs, or LEDs. All high-side drivers also have a fixed-time constant current mode intended for driving high capacitance LED modules.

Every high-side driver has open-load detection, overcurrent protection and short-circuit protection. OUT7 in both low  $R_{DS(ON)}$  and high  $R_{DS(ON)}$  mode has an optional ITRIP regulation for lamp or bulb loads. OUT8 - OUT12 also have optional ITRIP regulation which is activated if the respective overcurrent threshold (high or low) is exceeded. This feature can be used for driving larger LED modules or other load types with OUT8 - OUT12. If the electrochromic driver is used, OUT11 can be used to provide protected battery voltage for the EC element.

Below is a block diagram of the high-side drivers:



**Figure 7-4. High-Side Driver Block Diagram**

summarizes all the device high-side drivers with the corresponding feature sets:

**Table 7-9. High-Side Drivers and Features**

| High-Side Driver | $R_{DS(ON)}$ ( $\Omega$ ) | OL Detect | Overcurrent/<br>Short-circuit<br>Protection | ITRIP | CCM | Used for EC<br>Supply |
|------------------|---------------------------|-----------|---------------------------------------------|-------|-----|-----------------------|
| OUT7             | 0.4/1.2                   | Yes       | Yes                                         | Yes   | Yes | No                    |
| OUT8             | 1.2                       | Yes       | Yes                                         | Yes   | Yes | No                    |
| OUT9             | 1.2                       | Yes       | Yes                                         | Yes   | Yes | No                    |
| OUT10            | 1.2                       | Yes       | Yes                                         | Yes   | Yes | No                    |
| OUT11            | 1.2                       | Yes       | Yes                                         | Yes   | Yes | Yes                   |
| OUT12            | 1.2                       | Yes       | Yes                                         | Yes   | Yes | No                    |

#### 7.4.2.1 High-side Driver Control

The high-side drivers can be configured for control by SPI register, an internally generated PWM signal from 10-bit PWM generator or an external PWM signal from PWM1 pin. This configuration is done by setting OUTx\_CNFG (OUT7-OUT12) bits in register [HS\\_HEAT\\_OUT\\_CNFG](#).

In SPI register control mode, (OUTx\_CNFG = 01b), the high-side output follows the enable bits for each output in [HS\\_EC\\_HEAT\\_CNFG](#) (ON/OFF).

The table below summarizes the high-side driver configuration options:

**Table 7-10. High-side Driver Configuration**

| OUTx_CNFG bits | Configuration        | Description                                                    |
|----------------|----------------------|----------------------------------------------------------------|
| 00             | OFF                  | High-side driver control disabled                              |
| 01             | SPI register control | High-side driver SPI control enabled                           |
| 10             | PWM1 pin control     | High-side driver control by PWM1 pin                           |
| 11             | PWM Generator        | High-side driver control with dedicated internal PWM generator |

##### 7.4.2.1.1 High-side Driver PWM Generator

Each high-side driver has a dedicated PWM generator with 10-bit duty cycle resolution. The frequency and duty of each PWM generator can be controlled independently.

When configuring the high-side driver duty cycle a value up to 1022 (99.8%) can be selected.

Required Register Configuration Sequence:

1. Configure the high-side driver PWM frequency value in register [HS\\_PWM\\_FREQ\\_CNFG](#)
2. Set the duty cycle in register [OUTx\\_DC](#) with a value from 0 to 1022 (0% - 99.8% duty cycle)
3. Configure the driver mode of operation in register [HS\\_HEAT\\_OUT\\_CNFG](#)

The frequency of the PWM generator is controlled by bits [PWM\\_OUTX\\_FREQ](#) from register [HS\\_PWM\\_FREQ\\_CNFG](#) as shown in the table below:

**Table 7-11. PWM Frequency**

| PWM_OUTX_FREQ | PWM Frequency (Hz) |
|---------------|--------------------|
| 00b           | 108                |
| 01b           | 217                |
| 10b           | 289                |
| 11b           | 434                |

##### 7.4.2.1.2 Constant Current Mode

All high-side drivers have a timed Constant Current Mode feature (CCM), which can be used to provide a constant current for a short duration to the desired output. This mode is enabled with bit [OUTx\\_CCM\\_EN](#) in register [HS\\_REG\\_CNFG2](#). When enabled, the current from the high-side driver is limited to the configured limit for a short duration of 10ms.

There are two current limit options for constant current mode. This is configured with bit [OUTx\\_CCM\\_EN](#) in register [HS\\_REG\\_CNFG2](#), summarized in the table below:

**Table 7-12. Constant Current Mode Options**

| High-side Output  | OUTx_CCM_TO | Current Limit (I <sub>CCM</sub> ) | Timeout (t <sub>CCMto</sub> ) |
|-------------------|-------------|-----------------------------------|-------------------------------|
| OUT7 (RDSON High) | 0b          | 250mA                             | 10ms                          |
|                   | 1b          | 330mA                             | 10ms                          |
| OUT7 (RDSON Low)  | 0b          | 360mA                             | 10ms                          |
|                   | 1b          | 450mA                             | 10ms                          |

**Table 7-12. Constant Current Mode Options (continued)**

| High-side Output | OUTx_CCM_TO | Current Limit (I <sub>CCM</sub> ) | Timeout (t <sub>CCMTo</sub> ) |
|------------------|-------------|-----------------------------------|-------------------------------|
| OUT8-12          | 0b          | 350mA                             | 10ms                          |
|                  | 1b          | 450mA                             | 10ms                          |

This constant current mode feature is enabled only if the [OUTx\\_CCM\\_EN](#) bit is configured prior to enabling the configured output and when the output is in the disabled state. CCM automatically expires after expiration time  $t_{CCMTo}$ . After timeout, the driver remains enabled per bits [OUTx\\_EN](#) in register [HS\\_EC\\_HEAT\\_CTRL](#) and configured based on [OUTx\\_CNFG](#) bits in register [HS\\_HEAT\\_OUT\\_CNFG](#).

Required Register Configuration Sequence:

1. Configure the high-side driver CCM mode in register [HS\\_REG\\_CNFG2](#)
2. Configure the high-side driver operation in register [HS\\_HEAT\\_OUT\\_CNFG](#)

Once CCM mode is set and the driver configuration is done, the CCM timer begins when the corresponding [OUTx\\_CNFG](#) bits are set in register [HS\\_HEAT\\_OUT\\_CNFG](#).

Only SPI control or external PWM generator control ( $OUTx\_CNFG = 01b$  or  $10b$ ) is supported after CCM timer expires. Internal PWM generator control does not support CCM mode.

If constant current mode is configured after configuring the high-side driver, the CCM mode does not activate.

For [OUTx\\_CCM\\_EN](#) bit:

- If [OUTx\\_CCM\\_EN](#) is cleared by the controller before constant current mode timeout, the driver follows the command and is switched to the mode corresponding to [OUTx\\_CNFG](#) bits
- If [OUTx\\_CCM\\_EN](#) is set after the driver has already been enabled, the [OUTx\\_CCM\\_EN](#) bit is ignored; in this case [OUTx\\_CCM\\_EN](#) remains off

The short-circuit and overcurrent detection are active/enabled when the driver is ON, PWM driven, but NOT in constant current mode. Open load detection is always active.

#### 7.4.2.1.3 OUTx HS ITRIP Behavior

For all high-side drivers, a fixed frequency current regulation feature called HS ITRIP is available. This function restarts the driver when an overcurrent condition occurs while driving certain loads. The overcurrent detection is based on sensed load current. This feature is intended to be used to drive loads with large inrush currents that exceed the overcurrent threshold of the driver, loads such as a lamp, bulb, or large LED module.

High side drivers can be configured to enable ITRIP regulation by setting the [OUT7\\_ITRIP\\_EN](#) in the [HS\\_REG\\_CNFG1](#) register for OUT7 and the [HS\\_OUTx\\_ITRIP\\_EN](#) for OUT8-12 in [HS\\_REG\\_CNFG3](#) register. By default, ITRIP regulation is disabled for all High-side drivers. If ITRIP regulation is disabled and after the blank time if the driver current exceeds overcurrent threshold ( $I_{OCx}$ ) for deglitch time, the output is disabled.

#### ITRIP regulation enabled:

When ITRIP regulation is enabled and after blank time if driver current exceeds overcurrent threshold  $I_{OCx}$  for deglitch time, the output turns OFF. It automatically turns ON again after the end of ITRIP cycle. Overcurrent thresholds (high or low) are configured by setting [OUT7\\_RDSON\\_MODE](#) bit for OUT7 and [OUTx\\_OC\\_TH](#) bits for OUT8-12 in [HS\\_OC\\_CNFG](#) register.

Blank time for ITRIP regulation is 40 $\mu$ s for all high-side driver outputs. Blank time starts when OUTx is enabled. OUT7 has dedicated ITRIP frequency and deglitch time settings, configurable via bits [OUT7\\_ITRIP\\_FREQ](#) and [OUT7\\_ITRIP\\_DG](#) in the [HS\\_REG\\_CNFG1](#) register. For OUT8-12, ITRIP frequency and deglitch time settings are shared, configurable via bits [HS\\_OUT\\_ITRIP\\_FREQ](#) and [HS\\_OUT\\_ITRIP\\_DG](#) in the [HS\\_REG\\_CNFG3](#) register. For  $V_{PVDD} < 20V$ , all deglitch options (24, 32, 40, and 48 $\mu$ s) are available. For  $V_{PVDD} > 20V$  the deglitch time is automatically reduced to 10 $\mu$ s.

When ITRIP regulation is enabled and if an overcurrent detection is detected, [OUT7\\_ITRIP\\_STAT](#) bit in [EC\\_HEAT\\_ITRIP\\_STAT](#) register for OUT7 driver or [OUTx\\_ITRIP\\_STAT](#) bit in [HS\\_ITRIP\\_STAT](#) register for OUT8-12 drivers is set and latched. The fault bit remains set until the [CLR\\_FLT](#) bit is asserted.

**Table 7-13. High-Side ITRIP Frequency Option Summary**

| Frequency ( $f_{ITRIP\_HS}$ ) | <a href="#">HS_OUT_ITRIP_FREQ/OUT7_ITRIP_FREQ</a> |
|-------------------------------|---------------------------------------------------|
| 1.7 kHz                       | 00b                                               |
| 2.2 kHz                       | 01b                                               |
| 3 kHz                         | 10b                                               |
| 4.4 kHz                       | 11b                                               |

**Table 7-14. High-Side ITRIP Deglitch Option Summary**

| Deglitch Time ( $t_{ITRIP\_HS\_DG}$ ) | <a href="#">HS_OUT_ITRIP_DG/OUT7_ITRIP_DG</a> |
|---------------------------------------|-----------------------------------------------|
| 48 $\mu$ s                            | 00b                                           |
| 40 $\mu$ s                            | 01b                                           |
| 32 $\mu$ s                            | 10b                                           |
| 24 $\mu$ s                            | 11b                                           |

The ITRIP deglitch timer starts when the OUTx ITRIP blank time expires. The minimum OUTx ITRIP ON time is the sum of blanking and deglitch times, and total period is determined by the OUTx ITRIP frequency. The diagram below shows the ITRIP behavior.



**Figure 7-5. OUTx HS ITRIP Behavior with Incandescent Bulb**

The blanking time  $t_{SC\_BLK}$  is 40  $\mu$ s, after which the overcurrent condition can be detected.  $t_{OUT7\_ITRIP\_DG}$  or  $t_{HS\_OUT\_ITRIP\_DG}$  is the time OUTx remains on after overcurrent protection threshold is exceeded.  $T_{OUT7\_ITRIP\_FREQ}$  or  $T_{HS\_OUT\_ITRIP\_FREQ}$  is the time period of the ITRIP loop, inverse of  $t_{OUT7\_ITRIP\_FREQ}$  or  $t_{HS\_OUT\_ITRIP\_FREQ}$ . ITRIP faults for OUT7-12 are reported in bits [OUT7\\_ITRIP\\_STAT](#) and [OUTx\\_ITRIP\\_STAT](#).

#### 7.4.2.1.4 High-side Drivers - Parallel Outputs

The high-side drivers OUT8 through OUT12 can be connected in parallel combinations to support even higher current loads. For example, OUT8 and OUT9 can be connected in parallel as a 600mΩ driver effectively, or OUT9, OUT10, and OUT12 can be connected in parallel as a 400mΩ driver effectively.

However, there are limitations with this mode of operation:

- Internal PWM control does not work for parallel high-side drivers and must not be configured for this mode of operation.
- Constant current mode is not possible and must be disabled.
- ITRIP regulation is not supported.
- Overcurrent protection, short-circuit protection and active open load detection is supported.

If operating in parallel, the high-side drivers must be configured for ON/OFF SPI register control or external PWM signal control through pin.

#### 7.4.2.2 High-side Driver Protection Circuits

##### 7.4.2.2.1 High-side Drivers Internal Diode

Each high-side driver has an internal diode from ground to the high-side OUTx node for ESD protection. If either of the following occurs, this diode can be subjected to high energy dissipation:

- Both a loss of ground connection and short to ground on a high-side output.
- There is an inductive load on the high-side output.

Only a limited amount of energy (<1mJ) can be dissipated by the internal ESD diodes during freewheeling. For inductive loads greater than 100µH, a connection to an external freewheeling diode between PGND and the corresponding output is required

##### 7.4.2.2.2 High-side Driver Short-circuit Protection

Short-circuit protection monitors each high-side output (OUT7-12) using a 2V comparator on the OUTx node. After the blank time If OUTx voltage does exceed the 2V short-circuit threshold for deglitch time, a short to ground fault is detected and the output is disabled.

The 2V comparator blank time ( $t_{SC\_BLK}$ ) is 40µs for all high side driver outputs. Blank time starts when OUTx is enabled. OUT7 has dedicated deglitch time settings, configurable via bits [OUT7\\_ITRIP\\_DG](#) in the [HS\\_REG\\_CNFG1](#) register. For OUT8-12 deglitch time settings are shared, configurable via bits [HS\\_OUT\\_ITRIP\\_DG](#) in the [HS\\_REG\\_CNFG3](#) register. For  $V_{PVDD} < 20V$ , all deglitch options (24, 32, 40, and 48µs) are available. For  $V_{PVDD} > 20V$  the deglitch time is automatically reduced to 10µs.

Upon short-circuit detection, the corresponding [OUTx\\_OCP](#) fault status bit in the [HS\\_STAT](#) register is latched and the corresponding output is shutoff. The fault bit remains set until the [CLR\\_FLT](#) bit is asserted. The diagram below shows the short circuit behavior for high-side drivers:



**Figure 7-6. High-side Drivers Short-circuit Protection**

#### 7.4.2.2.3 High-side Driver Overcurrent Protection

Overcurrent protection is available when ITRIP regulation is disabled. The output current for all drivers (OUT7-OUT12) is monitored, and after the blank time if current exceed the overcurrent threshold after for deglitch time, the output is disabled.

Disable ITRIP for OUT7 by configuring `OUT7_ITRIP_EN` = 0b in `HS_REG_CNGF1` and for OUT8-12 by configuring `HS_OUTx_ITRIP_EN` = 0b in `HS_REG_CNGF3` register. Overcurrent thresholds are configured (high or low) by setting `OUT7_RDSN_MODE` bit for OUT7 and `OUTx_OC_TH` bits for OUT8-12 in `HS_OC_CNGF` register.

Blank time for overcurrent protection is 40 $\mu$ s for all high-side driver outputs. Blank time starts when OUTx is enabled. OUT7 has dedicated deglitch time settings, configurable via bits `OUT7_ITRIP_DG` in the `HS_REG_CNGF1` register. For OUT8-12 deglitch time settings are shared, configurable via bits `HS_OUT_ITRIP_DG` in the `HS_REG_CNGF3` register. For  $V_{PVDD} < 20V$ , all deglitch options (24, 32, 40, and 48 $\mu$ s) are available. For  $V_{PVDD} > 20V$  the deglitch time is automatically reduced to 10 $\mu$ s. When overcurrent detection is detected, `OUT7_ITRIP_STAT` bit in `EC_HEAT_ITRIP_STAT` register for OUT7 driver or `OUTx_ITRIP_STAT` bit in `HS_ITRIP_STAT` register for OUT8-12 drivers is latched and the corresponding output is shutoff. The fault bit remains set until the `CLR_FLT` bit is asserted.

#### 7.4.2.2.4 High-side Driver Open Load Detection

The high-side drivers have open-load detection. Similar to the half-bridge drivers OLA detection scheme of the DRV800x-Q1, the high-side drivers open-load detection scheme sequences through each driver checking if the load current is below the open-load current threshold. The open-load current threshold  $I_{OLDx}$  is configurable between high and low-current thresholds with bits `OUTx_OLA_TH` in register `HS_OL_CNGF` for OUT8-12. The thresholds are automatically adjusted only for high-side driver OUT7 based on `OUT7_RDSN_MODE`.

Open-load detection must be enabled with bit `OUTx_OLA_EN` in register `HS_OL_CNGF` for OUT7-12 high-side drivers.

If the load current  $I_{OUTx}$  is below the open-load threshold ( $I_{OLD_HS}$ ) for  $t > t_{OLD_HS}$ , then the corresponding high-side open load status bit `OUTx_OLA` is set in the status register. The driver detected with open-load is not switched off.



**Figure 7-7. Open-Load Detection for High-side Drivers**

The open-load detection test time for each high-side driver is 200 $\mu$ s. The timer does not start until the output is enabled. Once all enabled drivers have been cycled through, the detection cycle restarts. When the OLA bit is flagged for an OUTx, the status is latched and the OUTx is excluded from the detection cycle. CLR\_FLT is required to restart the OLA check for the OUTx.

The high-side driver must be ON for minimum 200 $\mu$ s for the OLA detection to complete. Otherwise, the device waits until the next PWM cycle. The OFF counter for the OLA detection starts when the high-side driver turns OFF and ends OLA detection if the driver is detected OFF for more than 10ms.

### 7.4.3 Electrochromic Glass Driver

#### Table 7-15. EC Driver Section Table of Contents

| EC Driver Section              | Link to Section                 |
|--------------------------------|---------------------------------|
| Back to Top of Feature Section | <a href="#">Section 7.4</a>     |
| EC Driver Control              | <a href="#">Section 7.4.3.1</a> |
| EC Driver Protection           | <a href="#">Section 7.4.3.2</a> |

The device features an integrated electrochromic driver block that can be used to charge or discharge an electrochromic element of a mirror. The electrochromic driver block charges an external MOSFET to control the charging and discharge voltage of the element. The driver configuration operates with either high-side driver OUT11 as protected supply to the element or without OUT11 (independent OUT11 control).

#### 7.4.3.1 Electrochromic Driver Control

Below is the block diagram for the electrochromic driver:



**Figure 7-8. Electrochromic Driver Block Diagram - Default Configuration**

Depending on the system implementation, the device electrochrome driver supports configuration where the drain of electrochrome high-side charge MOSFET can be supplied from either high-side driver OUT11, or directly from the supply voltage (PVDD). The EC control block can operate independently of the OUT11 or external FET supply (PVDD), with independent protection circuits in either configuration. This can be useful if an extra high-side driver is needed to drive another load. The main limitation in this configuration is that if the charge MOSFET fails short, the connection to supply cannot be shut off as when OUT11 is used as EC supply. A short, over voltage and open-load condition can still be detected when EC supplied with PVDD directly (OUT11 is configured as independent).

**OUT11 for EC supply:** This configuration is set in register `HS_OC_CNFG`, bit `OUT11_EC_MODE`. By default, `OUT11_EC_MODE` = 1b, which is configured as the supply for EC drive as shown in the block diagram [Electrochromic Driver Block Diagram - Default Configuration](#). When in this configuration, bits `OUT11_CNFG` in register `HS_HEAT_OUT_CNFG` are ignored (ON/OFF, SPI/PWM). Both OUT11 and the 1.2Ω ECFB low-side discharge MOSFET have overcurrent, over voltage and passive open load detection active during EC charge and discharge states, respectfully.

**PVDD for EC supply, independent OUT11:** To use OUT11 as an independent high-side driver (independent of EC control) to drive a separate load, where the drain of the EC charge MOSFET is connected directly to supply voltage, set `OUT11_EC_MODE` = 0b in register `HS_OC_CNFG`.

Independent mode ITRIP regulation is valid for OUT11 when the pin is not used as EC. When OUT11 is in EC mode, no current regulation is performed even if the regulation mode is configured.

As before, the ECFB low-side discharge MOSFET protection circuits are active during EC discharge state. The diagram below shows this configuration:



**Figure 7-9. Electrochrome with direct PVDD supply (OUT11 independent)**

**To enable the EC driver:** Set bits `EC_ON` and `EC_V_TAR` to the desired target voltage in register `HS_EC_HEAT_CTRL` to enable the EC driver control loop. Once these bits are set, EC driver control loop is enabled.

**For EC element voltage control:** Once the EC driver is enabled, the feedback loop of the driver is activated, and regulates ECFB pin voltage to the target voltage set in bits `EC_V_TAR` in register `HS_EC_HEAT_CTRL`. The target voltage on ECFB pin is binary coded with a full-scale range of either 1.5V or 1.2V, depending if bit `ECFB_MAX` in register `EC_CNFG` is set to 1 or 0, respectively. `ECFB_MAX` = 0b is the default value (1.2V).

Whenever a new value for the EC voltage is set, there is a blanking time  $t_{BLK\_ECFB}$  of 250 $\mu$ s for `ECFB_HI` or `ECFB_LO` status indication of ECFB once the control loop begins regulation to the new target value.

The device provides two discharge modes: fast discharge and PWM discharge.

**Fast discharge of the EC element:** To fully discharge the EC element with fast discharge `ECFB_LS_PWM` must be set to 0b. The target output voltage `EC_V_TAR` must also be set to 0b, and bits `ECFB_LS_EN`, and `EC_ON` must be set to 1b in `EC_CNFG`. When these four conditions are met, the voltage at pin ECFB is discharged by pulling the internal 1.2 $\Omega$  low-side MOSFET on ECFB pin to ground.

1. Configure `ECFB_LS_PWM` = 0b in register `EC_CNFG`
2. Set bits `ECFB_LS_EN` = 1b, `EC_ON` = 1b and `EC_V_TAR` = 0b in register `HS_EC_HEAT_CTRL`.
3. ECFB LS MOSFET is enabled and performs fast discharge of EC mirror.

**PWM discharge of the EC element:** The steps below outline the PWM discharge cycle of electrochrome driver:

1. Configure `ECFB_LS_PWM` = 1b in register `EC_CNFG`
2. Set bits `ECFB_LS_EN` = 1b, `EC_ON` = 1b in register `HS_EC_HEAT_CTRL`.
3. If the regulation loop detects  $V_{ECDRV}$  is less than  $V_{ECFB}$  and  $V_{ECDRV}$  is less than 400mV for longer than  $t_{RECHARGE}$  or 3ms, the ECDRV regulator is switched off and the LS MOSFET on ECFB is activated for approximately 300ms ( $t_{DISCHARGE}$ ). During this discharge, the ECDRV output is pulled low to prevent shoot-thru currents.
4. At the end of the discharge pulse  $t_{DISCHARGE}$ , the discharge MOSFET is switched off and the regulation loop is activated again with the new lower value. The regulation loop goes back to step 2, and out of regulation is again observed ( $V_{ECDRV} < 400\text{mV}$  or  $V_{ECDRV} < V_{ECFB}$ ). If out of regulation condition is not met the loop goes back to normal operation state.

The diagram below shows the PWM discharge cycle of the electrochrome driver:



**Figure 7-10. Electrochrome Discharge with PWM**

The status of the voltage control loop is reported through SPI, and TI recommends to observe the report to determine the EC charge and discharge control timing. If the voltage at pin ECFB is higher than the target value by greater than 120mV, then bit **ECFB\_HI** is set. If the voltage at pin ECFB is lower than the target value by 120mV, **ECFB\_LO** is set. Both ECFB status bits **ECFB\_HI** and **ECFB\_LO** are valid if stable for at least the filter time  $t_{FT\_ECFB}$ . The bits are not latched, and are not designated as global faults.

**Exit discharge mode:** To exit discharge mode set **EC\_V\_TAR** to a non-zero value. There is no need to change **ECFB\_LS\_EN** bit when a new target voltage is programmed, the control loop internal logic prevents both OUT11 and ECFB LS from being simultaneously on.

A capacitor of at least 4.7nF has to be added to pin ECDRV, and 220nF capacitor between ECFB and ground to increase control loop stability. For noise immunity reasons, TI recommends to place the loop capacitors as close as possible to the respective pins.

If the EC driver is not used, connect ECFB pin to ground.

#### 7.4.3.2 Electrochromic Driver Protection

The electrochromic driver block has multiple protection and detection circuits for both charge and discharge states. There are the comparator-based detection circuits, protection circuits of OUT11 which are active during EC charge state (when configured with OUT11 as supply), and protection circuits on ECFB low-side discharge MOSFET.

**EC supplied by OUT11:** When the electrochrome drive is configured to be supplied by integrated high-side driver OUT11, the same protection and diagnostic functions as the other high-side drivers are available (e.g. during an overcurrent detection, the control loop is switched off). These high-side driver protections are active when the electrochrome is in the charge state (voltage ramp up). When in OUT11 EC mode (**OUT11\_EC\_MODE** = 1b), OUT11 cannot be controlled in PWM mode and **EC\_CNFG** is used to configure diagnostics. For **EC\_OUT11\_OCP\_DG** when  $V_{PVDD} < 20V$ , deglitch options (6 $\mu$ s, 10 $\mu$ s, 15 $\mu$ s, and 60 $\mu$ s) are available. For  $V_{PVDD} > 20V$  the deglitch time is automatically reduced to 10 $\mu$ s.

**Fault on OUT11 during EC charge:** In case of an overtemperature shutdown fault (zone 3 or 4) or overcurrent fault on OUT11 while **EC\_ON** = 1b (EC control enabled):

- OUT11 is shut off (status register set)
- ECDRV pin is pulled to ground
- **EC\_ON** remains '1'
- **ECFB\_LS\_EN** remains as programmed

To restart EC control after OUT11 failure, the controller must read and clear the corresponding fault. The driver reverts to the previous value of **EC\_V\_TAR** when restart occurs.

If an open load is detected on OUT11 during EC charge, the OUT11\_OLA bit in register HS\_STAT is set.

**Discharge overcurrent protection LS FET:** During discharge of ECFB via low-side FET(LSFET), overcurrent fault is detected if load current on ECFB pin exceeds the overcurrent threshold ( $I_{OC\_ECFB}$ ). Overcurrent fault response is configurable with **EC\_FLT\_MODE** bit in register **EC\_CNFG**.

##### **EC\_FLT\_MODE = 0b:**

If the current through EC LSFET crosses the OCP threshold ( $I_{OC\_ECFB}$ ) after deglitch time, LSFET is disabled. The deglitch times for the EC LSFET depend on  $V_{PVDD}$ . For  $V_{PVDD} < 20V$ , the deglitch time is 40 $\mu$ s. For  $V_{PVDD} > 20V$ , the deglitch time is automatically reduced to 15 $\mu$ s.

##### **EC\_FLT\_MODE = 1b:**

If the current through EC LSFET after blank time crosses the OCP threshold ( $I_{OC\_ECFB}$ ) for deglitch time, the driver enters overcurrent recovery mode (OCR), similar to ITRIP regulation of HS drivers OUT7-12. Deglitch time and ITRIP frequency are taken from the OUT7 ITRIP settings.

If **ECFB\_OV** bit is high due to short from ECFB to  $V_{PVDD}$ , the driver is shutoff regardless of **ECFB\_OV\_MODE**. The **ECFB\_OV** deglitch time is 20 $\mu$ s regardless of the **ECFB\_OV\_DG** configuration settings.

**Table 7-16. Discharge Overcurrent Protection**

| EC_FLT_MODE | Fault Response                             |
|-------------|--------------------------------------------|
| 0b          | Latch (Hi-Z)                               |
| 1b          | Overcurrent Recovery (OUT7 ITRIP settings) |

**Discharge open load detection:** While discharging the EC, open-load can also be detected. Bit [EC\\_OLEN](#) in register [EC\\_CNGF](#) must be set. If the load current on ECFB is below  $I_{OL\_ECFB\_LS}$  for longer than  $t_{DG\_OL\_ECFB\_LS}$ , then the open load status bit [ECFB\\_OL](#) is set, and [WARN](#) bit is set in register [IC\\_STAT1](#).

#### Short to battery/OV detection:

ECFB overvoltage or short to battery is detected when ECFB voltage exceeds threshold  $V_{ECFB\_OV\_TH}$ , for longer than the deglitch time  $t_{ECFB\_OV\_DG}$  while [EC\\_ON](#) = 1. Bit [ECFB\\_OV\\_MODE](#) determines the driver ECFB overvoltage fault response. The EC overvoltage deglitch time is configured with bit [ECFB\\_OV\\_DG](#) in register [EC\\_CNGF](#).

For over voltage fault response control, bit [ECFB\\_OV\\_MODE](#) can be configured in register [EC\\_CNGF](#). If [ECFB\\_OV\\_MODE](#) = 00b, then no action is taken during this fault. For [ECFB\\_OV\\_MODE](#) = 01b, when ECFB voltage exceeds 3V for longer than programmed deglitch time  $t_{ECFB\_OV\_DG}$ , then the [ECFB\\_OV](#) bit is set in [EC\\_HEAT\\_ITRIP\\_STAT](#) register, and [EC\\_HEAT](#) fault bit is set in register [IC\\_STAT1](#). For [ECFB\\_OV\\_MODE](#) = 10b, when OV on ECFB occurs, the ECDRV pin is pulled down, and the ECFB LS FET is Hi-Z. Faults are reported in the same registers as for when [ECFB\\_OV\\_MODE](#) = 01b.

The fault responses and bit values are summarized in the table below:

**Table 7-17. Electrochrome Overvoltage Fault Response**

| ECFB_OV_MODE | Fault Response                                           |
|--------------|----------------------------------------------------------|
| 00b          | No action                                                |
| 01b          | Report fault in register                                 |
| 10b          | Pulldown ECDRV and ECFB LS FET, report fault in register |
| 11b          | No action                                                |

**Table 7-18. EC Overvoltage Deglitch Times**

| ECFB_OV_DG | Deglitch Time |
|------------|---------------|
| 00b        | 20 $\mu$ s    |
| 01b        | 50 $\mu$ s    |
| 10b        | 100 $\mu$ s   |
| 11b        | 200 $\mu$ s   |

**Short-circuit or open-load detection:** The EC diagnostics can be configured to report either a short-circuit or an open load. This mode is selected by setting the [ECFB\\_DIAG](#) bits in the [EC\\_CNGF](#) register, with the requirement that the [EC\\_ON](#) bit must be 0b.

#### Note

Short-circuit and open-load detection is available for EC supply with PVDD. Short-circuit testing must pass prior to running open load detection to ensure external FET is not damaged.

**Table 7-19. ECFB Diagnostic Detection Options**

| ECFB_DIAG | Detection Setting |
|-----------|-------------------|
| 00b       | Disabled          |
| 01b       | Short-circuit     |
| 10b       | Open Load         |

**Short-circuit detection:** The short-circuit detection can detect a low-impedance condition across ECFB to GND. The bits **ECFB\_SC\_RSEL** select the impedance under which a short-circuit is detected from  $0.5\Omega$  to  $3\Omega$ . The voltage  $V_{ECFB\_SC\_TH}$  is compared to  $I_{ECFB\_SC} * ECFB\_SC\_RSEL$ . The short-circuit detection below runs when the EC amplifier is off, **ECFB\_DIAG** = 01b, and **EC\_ON** = 0b:

- Run  $I_{ECFB\_SC}$  current into the ECFB pin and wait an initial 3ms blanking time
- If the ECFB voltage is less than  $I_{ECFB\_SC} * ECFB\_SC\_RSEL$  after enabling the short-circuit detection, register a short-circuit (ECFB\_SC) by setting **ECFB\_DIAG\_STAT** = 1b.
- The  $I_{ECFB\_SC}$  continues to run through ECFB pin as long as short-circuit detection is active.

**Table 7-20. ECFB Diagnostic Detection Options**

| ECFB_SC_RSEL | Impedance Threshold |
|--------------|---------------------|
| 00b          | $0.5\Omega$         |
| 01b          | $1.0\Omega$         |
| 10b          | $2.0\Omega$         |
| 11b          | $3.0\Omega$         |

**Open-load detection:** The passive open load detection is active when **ECFB\_DIAG** = 10b, **EC\_ON** = 0b, the EC amplifier is off. An open load is detected when the output impedance is greater than  $4k\Omega$ , resulting in an ECFB voltage threshold of  $I_{ECFB\_OLP} * 4k\Omega$  which is  $V_{ECFB\_OLP\_TH}$ . The procedure for open load detection is:

- Run  $I_{ECFB\_OLP}$  current into the ECFB pin and wait an initial 3ms blanking time
- If the ECFB voltage detected is greater than  $V_{ECFB\_OLP\_TH}$ , register an open-load condition (ECFB\_OLP) by setting **ECFB\_DIAG\_STAT** = 1b.
- The  $I_{ECFB\_OLP}$  continues to run through ECFB pin as long as open-load detection is active.

#### 7.4.4 Half-bridge Drivers

**Table 7-21. Half-bridge Section Table of Contents**

| Half-bridge Section            | Link to Section                                        |
|--------------------------------|--------------------------------------------------------|
| Back to Top of Feature Section | <a href="#">Section 7.4</a>                            |
| Half-bridge Control            | <a href="#">Section 7.4.4.1</a>                        |
| Half-bridge Regulation         | <a href="#">Section 7.4.4.4</a>                        |
| Half-bridge Protection         | <a href="#">Half-bridge Protection and Diagnostics</a> |

The device integrates six total half-bridge high-side and low-side FETs, supporting bidirectional drive for up to five motors; two 1.54Ω half-bridges, two 440mΩ half-bridges, one 185mΩ half-bridge, and one 155mΩ half-bridge. All of these drivers can be controlled with SPI register, PWM signal that can be sourced from the PWM1 pin or PWM2 pin. Each driver also has configurable current regulation feature called ITRIP. Half-bridge protection circuits include overcurrent protection, off-state and active open-load diagnostics.

The diagrams below show common configurations for the integrated half-bridges to support up to five mirror and lock motors, and all mirror motors:



**Figure 7-11. Half-bridge Configuration for up to Five Motors (Mirror and Lock)**

The diagram below shows a configuration for mirror only loads:



**Figure 7-12. Half-bridge Configuration for up to Four Motors (Mirrors only)**

#### 7.4.4.1 Half-bridge Control

The half-bridge drivers can be controlled in two modes to support control schemes with either PWM input pins or SPI register control. The half-bridge drivers also have configuration registers ([HB\\_OUT\\_CNFG1](#) and [HB\\_OUT\\_CNFG2](#)) to enable half-bridge control and to set up control mode (PWM or SPI).

The half-bridges can be configured for control by input signal from either PWM1 or PWM2 pins. The signal to PWM1 pin can be multiplexed internally to half-bridges, high-side drivers, and heater driver. PWM2 control from PWM2 pin is only available for half-bridges. Each half-bridge driver's slew rate can be configured in the [HB\\_SR\\_CNFG](#).

The configuration table is shown below. Note that OUT5 and OUT6 are configured in [HB\\_OUT\\_CNFG1](#) and OUT1 through OUT4 are configured in [HB\\_OUT\\_CNFG2](#):

**Table 7-22. OUTX\_CNFG Half-bridge Configuration**

| OUTX_CNFG[2] | OUTX_CNFG[1] | OUTX_CNFG[0] | OUTx                        | HS ON     | LS ON     |
|--------------|--------------|--------------|-----------------------------|-----------|-----------|
| 0            | 0            | 0            | OFF                         | OFF       | OFF       |
| 0            | 0            | 1            | SPI Register Control        | OUTX_CTRL | OUTX_CTRL |
| 0            | 1            | 0            | PWM 1 Complementary Control | ~PWM1     | PWM1      |
| 0            | 1            | 1            | PWM 1 LS Control            | OFF       | PWM1      |
| 1            | 0            | 0            | PWM 1 HS Control            | PWM1      | OFF       |
| 1            | 0            | 1            | PWM 2 Complementary Control | ~PWM2     | PWM2      |
| 1            | 1            | 0            | PWM 2 LS Control            | OFF       | PWM2      |
| 1            | 1            | 1            | PWM 2 HS Control            | PWM2      | OFF       |

When the half-bridges are configured for SPI register control ([OUTx\\_CNFG](#) = 01b), the half-bridges high- and low-side MOSFETs can be individually controlled in register [HB\\_CTRL](#) with bits [OUTx\\_CTRL](#). The control truth table for the half-bridge outputs is shown below:

**Table 7-23. Half-bridge Driver Controls**

| OUTx_CTRL (OUT1-6) bits | Configuration | Description             |
|-------------------------|---------------|-------------------------|
| 00                      | OFF           | Half-bridge control OFF |
| 01                      | HS ON         | High-side MOSFET ON     |
| 10                      | LS ON         | Low-side MOSFET ON      |
| 11                      | RSVD          | Reserved.               |

The half-bridge control mode can be changed anytime SPI communication is available by writing to the bits. This change is immediately reflected.

When the half-bridges are configured for PWM operation (OUTx\_CFG = 01xb, 10xb or 11xb), the inputs can accept static or pulse-width modulated (PWM) voltage signals for either 100% or PWM drive modes.

The device automatically generates the dead-time needed during transitioning between the high-side and low-side FET on the switching half-bridge. This timing is based on internal FET gate-source voltage. No external timing is required. This scheme provides minimum dead time while preventing shoot-through current.

#### 7.4.4.2 OUT1 and OUT2 High-side Driver Mode

OUT1 and OUT2 2 half bridges can be configured as high side drivers by setting the OUT1\_MODE and OUT2\_MODE bits in the HB\_OUT\_CFG2 register. When OUTx\_MODE is set to 1b the corresponding output operates in high-side mode.

In high side driver configuration, OUT1 and OUT2 outputs are controlled only by internal PWM generator. This control is enabled by configuring OUT1\_CFG and OUT2\_CFG to xx1b. Setting these bits to xx0b disables the outputs OUT1 and OUT2.

When configured in high-side mode, the PWM frequency for OUT1 and OUT2 can be programmed using PWM\_OUT1\_FREQ and PWM\_OUT2\_FREQ bits in the HB\_ITRIP\_FREQ register. The bits OUT1\_DC and OUT2\_DC configure the duty cycle control from internal PWM generator up to a value of 1022 (99.8% duty cycle).

**Table 7-24. OUT1 or OUT2 PWM Frequency in High-side Driver Mode**

| PWM_OUTx_FREQ | PWM Frequency (Hz) |
|---------------|--------------------|
| 00b           | 108                |
| 01b           | 217                |
| 10b           | 289                |
| 11b           | 434                |

The same protections and diagnostic features as half-bridge mode apply to OUT1 and OUT2 in high-side mode.

#### 7.4.4.3 Half-bridge Register Control

The half-bridges are disabled by default, once configured to operate in SPI register control mode any high-side or low-side can be enabled by configuring the individual enable bits for high-side (HS\_ON) and low-side (LS\_ON) in bits OUTx\_CTRL in HB\_CTRL register.

An example can be used when connecting two half-bridges (OUT1/OUT2, OUT3/OUT4, OUT5/OUT6) as half-bridge X (OUTX) and half-bridge Y (OUTY). The high-side and low-side enable bits of a particular half-bridge are configured to drive the motor in forward mode, reverse mode, brake mode and coast mode as shown below:

**Table 7-25. Motor Operation (Motor Connected between OUTX and OUTY)**

| nSLEEP | Half-Bridge X HS | Half-Bridge X LS | Half-Bridge Y HS | Half-Bridge Y LS | OUTX | OUTY |         |
|--------|------------------|------------------|------------------|------------------|------|------|---------|
| 0      | X                | X                | X                | X                | Z    | Z    | Sleep   |
| 1      | 0                | 0                | 0                | 0                | Z    | Z    | Coast   |
| 1      | HS_ON = 1        | LS_ON = 0        | HS_ON = 0        | LS_ON = 1        | H    | L    | Forward |

**Table 7-25. Motor Operation (Motor Connected between OUTX and OUTY) (continued)**

| nSLEEP | Half-Bridge X HS | Half-Bridge X LS | Half-Bridge Y HS | Half-Bridge Y LS | OUTX | OUTY |                   |
|--------|------------------|------------------|------------------|------------------|------|------|-------------------|
| 1      | HS_ON = 0        | LS_ON = 1        | HS_ON = 1        | LS_ON = 0        | L    | H    | Reverse           |
| 1      | HS_ON = 0        | LS_ON = 1        | HS_ON = 0        | LS_ON = 1        | L    | L    | Brake (low-side)  |
| 1      | HS_ON = 1        | LS_ON = 0        | HS_ON = 1        | LS_ON = 0        | H    | H    | Brake (high-side) |

#### 7.4.4.4 Half-Bridge ITRIP Regulation

The device half-bridges have optional fixed-frequency load current regulation called ITRIP. This is done by comparing the active output current against configured current thresholds determined by [OUTx\\_ITRIP\\_LVL](#). OUT1-2 has two possible ITRIP current thresholds, and OUT3-6 also have three current threshold options. ITRIP thresholds, enables, and timing settings are set individually for each half-bridge in the [HB\\_ITRIP\\_CONFIG](#), [HB\\_ITRIP\\_FREQ](#) and [HB\\_ITRIP\\_DG](#).

As this device has multiple integrated drivers which are enabled at any given time, there is freewheeling configuration intended to reduce power dissipation during ITRIP half-bridge regulation. Power dissipation is lower with synchronous rectification (MOSFETs) compared with asynchronous rectification (diodes). The half-bridge freewheeling is configurable between non-synchronous (passive freewheeling) and synchronous rectification (active freewheeling). The synchronous rectification for half-bridges during ITRIP regulation is enabled by setting bits [NSR\\_OUTx\\_DIS](#) in configuration register [HB\\_OUT\\_CNFG1](#).

ITRIP detection is done on both high- and low-side MOSFETs of each half-bridge with blanking controlled internally.

The configurable ITRIP timing parameters are frequency and deglitch. The tables below summarize the ITRIP configuration options.

**Table 7-26. Half-bridge ITRIP Synchronous Rectification Settings**

| NSR_OUTx_DIS | ITRIP Half-bridge Off-time Response |
|--------------|-------------------------------------|
| 0b           | Hi-Z                                |
| 1b           | complementary MOSFET ON             |

**Table 7-27. ITRIP Current Thresholds for Half-bridges**

| Half-bridges | Typ ITRIP Current Thresholds | OUTx_ITRIP_LVL |
|--------------|------------------------------|----------------|
| OUT6         | 6.2 A                        | 10b            |
|              | 5.4 A                        | 01b            |
|              | 2.3 A                        | 00b            |
| OUT5         | 7.6 A                        | 10b            |
|              | 6.6 A                        | 01b            |
|              | 2.9 A                        | 00b            |
| OUT3 & OUT4  | 3.4 A                        | 10b            |
|              | 2.5 A                        | 01b            |
|              | 1.3 A                        | 00b            |
| OUT1 & OUT2  | 0.875 A                      | 1b             |
|              | 0.7 A                        | 0b             |

**Table 7-28. ITRIP Timing - Deglitch Options**

| Deglitch Time | OUTx_ITRIP_DG |
|---------------|---------------|
| 2 $\mu$ s     | 00b           |
| 5 $\mu$ s     | 01b           |
| 10 $\mu$ s    | 10b           |
| 20 $\mu$ s    | 11b           |

**Table 7-29. ITRIP Timing - Frequency Options**

| ITRIP Frequency | OUTx_ITRIP_FREQ |
|-----------------|-----------------|
| 20 kHz          | 00b             |
| 10 kHz          | 01b             |
| 5 kHz           | 10b             |
| 2.5 kHz         | 11b             |

**Note**

If 20kHz ITRIP frequency is desired, the fastest deglitch time is recommended (2 $\mu$ s).

ITRIP regulation follows these steps:

- The low- or high-side of a half-bridge is enabled. The first ITRIP clock edge occurs when half-bridge enabled.
- If ITRIP limit is exceeded on either low- or high-side, the device waits for longer than deglitch time  $t_{DG\_ITRIP\_HB}$ .
- If ITRIP limit is still exceeded after the deglitch time, then either the half-bridge enters the Hi-Z state or turns on the opposite MOSFET for the remainder of the ITRIP cycle, depending on [NSR\\_OUTx\\_DIS](#) bit setting. [ITRIP](#) status bit is set, and the regulation loop restarts.
- If [NSR\\_OUTx\\_DIS](#) = 1b (synchronous rectification enabled), the current through the enabled MOSFET is monitored for current reversal. If current reversal is detected, the half-bridge output is Hi-Z for the remainder of the ITRIP cycle.

The synchronous rectification or freewheeling feature is enabled by setting bits [NSR\\_OUTx\\_DIS](#) in configuration register [HB\\_OUT\\_CNF1](#). When [NSR\\_OUTx\\_DIS](#) = 0b, if ITRIP occurs on either MOSFET, the half-bridge goes Hi-Z. If [NSR\\_OUTx\\_DIS](#) = 1b, if ITRIP occurs on either MOSFET, the opposite MOSFET is enabled.

For example, [NSR\\_OUTx\\_DIS](#) = 1b and [OUTx\\_CNF1](#) = 101b and 010b for complementary mode. If the PWM input sets HS MOSFET ON, and ITRIP is reached on HS MOSFET, the LS MOSFET turns on for the remainder of the ITRIP cycle. The HS MOSFET is turned ON at the end of the cycle. If the PWM input changes within the ITRIP period, the ITRIP counter is reset and ITRIP regulation is active while the LS MOSFET is ON.

If synchronous rectification is enabled and MOSFET turns on when ITRIP occurs, current is monitored for a current reversal, or zero-crossing detection. There is zero-crossing detection on both high-side and low-side MOSFETs. If the detected load current reaches 0A during ITRIP regulation for longer than the deglitch time, then the half-bridge output goes Hi-Z for the remainder of the ITRIP cycle. The zero-crossing deglitch time is the same ITRIP deglitch time.

The diagram below shows the ITRIP behavior for a half-bridge after configuring the [OUTx\\_ITRIP\\_LVL](#), [NSR\\_OUTx\\_DIS](#), [HB\\_ITRIP\\_FREQ](#), [HB\\_TOFF\\_SEL](#), and [HB\\_ITRIP\\_DG](#):



**Figure 7-13. Fixed Frequency ITRIP Current Regulation for Half-bridges**

The ITRIP setting can be changed at any time when SPI communication is available by writing to the [OUTx\\_ITRIP\\_LVL](#) bits. The change is immediately reflected in device behavior.

If a half-bridge is configured for PWM control and ITRIP, when ITRIP is reached, the behavior is the same as for SPI register control, but the input now comes from the configured PWM pin.

There is a minimum  $t_{OFF}$  time enforced based on the [HB\\_TOFF\\_SEL](#) bits in the [HB\\_ITRIP\\_FREQ](#) register. With this setting enabled, where Period =  $1/f_{PWM}$ ,  $t_{OFF} = (\text{Period} - t_{ON})$  if  $(\text{Period} - t_{ON}) > t_{OFF\_MIN}$  or  $t_{OFF} = t_{OFF\_MIN}$  if  $(\text{Period} - t_{ON}) < t_{OFF\_MIN}$ .

For example, in the case of [HB\\_TOFF\\_SEL](#) = 01b and minimum  $t_{OFF}$  insertion of T/2.

1. If ITRIP occurs beyond 50% of duty cycle minimum fixed T/2 off time is inserted after ITRIP. The behavior is  $t_{OFF} = T/2$ .
2. If ITRIP occurs within 50% duty cycle then behavior is  $t_{OFF} = (\text{Period} - t_{ON})$ .

**Table 7-30. Minimum  $t_{OFF}$  Time Options**

| <a href="#">HB_TOFF_SEL</a> | Minimum $t_{OFF}$ Enforced |
|-----------------------------|----------------------------|
| 00b                         | disabled, Zero             |
| 01b                         | $T_{OFF} = T/2, 50\% T$    |
| 10b                         | $T_{OFF} = T/4, 25\% T$    |
| 11b                         | $T_{OFF} = T$              |

#### 7.4.4.5 Half-bridge Protection and Diagnostics

The half-bridge drivers are protected against overcurrent. The device also offers on-state and off-state load monitoring. Fault signaling is done through register [HB\\_STATX](#).

#### 7.4.4.5.1 Half-Bridge Off-State Diagnostics (OLP)

The user can determine the impedance on a pair of half-bridges using off-state diagnostics while the half-bridges are disabled in register [HB\\_OUT\\_CNFGx](#). With this diagnostic, detecting the following fault conditions passively is possible:

- Output short to VM or GND  $< 1000 \Omega$
- Open load  $> (\text{min } R_{\text{OPEN\_HB}})$  for high-side load, VM = 13.5 V

**Table 7-31. Off-state Open Load Thresholds**

| Device      | Min $R_{\text{OPEN\_HB}}$ |
|-------------|---------------------------|
| DRV8000-Q1  | 35 $\Omega$               |
| DRV8000E-Q1 | 320 $\Omega$              |
| DRV8001-Q1  | 320 $\Omega$              |
| DRV8002-Q1  | 35 $\Omega$               |

#### Note

Detecting a **load short** with this diagnostic is NOT possible. However, the user can deduce this logically if an overcurrent fault (OCP) occurs when an output is actively driven, but OLP diagnostics do not report any fault when the output is disabled. Occurrence of both OCP when an output is actively drive and OLP when the output is disabled implies a terminal short (short on selected output node).

- The user can configure the following combinations
  - Internal pullup resistor ( $R_{\text{OLP\_PU}}$ ) on OUTx
  - Internal pulldown resistor ( $R_{\text{OLP\_PD}}$ ) on OUTx
  - Comparator reference level
- This combination is determined by the [HB\\_OLP\\_CNFG](#) bits in the [HB\\_OL\\_CNFG1](#) register.
- The half-bridge pairs to be diagnosed are determined by the [HB\\_OLP\\_SEL](#) bits in the [HB\\_OL\\_CNFG1](#) register.
- The off-state diagnostics comparator output is available on [HB\\_OLP\\_STAT](#) bit in [HB\\_STAT2](#) register. The output is not latched.
- The user is expected to toggle through all the combinations and record the status bit output after the output is settled.
- Based on the input combinations and status register, the user can determine if there is a fault on the output.



Figure 7-14. Off-State (Passive) Diagnostics

The following output, pulldown/pullup and VREF combinations are shown below:

Table 7-32. Off-state Output Pullup/pulldown and VREF Options

| HB_OLP_CNF <sub>G</sub> | Description                                                                      |
|-------------------------|----------------------------------------------------------------------------------|
| 00b                     | OLP Off                                                                          |
| 01b                     | Output X Pullup enabled, Output Y pulldown enabled, Output Y selected, VREF Low  |
| 10b                     | Output X Pullup enabled, Output Y pulldown enabled, Output X selected, VREF High |
| 11b                     | Output X Pulldown enabled, Output Y pullup enabled, Output Y selected, VREF Low  |

The OLP combinations and truth table for a no fault scenario vs. fault scenario is shown in Table 7-33. For the diagnostics to be active and valid, all half-bridge configurations in bits OUT<sub>x</sub>\_CNFG in registers HB\_OUT\_CNF<sub>Gx</sub> must be zero (disabled).

Table 7-33. Off-State Diagnostics Control Table

| User Inputs             |        | OLP Set-Up          |                     |                       |                 | HB_OLP_STAT |      |           |          |
|-------------------------|--------|---------------------|---------------------|-----------------------|-----------------|-------------|------|-----------|----------|
| HB_OLP_CNF <sub>G</sub> | nSLEEP | OUTX                | OUTY                | CMP REF               | Output Selected | Normal      | Open | GND Short | VM Short |
| 01b                     | 1      | R <sub>OLP_PU</sub> | R <sub>OLP_PD</sub> | V <sub>OLP_REFL</sub> | OUTY            | 1b          | 0b   | 0b        | 1b       |
| 10b                     | 1      | R <sub>OLP_PU</sub> | R <sub>OLP_PD</sub> | V <sub>OLP_REFH</sub> | OUTX            | 0b          | 1b   | 0b        | 1b       |
| 11b                     | 1      | R <sub>OLP_PD</sub> | R <sub>OLP_PU</sub> | V <sub>OLP_REFL</sub> | OUTY            | 1b          | 1b   | 0b        | 1b       |

The following half-bridge pair off-state combinations and selection values are shown below.

**Note**

If any half-bridge is enabled, then all half-bridge OLP bits are automatically disabled and device ends off-state diagnostics.

**Table 7-34. OUTx and OUTy Configurations**

| HB_OLP_SEL | OUTX & OUTY Pairs Selected |
|------------|----------------------------|
| 0000b      | No output                  |
| 0001b      | OUT1 & OUT2                |
| 0010b      | OUT1 & OUT3                |
| 0011b      | OUT1 & OUT4                |
| 0100b      | OUT1 & OUT5                |
| 0101b      | OUT1 & OUT6                |
| 0110b      | OUT2 & OUT3                |
| 0111b      | OUT2 & OUT4                |
| 1000b      | OUT2 & OUT5                |
| 1001b      | OUT2 & OUT6                |
| 1010b      | OUT3 & OUT4                |
| 1011b      | OUT3 & OUT5                |
| 1100b      | OUT3 & OUT6                |
| 1101b      | OUT4 & OUT5                |
| 1110b      | OUT4 & OUT6                |
| 1111b      | OUT5 & OUT6                |

#### 7.4.4.5.2 Half-bridge Open Load Detection

When the device is active and waiting for drive commands, there is an open-load detection loop for half-bridges OUT1 - OUT6. The detection scheme sequentially checks the open-load status for each high- and low-side of each half-bridge output and reports the status in bit [OUTx\\_xx\\_OLA](#) in register [HB\\_STAT2](#) and [WARN](#) bit in register [IC\\_STAT1](#).

From standby or sleep mode, starting with OUT1, the control loop begins checking the open-load status by comparing the current to the under-current threshold for that half-bridge after completing the open-load filter time. When running in PWM mode, this delay can be configured for 32, 128, 512, or 1024 PWM cycles with bit [OUTx\\_OLA\\_TH](#) in register [HB\\_OL\\_CNF2](#). The readback takes one extra cycle for example if [OUTx\\_OLA\\_TH](#) is configured for 32 cycles the value to read back is available at the end of the 33rd cycle. If an output is driven with EN/DIS only (no PWM switching) then the open-load detection delay is 10ms.

**Table 7-35. Open Load Detection Cycle Delay**

| OUTx_OLA_TH | Delay Cycle Count |
|-------------|-------------------|
| 00b         | 32                |
| 01b         | 128               |
| 10b         | 512               |
| 11b         | 1024              |

If open-load is detected at the end of the cycle count threshold or 10ms timeout occurs, then bit [OUTx\\_HS\\_OLA](#) / [OUTx\\_LS\\_OLA](#) is reported. If no open-load is detected after configured delay cycle count, then the loop moves to the next half-bridge. The loop continues checking each output through OUT6, then goes back to OUT1 to restart the OLA loop. For the open-load check to be valid, the half-bridge open-load detection must be enabled ([OUTx\\_OLA](#) = 1b) and the output [OUTx\\_CNF](#) must not be disabled. The diagram below shows the OLA scheme:



**Figure 7-15. Half-bridge Open-Load Active Detection**

Any given half-bridge is skipped if any of the following three conditions are met:

1. OUTx is disabled ([OUTx\\_CNFG](#) = 00b).
2. Open-load detect is not enabled ([OUTx\\_OLA](#) = 0b) for the half-bridge.
3. OUTx is OFF for more than 10ms
4. Both HS\_OLA and LS\_OLA have already been detected and flagged, or other fault condition on OUTx (overcurrent, over temperature)

With all half-bridge OUTx enabled without PWM, the total loop time can take up to 60ms to cycle through all half-bridges. When a half-bridge is driven individually or sequentially, the loop detects open load within 10ms or more (depending on EN or PWM control frequency). If a half-bridge is driven with a low frequency external PWM signal, the OFF time of the output can exceed the open-load detection window of 10ms, and so the half-bridge reports the status at end of timeout or number of PWM cycles less than 10ms and continue.

#### 7.4.4.5.3 Half-Bridge Overcurrent Protection

When a half-bridge is active, an analog current protection circuit on each MOSFET shuts off the MOSFET during hard short-circuit events. If the output current exceeds the overcurrent threshold  $I_{OCP\_OUTX}$  for longer than  $t_{DG\_OCP\_HB}$ , an overcurrent fault is detected. The corresponding output is Hi-Z (latch behavior) and the fault is latched in register ([HB\\_STAT1](#)). The half-bridge is disabled if  $V_{PVDD} > V_{PVDD\_OV}$  configured in the [PVDD\\_OV\\_MODE](#).

For overcurrent deglitch time  $t_{DG\_OCP\_HB}$  of half-bridge drivers, there are four overcurrent deglitch options summarized in the table below.

**Table 7-36. Half-bridge Overcurrent Deglitch**

| OUTx_OCP_DG | Voltage Limitation        | Deglitch time |
|-------------|---------------------------|---------------|
| 00b         | $V_{PVDD} < V_{PVDD\_OV}$ | 6 $\mu$ s     |
| 01b         | $V_{PVDD} < V_{PVDD\_OV}$ | 10 $\mu$ s    |
| 10b         | $V_{PVDD} < V_{PVDD\_OV}$ | 15 $\mu$ s    |
| 11b         | $V_{PVDD} < 20V$          | 60 $\mu$ s    |
|             | $V_{PVDD} > 20V$          | 15 $\mu$ s    |

To re-activate the driver, the fault must first be cleared in register by the MCU by reading the status register. The diagram below shows the overcurrent behavior of a half-bridge:



Figure 7-16. Overcurrent Behavior for Half-bridges

#### 7.4.5 Sense Output (IPROPI)

The device features an output for current sensing,  $V_{PVDD}$  monitoring, and die temperature on the IPROPI pin. This information can be used for status or regulation of loads (on OUTx), check die temperature, or to provide local motor supply voltage. These integrated features eliminate the need for multiple external sense resistors or sense circuitry, reducing system size, cost and complexity.

The load currents are sensed by using a shunt-less high-side current mirror topology. The IPROPI output current is a fixed ratio  $A_{IPROPI}$  of the instantaneous current of the enabled driver (OUTx). The thermal cluster outputs come from the corresponding zones temperature sensing circuits. The local motor supply PVDD sense and temperature sense is converted to a current output on IPROPI pin through the IPROPI resistor allowing scalable output voltage for 5V and 3.3V ADC pins.

For any IPROPI sense output, the maximum value of the selected scale (load current, voltage, or temperature) is represented by the maximum IPROPI output current of 2mA. For example, if OUT5 IPROPI is selected while driving an 8A load (the minimum driver OCP), the expected IPROPI output current is 2mA. If the load current is slightly higher than the minimum driver OCP, the IPROPI output current cannot be verified to follow the IPROPI current sense ratio, and in some cases OCP shutdown can occur.

Bit **IPROPI\_SEL** defines which of the outputs is multiplexed to the IPROPI pin, the control values shown in the table below:

Table 7-37. IPROPI\_SEL Options

| IPROPI_SEL | Output              |
|------------|---------------------|
| 00000b     | No output           |
| 00001b     | OUT1 Current Sense  |
| 00010b     | OUT2 Current Sense  |
| 00011b     | OUT3 Current Sense  |
| 00100b     | OUT4 Current Sense  |
| 00101b     | OUT5 Current Sense  |
| 00110b     | OUT6 Current Sense  |
| 00111b     | OUT7 Current Sense  |
| 01000b     | OUT8 Current Sense  |
| 01001b     | OUT9 Current Sense  |
| 01010b     | OUT10 Current Sense |
| 01011b     | OUT11 Current Sense |
| 01100b     | OUT12 Current Sense |
| 01101b     | RSVD                |

**Table 7-37. IPROPI\_SEL Options (continued)**

| IPROPI_SEL | Output                                           |
|------------|--------------------------------------------------|
| 01110b     | RSVD                                             |
| 01111b     | RSVD                                             |
| 10000b     | V <sub>PVDD</sub> Sense Nominal Range (5V - 22V) |
| 10001b     | Thermal Cluster 1                                |
| 10010      | Thermal Cluster 2                                |
| 10011      | Thermal Cluster 3                                |
| 10100      | Thermal Cluster 4                                |
| 10101      | V <sub>PVDD</sub> Sense High Range (20V - 32V)   |

The diagram below shows the simple block diagram for the selectable IPROPI output:


**Figure 7-17. IPROPI Output Circuit**

**IPROPI Reset, Blank and Settling Times:** When selecting between IPROPI output options from the above table, using the **IPROPI\_SEL** bit, the IPROPI output first resets to 0V within 5.5 $\mu$ s. This reset occurs for any IPROPI output selection or transition. To prevent false readouts, the signal on IPROPI is blanked after switching on any driver or sense output until the circuitry settles, roughly 60 $\mu$ s for High-side driver.

**Current (I<sub>OUTX</sub>) Sense:** For current output, the IPROPI output analog current is scaled by A<sub>IPROPI</sub> as follows:

$$I_{IPROPI} = I_{OUTX} / A_{IPROPI} \quad (1)$$

**PVDD Sense:** For PVDD voltage sense output, there are two ranges:

- Nominal Range: 5V - 22V, where IPROPI output current is V<sub>PVDD</sub>/11,000
- High Range: 20V - 32V, where IPROPI output current is V<sub>PVDD</sub>/16,500

For example:

- **IPROPI\_SEL** is selected for Nominal PVDD Range 1 (**IPROPI\_SEL** = 10000b)
- V<sub>PVDD</sub> is 13.5V
- I<sub>IPROPI</sub> = 1.2mA

**PVDD Sense Fault Behavior:** The IPROPI PVDD voltage sense output is valid and available when V<sub>PVDD</sub> is above the PVDD OV threshold, and when V<sub>DVDD</sub> is above the minimum recommended operating voltage.

If V<sub>PVDD</sub> is above the PVDD OV threshold, PVDD sense output is still supported. However, the nominal range (5V-22V) IPROPI PVDD sense output cannot be verified above V<sub>PVDD</sub> > 22V. The High range IPROPI PVDD sense output ratio of 1/16,500 is valid within 20V to 32V, but cannot be verified above V<sub>PVDD</sub> of 32V.

The faults where PVDD sense is unavailable:

- Charge Pump Undervoltage (**VCP\_UV**)
- Thermal Shutdown when configured for global shutdown (default)

**Temperature Sense Output:** The IPROPI output also provides current representation of any single of the four thermal cluster temperature. This is intended for use in testing and evaluation, but not during device run-time.

The maximum internal temperature at which IPROPI output current is available is 195°C, at which point the IPROPI output current is 1.94mA. The IPROPI current output is scaled according to the temperature range -40°C to 195°C. The equation for the IPROPI output current is:

$$I_{IPROPI} = \alpha + \beta \times t$$

where  $\alpha$  is offset roughly equal to 1.49mA,  $\beta$  is 2.24 $\mu$ A/°C, and 't' is temperature. To convert back to temperature, solving for temperature yields:

$$t = (I_{IPROPI} - \alpha) / \beta$$

In terms of the voltage generated on  $R_{IPROPI}$ :

$$t = ([V_{IPROPI}/R_{IPROPI}] - \alpha) / \beta$$

For example, when the cluster temperature is 0°C, the IPROPI output current is 1.49mA. At 145°C, the IPROPI output current is 1.81mA.

The IPROPI pin must connect to ground through an external resistor ( $R_{IPROPI}$ ) generate the proportional voltage  $V_{IPROPI}$ . This allows for the IPROPI current to be measured as a voltage-drop across the  $R_{IPROPI}$  resistor in the application so that the full range of the controller ADC is utilized.

When selecting the IPROPI resistance value, note the maximum operating IPROPI output voltage of 4.7V. This value considers a 10% output error of IPROPI drives the IPROPI output voltage to 5.3V at a maximum sense value (maximum load current of a driver, for example). To stay below this voltage, use a resistance value of less than 2.35kΩ, as 2mA by 2.35kΩ is roughly 4.7V. If an MCU voltage of 3.3V is required, the resistance to stay below the MCU absolute maximum voltage, considering this 10% output error of IPROPI.

## 7.4.6 Protection Circuits

### 7.4.6.1 Fault Reset (CLR\_FLT)

The DRV8001-Q1 provides a specific sequence to clear fault conditions from the driver and resume operation. This function is provided through the [CLR\\_FLT](#) register bit. To clear fault reporting the [CLR\\_FLT](#) register bit must be asserted after the fault condition is removed. After being asserted, the driver clears the fault and reset the [CLR\\_FLT](#) register bit.

### 7.4.6.2 DVDD Logic Supply Power on Reset (DVDD\_POR)

If at any time the input logic supply voltage on the DVDD pin falls below the  $V_{DVDD\_POR}$  threshold for longer than the  $t_{DVDD\_POR\_DG}$  time or the nSLEEP pin is asserted low, the device enters the inactive state disabling the gate drivers, charge pump, OUTx outputs and protection monitors. Normal operation resumes when the DVDD undervoltage condition is removed or the nSLEEP pin is asserted high. After a DVDD power on reset (POR), the [POR](#) register bit is asserted until [CLR\\_FLT](#) is issued.

### 7.4.6.3 PVDD Supply Undervoltage Monitor (PVDD\_UV)

If at any time the power supply voltage on the PVDD pin falls below the  $V_{PVDD\_UV}$  threshold for longer than the  $t_{PVDD\_UV\_DG}$  time, the DRV8001-Q1 detects a PVDD undervoltage condition. After detecting the undervoltage condition, the gate driver pulldowns are enabled, charge pump disabled, all OUTx disabled, [FAULT](#) bit and [PVDD\\_UV](#) register bit are asserted.

The PVDD undervoltage monitor can recover in two different modes set through the [PVDD\\_UV\\_MODE](#) register setting.

- **Latched Fault Mode:** After the undervoltage condition is removed, the fault state remains latched and all outputs disabled until [CLR\\_FLT](#) is issued.
- **Automatic Recovery Mode:** After the undervoltage condition is removed, the [FAULT](#) register bit is automatically cleared and the outputs are re-enabled. The [PVDD\\_UV](#) register bit remains latched until [CLR\\_FLT](#) is issued.

#### 7.4.6.4 PVDD Supply Overvoltage Monitor (PVDD\_OV)

In the DRV8001-Q1, there are two  $V_{PVDD\_OV}$  thresholds, a low and high threshold. The overvoltage response options are dependent on the driver outputs configured (High-side, EC, Heater driver, Half-bridge drivers). There are two fault status bits available PVDD\_OV\_22V and PVDD\_OV\_28V in IC\_STAT1.

The PVDD overvoltage monitor can respond and recover in two different modes set through the [PVDD\\_OV\\_MODE](#) register setting.

- **Latched Fault Mode (0b):** After detecting the overvoltage condition, all drivers are disabled and [FAULT](#) register bit, and PVDD\_OV\_22V or PVDD\_OV\_28V register bit are asserted. After the overvoltage condition is removed, the fault state remains latched until [CLR\\_FLT](#) is issued.
- **Automatic Recovery Mode (1b):** After detecting the overvoltage condition, all drivers are disabled and [FAULT](#) register bit, and PVDD\_OV\_22V or PVDD\_OV\_28V register bit asserted. After the overvoltage condition is removed, the [FAULT](#) register bit is automatically cleared and the driver automatically reenabled. The PVDD\_OV\_22V or PVDD\_OV\_28V register bit remains latched until [CLR\\_FLT](#) is issued.

##### High-side, EC and heater drivers overvoltage fault (PVDD\_OV\_22V):

- High-side, EC and heater drivers shutoff when  $V_{PVDD} >$  low  $V_{PVDD}$  threshold voltage (22V).
- PVDD\_OV\_22V fault status is defined in High-side, EC and heater drivers PVDD Overvoltage Behavior table.
- No [PVDD\\_OV\\_LVL](#) setting available for High-side, EC and heater drivers outputs
- [PVDD\\_OV\\_MODE](#) can be set to fault response Latched Fault or Automatic Recovery modes.

**Table 7-38. High-side, EC and Heater Drivers PVDD Overvoltage Behavior**

| PVDD Voltage             | High-side, EC and Heater Drivers | PVDD_OV_22V Status | PVDD_OV_28V    | FAULT |
|--------------------------|----------------------------------|--------------------|----------------|-------|
| $V_{PVDD} < 22\text{ V}$ | Normal Operation                 | 0b                 | Not Applicable | 0b    |
| $V_{PVDD} > 22\text{ V}$ | Shutdown                         | 1b                 | Not Applicable | 1b    |

##### Half-bridges overvoltage fault (PVDD\_OV\_22V or PVDD\_OV\_28V):

- Half-bridges support warning or shutoff when  $V_{PVDD} >$  low  $V_{PVDD}$  threshold voltage (22V) or shutoff for high  $V_{PVDD}$  threshold voltage (28V).
- PVDD\_OV\_22V has a configurable warning or fault condition using register [PVDD\\_OV\\_LVL](#) setting available for these driver outputs as defined in Half-bridges and Gate driver PVDD Overvoltage Behavior table.
- The deglitch time for PVDD\_OV\_22V can be adjusted through the [PVDD\\_OV\\_DG](#) register settings.
- [PVDD\\_OV\\_MODE](#) can be set to fault response Latched Fault or Automatic Recovery modes.

**Table 7-39. Half-Bridges and Gate Driver PVDD Overvoltage Behavior**

| PVDD_OV_LVL | PVDD Voltage                           | Half-Bridges and Gate Drivers | High-Side, EC and Heater Drivers | PVDD_OV_22V | PVDD_OV_28V | FAULT |
|-------------|----------------------------------------|-------------------------------|----------------------------------|-------------|-------------|-------|
| 0b          | $V_{PVDD} < 22\text{ V}$               | Normal Operation              | Normal Operation                 | 0b          | 0b          | 0b    |
| 0b          | $V_{PVDD} > 22\text{ V}$               | Shutdown                      | Shutdown                         | 1b          | 0b          | 1b    |
| 1b          | $V_{PVDD} < 22\text{ V}$               | Normal Operation              | Normal Operation                 | 0b          | 0b          | 0b    |
| 1b          | $28\text{ V} > V_{PVDD} > 22\text{ V}$ | Normal Operation with Warning | Shutdown                         | 1b          | 0b          | 1b    |
| 1b          | $V_{PVDD} > 28\text{ V}$               | Shutdown                      | Shutdown                         | 1b          | 1b          | 1b    |

#### 7.4.6.5 VCP Charge Pump Undervoltage Lockout (VCP\_UV)

If at any time the voltage on the VCP pin falls below the  $V_{VCP\_UV}$  threshold for longer than the  $t_{VCP\_UV\_DG}$  time, the DRV8001-Q1 detects a VCP undervoltage condition. After detecting the undervoltage condition, all outputs are disabled and [FAULT](#) register bit, and [VCP\\_UV](#) register bit is asserted.

The VCP undervoltage monitor can recover in two different modes set through the [VCP\\_UV\\_MODE](#) register setting.

- **Latched Fault Mode:** Additionally the charge pump is disabled in latched fault mode. After the undervoltage condition is removed, the fault state remains latched and charge pump disabled until [CLR\\_FLT](#) is issued.
- **Automatic Recovery Mode:** After the undervoltage condition is removed, the [FAULT](#) register bit is cleared and the driver automatically reenabled. The [VCP\\_UV](#) register bit remains latched until [CLR\\_FLT](#) is issued.

#### 7.4.6.6 Thermal Clusters

As there are multiple drivers and types of drivers on this device, there are multiple dedicated thermal sensors located on chip to monitor key block temperatures on the chip. Each of these sensors, called thermal clusters, measure local die temperature for specific device blocks. These measurements are converted to a current for output on [IPROPI](#) pin, used to trigger temperature warnings or to shutdown a specific cluster which is exceeding acceptable temperature range or the entire device.

The device response to thermal cluster warnings can be configured with bit [OTSD\\_MODE](#) in the [IC\\_CNF1](#) register:

- Default mode ([OTSD\\_MODE](#) = 0b): if any cluster reaches thermal shutdown threshold for longer than  $t_{OTSD\_DG}$ , the entire device is shutoff.
- Cluster mode ([OTSD\\_MODE](#) = 1b): if a cluster reaches thermal shutdown threshold for longer than  $t_{OTSD\_DG}$ , only that cluster is shutoff.

There are four zones defined with thermal clusters, shown in the table and diagram below:



Figure 7-18. Thermal Sensor Zones

Table 7-40. Thermal Cluster Locations

| Thermal Cluster 1   | Thermal Cluster 2   | Thermal Cluster 3 | Thermal Cluster 4            |
|---------------------|---------------------|-------------------|------------------------------|
| OUT5, OUT1 and OUT2 | OUT3, OUT4 and OUT6 | High-side drivers | Global and remaining drivers |

For each zone, there are comparator-based warnings for two temperature points, 120°C for low and 140°C for high. Bit [ZONE<sub>X</sub>\\_OTW\\_X](#) (L or H) is latched in register [IC\\_STAT2](#). Each warning can be individually disabled

with bit [ZONE\\_X\\_OTW\\_X\\_DIS](#) in register [IC\\_CNFQ2](#). If overtemperature shutdown occurs, [ZONE\\_X\\_OTSD](#) bit is latched in register [IC\\_STAT2](#).

#### 7.4.6.7 Watchdog Timer

The device integrates a programmable window type SPI watchdog timer to verify that the external controller is operating and the SPI bus integrity is monitored. The SPI watchdog timer can be enabled by through the [WD\\_EN](#) SPI register bit. The watchdog timer is disabled by default. When the watchdog timer is enabled, an internal timer starts to count up. The watchdog timer is reset by inverting the [WD\\_RST](#) SPI register. This [WD\\_RST](#) must be issued between the lower window time and the upper window time. If a watchdog timer fault is detected, the device response can be configured to either report only a warning or report a fault and disable all drivers. The watchdog fault can be cleared with a [CLR\\_FLT](#) command. If the watchdog is set to disable all drivers, the drivers are enabled after a [CLR\\_FLT](#) command is sent to remove the watchdog fault condition. To restart the watchdog after clear fault, disable and re-enable watchdog using [WD\\_EN](#) bit.

#### 7.4.6.8 Fault Detection and Response Summary Table

| FAULT EVENT                                    | CONDITION                        | MODE      | DIGITAL CORE | CHARGE PUMP | DRIVERS                        | STATUS BIT                                          | FAULT/WARN | FUNCTIONAL RECOVERY            | STATUS BIT RECOVERY |
|------------------------------------------------|----------------------------------|-----------|--------------|-------------|--------------------------------|-----------------------------------------------------|------------|--------------------------------|---------------------|
| SPI Clock Fault                                | Invalid SPI Clock Frame          | Latched   | Active       | Active      | Active                         | SPI_OK, SCLK_FLT, Reject Frame SPI_ERR on SDO frame | NA         | Valid SPI frame                | CLR_FLT             |
| SPI Address Fault                              | Address out of range             | Latched   | Active       | Active      | Active                         | SPI_ERR in SDO frame                                | NA         | Valid SPI frame                | NA                  |
| DVDD Power-on-Reset                            | DVDD < DVDD_POR                  | NA        | Reset        | Disabled    | Semi-Active Pulldown           | POR                                                 | NA         | DVDD > DVDD_POR                | CLR_FLT             |
| PVDD Undervoltage                              | PVDD < VPVDD_UV                  | Latched   | Active       | Disabled    | Pulldown                       | PVDD_UV OV/UV on SDO frame                          | FAULT      | PVDD > VPVDD_UV and CLR_FLT    | CLR_FLT             |
|                                                |                                  | Automatic | Active       | Disabled    | Pulldown                       | PVDD_UV OV/UV on SDO frame                          | FAULT      | PVDD > VPVDD_UV                | CLR_FLT             |
| VCP Undervoltage                               | VCP < VVCP_UV                    | Latched   | Active       | Disabled    | Pulldown                       | VCP_UV OV/UV on SDO frame                           | FAULT      | VCP > VVCP_UV and CLR_FLT      | CLR_FLT             |
|                                                |                                  | Automatic | Active       | Active      | Pulldown                       | VCP_UV OV/UV on SDO frame                           | FAULT      | VCP > VVCP_UV                  | CLR_FLT             |
| PVDD Overvoltage                               | PVDD_OV_LVL = 0 PVDD > 22V       | Latched   | Active       | Active      | Pulldown                       | PVDD_OV_22V OV/UV on SDO frame                      | FAULT      | PVDD < VPVDD_OV_LO and CLR_FLT | CLR_FLT             |
|                                                |                                  | Automatic | Active       | Active      | Pulldown                       | PVDD_OV_22V OV/UV on SDO frame                      | FAULT      | PVDD < VPVDD_OV_LO             | CLR_FLT             |
|                                                | PVDD_OV_LVL = 1 28V > PVDD > 22V | Latched   | Active       | Active      | EC, Heater and HS are Pulldown | PVDD_OV_22V OV/UV on SDO frame                      | FAULT      | PVDD < VPVDD_OV_LO and CLR_FLT | CLR_FLT             |
|                                                |                                  | Automatic | Active       | Active      | EC, Heater and HS are Pulldown | PVDD_OV_22V OV/UV on SDO frame                      | FAULT      | PVDD < VPVDD_OV_LO             | CLR_FLT             |
|                                                | PVDD_OV_LVL = 1 PVDD > 28V       | Latched   | Active       | Active      | Pulldown                       | PVDD_OV_22V, PVDD_OV_28V OV/UV on SDO frame         | FAULT      | PVDD < VPVDD_OV_LO and CLR_FLT | CLR_FLT             |
|                                                |                                  | Automatic | Active       | Active      | Pulldown                       | PVDD_OV_22V, PVDD_OV_28V OV/UV on SDO frame         | FAULT      | PVDD < VPVDD_OV_LO             | CLR_FLT             |
| Half-bridge Overcurrent Fault (OUT1-OUT6)      | IOUTx > IOCPx                    | Latched   | Active       | Active      | Affected driver Hi-Z           | HB, OUTx_HS_OCP, OUTx_LS_OCP                        | FAULT      | IOUTx < IOCPx and CLR_FLT      | CLR_FLT             |
| Half-bridge active open load Fault (OUT1-OUT6) | IOUTx < IOLA_OUTx                | Latched   | Active       | Active      | Active                         | HB, OUTx_HSOLA, OUTx_LSOLA                          | WARN       | IOUTx > IOLA_OUTx and CLR_FLT  | CLR_FLT             |

| FAULT EVENT                                     | CONDITION                                  | MODE      | DIGITAL CORE | CHARGE PUMP | DRIVERS                    | STATUS BIT                    | FAULT/WARN | FUNCTIONAL RECOVERY                           | STATUS BIT RECOVERY |
|-------------------------------------------------|--------------------------------------------|-----------|--------------|-------------|----------------------------|-------------------------------|------------|-----------------------------------------------|---------------------|
| High-side Driver overcurrent Fault (OUT7-OUT12) | OUTx_ITRIP_EN =0 IOUTx > IOCx              | Latched   | Active       | Active      | Affected driver Hi-Z       | HS, ITRIP, OUTx_ITRIP_STA T   | FAULT      | IOUTx < IOCx and CLR_FLT                      | CLR_FLT             |
| High-side Driver OUTx_ITRIP (OUT7-OUT12)        | OUTx_ITRIP_EN =1 IOUTx > IOCx              | Latched   | Active       | Active      | Active                     | HS, ITRIP, OUTx_ITRIP_STA T   | NA         | IOUTx < IOCx                                  | CLR_FLT             |
| High Side driver short circuit fault (OUT7-12)  | VOUTx<VSC_DET                              | Latched   | Active       | Active      | Affected driver Hi-Z       | HS, OUTx_OCP                  | FAULT      | VOUTx > VSC_DET and CLR_FLT                   | CLR_FLT             |
| High-side Driver open load Fault (OUT7-OUT12)   | IOUTx < IOLDx                              | Latched   | Active       | Active      | Active                     | HS, OUTx_OLA                  | WARN       | IOUTx > IOLDx and CLR_FLT                     | CLR_FLT             |
| ECFB Overvoltage                                | ECFB_OV_MOD E=00b or 11b VECFB>VECFB_OV_TH | Disabled  | Active       | Active      | Active                     | NA                            | NA         | NA                                            | NA                  |
|                                                 | ECFB_OV_MOD E=01b VECFB>VECFB_OV_TH        | Latched   | Active       | Active      | Active                     | EC_HEAT, ECFB_OV              | NA         | NA                                            | CLR_FLT             |
|                                                 | ECFB_OV_MOD E=10b VECFB>VECFB_OV_TH        | Latched   | Active       | Active      | EC driver Hiz              | EC_HEAT, ECFB_OV              | FAULT      | VECFB<VECFB_OV_TH and CLR_FLT                 | CLR_FLT             |
| ECFB short circuit (passive)                    | ECFB_DIAG=01b VECFB<VECFB_SC_TH            | Automatic | Active       | Active      | NA                         | EC_HEAT, ECFB_DIAG_STA T      | NA         | VECFB > VECFB_SC_TH                           | NA                  |
| ECFB open load (passive)                        | ECFB_DIAG=10b VECFB>VECFB_OLP_TH           | Automatic | Active       | Active      | NA                         | EC_HEAT, ECFB_DIAG_STA T      | NA         | VECFB < VECFB_OLP_TH                          | NA                  |
| ECFB Above Target Voltage                       | VECFB>VECFB_HI                             | Automatic | Active       | Active      | Active                     | EC_HEAT, ECFB_HI              | NA         | VECFB<VECFB_HI                                | NA                  |
| ECFB Below Target Voltage                       | VECFB<VECFB_LO                             | Automatic | Active       | Active      | Active                     | EC_HEAT, ECFB_LO              | NA         | VECFB>VECFB_LO                                | NA                  |
| ECFB Overcurrent (discharge)                    | EC_FLT_MODE=0b IECFB>IOC_ECFB              | Latched   | Active       | Active      | ECFB Hi-Z                  | EC_HEAT, ECFB_OC              | FAULT      | IECFB<IOC_ECFB and CLR_FLT                    | CLR_FLT             |
| ECFB Open load active (discharge)               | IECFB<IOL_ECFB_LS                          | Latched   | Active       | Active      | Active                     | EC_HEAT, ECFB_OL              | WARN       | IECFB>IOL_ECFB_LS and CLR_FLT                 | CLR_FLT             |
| Heater VDS Overcurrent Fault                    | VHEAT_VDS > VDS_LVL_HEAT                   | Latched   | Active       | Active      | Heater is Pulldown         | EC_HEAT,HEAT_VDS              | FAULT      | VHEAT_VDS < VDS_LVL_HEAT and CLR_FLT          | CLR_FLT             |
|                                                 |                                            | Cycle     | Active       | Active      | Heater is Pulldown         | EC_HEAT,HEAT_VDS              | FAULT      | VHEAT_VDS < VDS_LVL_HEAT and (CLR_FLT or PWM) | CLR_FLT             |
|                                                 |                                            | Warning   | Active       | Active      | Active                     | EC_HEAT,HEAT_VDS              | WARN       | NA                                            | CLR_FLT             |
|                                                 |                                            | Disabled  | Active       | Active      | Active                     | NA                            | NA         | NA                                            | NA                  |
| Heater VDS Open load Fault                      | VSH_HS > VOL_HEAT                          | Latched   | Active       | Active      | Heater is Pulldown         | EC_HEAT,HEAT_OL               | FAULT      | VSH_HS < VOL_HEAT and CLR_FLT                 | CLR_FLT             |
| Zone X Thermal Warning                          | TJ > TOTW1,TOTW2                           | Automatic | Active       | Active      | Active                     | OTW, ZONEx_OTW_L, ZONEx_OTW_H | NA         | TJ < TOTW1,TOTW2                              | NA                  |
| Zone X Thermal Shutdown                         | TJ > TOTSD                                 | Latched   | Active       | Disabled    | Semi-Active Pulldown, Hi-Z | OTSD, ZONEx_OTSD              | FAULT      | TJ < TOTSD and CLR_FLT                        | CLR_FLT             |
| Watchdog                                        | WD_FLT_M=0b , Invalid Access or Expiration | Warning   | Active       | Active      | Active                     | WD_FLT                        | WARN       | CLR_FLT and WD_EN disable and re-enable       | CLR_FLT             |

| FAULT EVENT | CONDITION                                  | MODE    | DIGITAL CORE | CHARGE PUMP | DRIVERS  | STATUS BIT | FAULT/WARN | FUNCTIONAL RECOVERY                     | STATUS BIT RECOVERY |
|-------------|--------------------------------------------|---------|--------------|-------------|----------|------------|------------|-----------------------------------------|---------------------|
| Watchdog    | WD_FLT_M=1b , Invalid Access or Expiration | Latched | Active       | Active      | Pulldown | WD_FLT     | FAULT      | CLR_FLT and WD_EN disable and re-enable | CLR_FLT             |

## 7.5 Programming

### 7.5.1 Serial Peripheral Interface (SPI)

An SPI bus is used to set device configurations, operating parameters, and read out diagnostic information on the DRV8001-Q1 device. The SPI operates in peripheral mode and connects to a controller. The SPI input data (SDI) word consists of a 24 bit word, with an 8 bit command and 16 bits of data. The SPI output data (SDO) word for read commands consists of the fault status indication bits and then the register data being accessed for read commands. The SDO word for write commands consists of the fault status followed by the existing data in the written register. The data sequence between the MCU and the SPI peripheral driver is shown in [Figure 7-19](#).



**Figure 7-19. SPI Data Frame**

A valid frame must meet the following conditions:

- The SCLK pin is pulled low when the nSCS pin transitions from high to low and from low to high.
- The nSCS pin is pulled high between words.
- When the nSCS pin is pulled high, any signals at the SCLK and SDI pins are ignored and the SDO pin is placed in the Hi-Z state.
- Data is captured on the falling edge of SCLK and data is propagated on the rising edge of SCLK.
- The most significant bit (MSB) is shifted in and out first.
- A full 24 SCLK cycles must occur for transaction to be valid.
- If the data word sent to the SDI pin is less than or more than 24 bits, a frame error (SCLK\_FLT) occurs and the data word is ignored.
- For a write command, following the 16-bit command data, the existing data in the register being written to is shifted out on the SDO pin starting with fault status byte then 16-bit data .



Figure 7-20. SPI peripheral Timing Diagram

### 7.5.2 SPI Format

The SDI input data word is 24 bits long and consists of the following format:

- MSB bit indicates frame type (bit B23 = 0 for standard frame)
- 1 read or write bit, W (bit B22, write = 0, read = 1)
- 6 address bits, A (bits B21 through B16)
- 16 data bits, D (bits B15 through B0). For a read operation, these bits are typically set to null values, while for a write operation, these bits have the data value for the addressed register.

Table 7-41. SDI Input Data Word Format

|      |     | R/W | Address |     |     |     |     |     |     |     | Data |     |     |     |    |    |    |    |    |    |    |    |    |    |  |
|------|-----|-----|---------|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--|
| Bit  | B23 | B22 | B21     | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13  | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |  |
| Data | 0   | W0  | A5      | A4  | A3  | A2  | A1  | A0  | D15 | D14 | D13  | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |

The SDO output data word is 24 bits long and the first 8 bits makes up the IC status register. The report word is the content of the register being accessed.

For a write command (W0 = 0), the response word consists of the fault status indication bits followed by the existing data in the register being written to.

For a read command (W0 = 1), the response word consists of the fault status indications bits followed by the data currently in the register being read.

Table 7-42. SDO Output Data Word Format

| Bit  | IC Status |     |       |      |        |     |      |          | Report |     |     |     |     |     |    |    |
|------|-----------|-----|-------|------|--------|-----|------|----------|--------|-----|-----|-----|-----|-----|----|----|
|      | B23       | B22 | B21   | B20  | B19    | B18 | B17  | B16      | B15    | B14 | B13 | B12 | B11 | B10 | B9 | B8 |
|      |           |     |       |      |        |     |      |          | B7     | B6  | B5  | B4  | B3  | B2  | B1 | B0 |
| Data | 1         | 1   | FAULT | WARN | OV_U_V | DRV | OTSD | SPI_E_RR | D15    | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|      |           |     |       |      |        |     |      |          | D7     | D6  | D5  | D4  | D3  | D2  | D1 | D0 |

- FAULT - 'OR' of any device fault (global or driver)
- WARN - 'OR' of any device warnings
- OV\_UV - 'OR' of PVDD, VCP overvoltage and undervoltage status

- DRV - 'OR' of any driver fault
- OTSD - Set when over temperature shutdown occurs
- SPI\_ERR - Set when incorrect number of SCLKs received

### 7.5.3 Timing Diagrams



Figure 7-21. SPI Timing Diagram

## 8 DRV8001-Q1 Register Map

Table 8-2 lists the memory-mapped registers for the DRV8001-Q1. All register addresses not listed are considered as reserved locations and the register contents are not modified. Descriptions of reserved locations are provided for reference only. The device ID table summarizes the device IDs for DRV800x devices.

**Table 8-1. Device ID Summary**

| Device     |  |  |  | Device ID                        |  |  |  |  |
|------------|--|--|--|----------------------------------|--|--|--|--|
| DRV8000-Q1 |  |  |  | Reg Address 0x8h, DEVICE_ID=0x02 |  |  |  |  |
| DRV8001-Q1 |  |  |  | Reg Address 0x8h, DEVICE_ID=0x12 |  |  |  |  |
| DRV8002-Q1 |  |  |  | Reg Address 0x8h, DEVICE_ID=0x22 |  |  |  |  |

**Table 8-2. DRV8001-Q1 Register Map**

| Name               | 15              | 14                 | 13               | 12                | 11                | 10                | 9                | 8                | Type | Addr      |     |
|--------------------|-----------------|--------------------|------------------|-------------------|-------------------|-------------------|------------------|------------------|------|-----------|-----|
|                    | 7               | 6                  | 5                | 4                 | 3                 | 2                 | 1                | 0                |      |           |     |
| IC_STAT1           | SPI_OK          | POR                | FAULT            | WARN              | RSVD              | HB                | EC_HEAT          | HS               | R    | 00h       |     |
|                    | PVDD_UV         | PVDD_OV_22V        | VCP_UV           | OTW               | OTSD              | WD_FLT            | ITRIP            | PVDD_OV_28V      |      |           |     |
| IC_STAT2           | DEVICE_ERR      | RSVD               | SCLK_FLT         | RSVD              | ZONE4_OTSD        | ZONE3_OTSD        | ZONE2_OTSD       | ZONE1_OTSD       | R    | 01h       |     |
|                    | ZONE4_OTW_H     | ZONE3_OTW_H        | ZONE2_OTW_H      | ZONE1_OTW_H       | ZONE4_OTW_L       | ZONE3_OTW_L       | ZONE2_OTW_L      | ZONE1_OTW_L      |      |           |     |
| RSVD               |                 |                    |                  |                   |                   |                   |                  |                  | R    | 02h       |     |
| HB_STAT1           | RSVD            |                    | OUT6_LS_OCP      | OUT5_LS_OCP       | OUT4_LS_OCP       | OUT3_LS_OCP       | OUT2_LS_OCP      | OUT1_LS_OCP      | R    | 03h       |     |
|                    | RSVD            |                    | OUT6_HS_OCP      | OUT5_HS_OCP       | OUT4_HS_OCP       | OUT3_HS_OCP       | OUT2_HS_OCP      | OUT1_HS_OCP      |      |           |     |
| HB_STAT2           | RSVD            |                    |                  | HB_OLP_STAT       | OUT6_LS_OLA       | OUT5_LS_OLA       | OUT4_LS_OLA      | OUT3_LS_OLA      | R    | 04h       |     |
|                    | OUT2_LS_OLA     | OUT1_LS_OLA        | OUT6_HS_OLA      | OUT5_HS_OLA       | OUT4_HS_OLA       | OUT3_HS_OLA       | OUT2_HS_OLA      | OUT1_HS_OLA      |      |           |     |
| EC_HEAT_ITRIP_STAT | ECFB_DIAG_ST_AT | ECFB_OV            | ECFB_HI          | ECFB_LO           | ECFB_OC           | ECFB_OL           | HEAT_OL          | HEAT_VDS         | R    | 05h       |     |
|                    | RSVD            | OUT7_ITRIP_ST_AT   | OUT6_ITRIP_ST_AT | OUT5_ITRIP_ST_AT  | OUT4_ITRIP_ST_AT  | OUT3_ITRIP_ST_AT  | OUT2_ITRIP_ST_AT | OUT1_ITRIP_ST_AT |      |           |     |
| HS_STAT            | RSVD            |                    | OUT12_OLA        | OUT11_OLA         | OUT10_OLA         | OUT9_OLA          | OUT8_OLA         | OUT7_OLA         | R    | 06h       |     |
|                    | RSVD            |                    | OUT12_OCP        | OUT11_OCP         | OUT10_OCP         | OUT9_OCP          | OUT8_OCP         | OUT7_OCP         |      |           |     |
| HS_ITRIP_STAT      | RSVD            |                    |                  |                   |                   |                   |                  |                  | R    | 07h       |     |
|                    | RSVD            | ECFB_LS_ITRIP_STAT | RSVD             | OUT12_ITRIP_S_TAT | OUT11_ITRIP_S_TAT | OUT10_ITRIP_S_TAT | OUT9_ITRIP_S_TAT | OUT8_ITRIP_S_TAT |      |           |     |
| SPARE_STAT2        | RSVD            |                    |                  |                   |                   |                   |                  |                  | R    | 08h       |     |
|                    | DEV_ID          |                    |                  |                   |                   |                   |                  |                  |      |           |     |
| IC_CNGF1           | OTSD_MODE       | DIS_CP             | RSVD             | PVDD_OV_MODE      | PVDD_OV_DG        |                   |                  | PVDD_OV_LVL      | RSVD | R/W       | 09h |
|                    | RSVD            |                    | VCP_UV_MODE      | PVDD_UV_MODE      | WD_EN             | WD_FLT_M          | WD_WIN           | EN_SSC           |      |           |     |
| IC_CNGF2           | RSVD            |                    |                  |                   |                   |                   |                  |                  | R/W  | 0Ah       |     |
|                    | ZONE4_OTW_H_DIS | ZONE3_OTW_H_DIS    | ZONE2_OTW_H_DIS  | ZONE1_OTW_H_DIS   | ZONE4_OTW_L_DIS   | ZONE3_OTW_L_DIS   | ZONE2_OTW_L_DIS  | ZONE1_OTW_L_DIS  |      |           |     |
| RSVD               | RSVD            |                    |                  |                   |                   |                   |                  |                  | R    | 0Bh - 13h |     |
| HB_ITRIP_DG        | RSVD            |                    |                  |                   | OUT6_ITRIP_DG     | OUT5_ITRIP_DG     |                  |                  | R/W  | 14h       |     |
|                    | OUT4_ITRIP_DG   |                    | OUT3_ITRIP_DG    |                   | OUT2_ITRIP_DG     | OUT1_ITRIP_DG     |                  |                  |      |           |     |
| HB_OUT_CNGF1       | RSVD            | NSR_OUT6_DIS       | NSR_OUT5_DIS     | NSR_OUT4_DIS      | NSR_OUT3_DIS      | NSR_OUT2_DIS      | NSR_OUT1_DIS     | IPOPI_SH_EN      | R/W  | 15h       |     |
|                    | RSVD            |                    | OUT6_CNGF        |                   | OUT5_CNGF         |                   |                  | OUT4_CNGF        |      |           |     |
| HB_OUT_CNGF2       | RSVD            |                    | OUT2_MODE        |                   | OUT1_MODE         |                   | OUT2_CNGF        |                  | R/W  | 16h       |     |
|                    | RSVD            |                    |                  |                   | OUT6_OCP_DG       |                   |                  | OUT5_OCP_DG      |      |           |     |
| HB_OCP_CNGF        | OUT4_OCP_DG     |                    | OUT3_OCP_DG      |                   | OUT2_OCP_DG       |                   | OUT1_OCP_DG      |                  | R/W  | 17h       |     |
|                    | RSVD            |                    | HB_OLP_CNGF      |                   | HB_OLP_SEL        |                   |                  | OUT2_OLA_EN      |      |           |     |
| HB_OL_CNGF1        | RSVD            |                    | OUT6_OLA_EN      |                   | OUT4_OLA_EN       | OUT3_OLA_EN       | OUT2_OLA_EN      | OUT1_OLA_EN      | R/W  | 18h       |     |
|                    | RSVD            |                    | OUT4_OLA_TH      |                   | OUT3_OLA_TH       |                   | OUT2_OLA_TH      |                  |      |           |     |
| HB_OL_CNGF2        | RSVD            |                    |                  |                   | OUT6_OLA_TH       |                   |                  | OUT5_OLA_TH      | R/W  | 19h       |     |
|                    | OUT4_OLA_TH     |                    | OUT3_OLA_TH      |                   | OUT2_OLA_TH       |                   | OUT1_OLA_TH      |                  |      |           |     |
| HB_SR_CNGF         | RSVD            |                    |                  |                   | OUT6_SR           |                   |                  | OUT5_SR          | R/W  | 1Ah       |     |
|                    | OUT4_SR         |                    | OUT3_SR          |                   | OUT2_SR           |                   | OUT1_SR          |                  |      |           |     |

**Table 8-2. DRV8001-Q1 Register Map (continued)**

| Name             | 15              | 14             | 13                 | 12                 | 11                                | 10                                | 9                 | 8        | Type | Addr |
|------------------|-----------------|----------------|--------------------|--------------------|-----------------------------------|-----------------------------------|-------------------|----------|------|------|
|                  | 7               | 6              | 5                  | 4                  | 3                                 | 2                                 | 1                 | 0        |      |      |
| HB_ITRIP_CNFG    | OUT6_ITRIP_EN   | OUT5_ITRIP_EN  | OUT4_ITRIP_EN      | OUT3_ITRIP_EN      | OUT2_ITRIP_EN                     | OUT1_ITRIP_EN                     | OUT6_ITRIP_LVL    |          | R/W  | 1Bh  |
|                  | OUT5_ITRIP_LVL  |                | OUT4_ITRIP_LVL     |                    | OUT3_ITRIP_LVL                    | OUT2_ITRIP_LVL                    | OUT1_ITRIP_LVL    |          |      |      |
| HB_ITRIP_FREQ    | RSVD            |                | HB_TOFF_SEL        |                    | OUT6_ITRIP_FREQ                   | OUT5_ITRIP_FREQ                   |                   |          | R/W  | 1Ch  |
|                  | OUT4_ITRIP_FREQ |                | OUT3_ITRIP_FREQ    |                    | OUT2_ITRIP_PWM_FREQ/PWM_OUT2_FREQ | OUT1_ITRIP_PWM_FREQ/PWM_OUT1_FREQ |                   |          |      |      |
| HS_HEAT_OUT_CNFG | HEAT_CNFG       |                | RSVD               |                    | OUT12_CNFG                        | OUT11_CNFG                        |                   |          | R/W  | 1Dh  |
|                  | OUT10_CNFG      |                | OUT9_CNFG          |                    | OUT8_CNFG                         | OUT7_CNFG                         |                   |          |      |      |
| HS_OC_CNFG       | RSVD            |                | OUT11_EC_MODE      |                    | RSVD                              | RSVD                              |                   |          | R/W  | 1Eh  |
|                  | RSVD            | OUT12_OC_TH    | OUT11_OC_TH        | OUT10_OC_TH        | OUT9_OC_TH                        | OUT8_OC_TH                        | OUT7_RDSON_MODE   |          |      |      |
| HS_OL_CNFG       | RSVD            | OUT12_OLA_TH   | OUT11_OLA_TH       | OUT10_OLA_TH       | OUT9_OLA_TH                       | OUT8_OLA_TH                       | RSVD              |          | R/W  | 1Fh  |
|                  | RSVD            | OUT12_OLA_EN   | OUT11_OLA_EN       | OUT10_OLA_EN       | OUT9_OLA_EN                       | OUT8_OLA_EN                       | OUT7_OLA_EN       |          |      |      |
| HS_REG_CNFG1     | RSVD            | OUT7_ITRIP_EN  | RSVD               | OUT7_ITRIP_FREQ    | OUT7_ITRIP_DG                     |                                   |                   |          | R/W  | 20h  |
|                  | RSVD            | OUT12_CCM_TO   | OUT11_CCM_TO       | OUT10_CCM_TO       | OUT9_CCM_TO                       | OUT8_CCM_TO                       | OUT7_CCM_TO       |          |      |      |
| HS_REG_CNFG2     | RSVD            | OUT12_CCM_EN   | OUT11_CCM_EN       | OUT10_CCM_EN       | OUT9_CCM_EN                       | OUT8_CCM_EN                       | OUT7_CCM_EN       |          | R/W  | 21h  |
|                  | RSVD            | PWM_OUT10_FREQ | PWM_OUT9_FREQ      | PWM_OUT8_FREQ      | PWM_OUT7_FREQ                     |                                   |                   |          |      |      |
| HS_PWM_FREQ_CNFG | RSVD            |                | RSVD               |                    | HEAT_VDS_LVL                      |                                   |                   |          | R/W  | 22h  |
|                  | HEAT_VDS_MODE   |                | HEAT_VDS_BLK       |                    | HEAT_VDS_DG                       | HEAT_OLP_EN                       | RSVD              |          |      |      |
| EC_CNFG          | ECFB_DIAG       |                | EC_OUT11_OCP_DG    |                    | ECFB_SC_RSEL                      | ECFB_OV_DG                        |                   |          | R/W  | 24h  |
|                  | RSVD            |                | ECFB_OV_MODE       |                    | EC_FLT_MODE                       | ECFB_LS_PWM                       | EC_OLEN           | ECFB_MAX |      |      |
| HS_REG_CNFG3     | RSVD            |                | RSVD               |                    | HS_OUT_ITRIP_FREQ                 | HS_OUT_ITRIP_DG                   |                   |          | R/W  | 25h  |
|                  | RSVD            |                | HS_OUT12_ITRI_P_EN | HS_OUT11_ITRI_P_EN | HS_OUT10_ITRI_P_EN                | HS_OUT9_ITRI_P_EN                 | HS_OUT8_ITRI_P_EN |          |      |      |
| SPARE_CNFG2      |                 |                | RSVD               |                    |                                   |                                   |                   |          | R/W  | 26h  |
| OUT1_HS_MODE_DC  |                 |                | RSVD               |                    | OUT1_DC                           |                                   |                   |          | R/W  | 27h  |
|                  |                 |                | OUT1_DC            |                    |                                   |                                   |                   |          |      |      |
| OUT2_HS_MODE_DC  |                 |                | RSVD               |                    | OUT2_DC                           |                                   |                   |          | R/W  | 28h  |
|                  |                 |                | OUT2_DC            |                    |                                   |                                   |                   |          |      |      |
| IC_CTRL          | RSVD            |                | CTRL_LOCK          |                    | IPROPI_SEL                        |                                   |                   |          | R/W  | 29h  |
|                  |                 |                | CTRL_LOCK          |                    | CNFG_LOCK                         | WD_RST                            | CLR_FLT           |          |      |      |
| HB_CTRL          | RSVD            |                | OUT4_CTRL          |                    | OUT6_CTRL                         | OUT5_CTRL                         |                   |          | R/W  | 2Ah  |
|                  |                 |                | OUT4_CTRL          |                    | OUT2_CTRL                         | OUT1_CTRL                         |                   |          |      |      |
| HS_EC_HEAT_CTRL  | ECFB_LS_EN      | EC_ON          |                    |                    | EC_V_TAR                          |                                   |                   |          | R/W  | 2Bh  |
|                  | HEAT_EN         | RSVD           | OUT12_EN           | OUT11_EN           | OUT10_EN                          | OUT9_EN                           | OUT8_EN           | OUT7_EN  |      |      |
| OUT7_PWM_DC      | RSVD            |                | RSVD               |                    | OUT7_DC                           |                                   |                   |          | R/W  | 2Ch  |
|                  |                 |                | OUT7_DC            |                    |                                   |                                   |                   |          |      |      |
| OUT8_PWM_DC      | RSVD            |                | RSVD               |                    | OUT8_DC                           | OUT8_DC                           |                   |          | R/W  | 2Dh  |
|                  |                 |                | OUT8_DC            |                    |                                   |                                   |                   |          |      |      |
| OUT9_PWM_DC      | RSVD            |                | RSVD               |                    | OUT9_DC                           | OUT9_DC                           |                   |          | R/W  | 2Eh  |
|                  |                 |                | OUT9_DC            |                    |                                   |                                   |                   |          |      |      |
| OUT10_PWM_DC     | RSVD            |                | RSVD               |                    | OUT10_DC                          | OUT10_DC                          |                   |          | R/W  | 2Fh  |
|                  |                 |                | OUT10_DC           |                    |                                   |                                   |                   |          |      |      |
| OUT11_PWM_DC     | RSVD            |                | RSVD               |                    | OUT11_DC                          | OUT11_DC                          |                   |          | R/W  | 30h  |
|                  |                 |                | OUT11_DC           |                    |                                   |                                   |                   |          |      |      |
| OUT12_PWM_DC     | RSVD            |                | RSVD               |                    | OUT12_DC                          | OUT12_DC                          |                   |          | R/W  | 31h  |
|                  |                 |                | OUT12_DC           |                    |                                   |                                   |                   |          |      |      |

## 8.1 DRV8000-Q1\_STATUS Registers

Table 8-3 lists the memory-mapped registers for the DRV8000-Q1\_STATUS registers. All register offset addresses not listed in Table 8-3 should be considered as reserved locations and the register contents should not be modified.

**Table 8-3. DRV8000-Q1\_STATUS Registers**

| Offset | Acronym            | Register Name                            | Section       |
|--------|--------------------|------------------------------------------|---------------|
| 0h     | IC_STAT1           | Device status summary 1.                 | Section 8.1.1 |
| 1h     | IC_STAT2           | Device status summary 2.                 | Section 8.1.2 |
| 3h     | HB_STAT1           | Half-bridge overcurrent status.          | Section 8.1.3 |
| 4h     | HB_STAT2           | Half-bridge open-load status.            | Section 8.1.4 |
| 5h     | EC_HEAT_ITRIP_STAT | Electrochrome, Heater, and ITRIP status. | Section 8.1.5 |
| 6h     | HS_STAT            | High-side driver status.                 | Section 8.1.6 |
| 7h     | HS_ITRIP_STAT      | Electrochrome and High-side ITRIP status | Section 8.1.7 |
| 8h     | SPARE_STAT2        | Spare status 2.                          | Section 8.1.8 |

Complex bit access types are encoded to fit into small table cells. Table 8-4 shows the codes that are used for access types in this section.

**Table 8-4. DRV8000-Q1\_STATUS Access Type Codes**

| Access Type            | Code | Description                            |
|------------------------|------|----------------------------------------|
| Read Type              |      |                                        |
| R                      | R    | Read                                   |
| Reset or Default Value |      |                                        |
| -n                     |      | Value after reset or the default value |

### 8.1.1 IC\_STAT1 Register (Offset = 0h) [Reset = C000h]

IC\_STAT1 is shown in [Table 8-5](#).

Return to the [Summary Table](#).

Main device status register for driver, supply and over temperature fault status. Also includes watchdog and ITRIP regulation fault status.

**Table 8-5. IC\_STAT1 Register Field Descriptions**

| Bit | Field       | Type | Reset | Description                                                                                                                                                 |
|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | SPI_OK      | R    | 1h    | Indicates if a SPI communications fault has been detected.<br>0b = One or multiple of SCLK_FLT in the prior frames.<br>1b = No SPI fault has been detected. |
| 14  | POR         | R    | 1h    | Indicates power-on-reset condition.<br>0b = No power-on-reset condition detected.<br>1b = Power-on reset condition detected.                                |
| 13  | FAULT       | R    | 0h    | General Fault indicator. Indicates a device or driver fault has occurred.<br>0b = No fault.<br>1b = Fault detected.                                         |
| 12  | WARN        | R    | 0h    | General warning indicator. Indicates a warning is present.<br>0b = No warning.<br>1b = Warning is present.                                                  |
| 11  | RESERVED    | R    | 0h    | Reserved                                                                                                                                                    |
| 10  | HB          | R    | 0h    | Logic OR of overcurrent and open load fault indicators for half-bridges.                                                                                    |
| 9   | EC_HEAT     | R    | 0h    | Logic OR of EC OV, overcurrent, open load fault indicators for EC and heater.                                                                               |
| 8   | HS          | R    | 0h    | Logic OR of overcurrent, short-circuit and open load fault indicators for integrated high-side drivers.                                                     |
| 7   | PVDD_UV     | R    | 0h    | Indicates undervoltage fault on PVDD pin.                                                                                                                   |
| 6   | PVDD_OV_22V | R    | 0h    | Indicates overvoltage fault on PVDD pin greater than 22 V.                                                                                                  |
| 5   | VCP_UV      | R    | 0h    | Indicates undervoltage fault on VCP pin.                                                                                                                    |
| 4   | OTW         | R    | 0h    | Indicates overtemperature warning.                                                                                                                          |
| 3   | OTSD        | R    | 0h    | Indicates overtemperature shutdown                                                                                                                          |
| 2   | WD_FLT      | R    | 0h    | Indicates watchdog timer fault.                                                                                                                             |
| 1   | ITRIP       | R    | 0h    | Indicates ITRIP regulation warning when any OUTx entered ITRIP.                                                                                             |
| 0   | PVDD_OV_28V | R    | 0h    | Indicates overvoltage fault on PVDD pin greater than 28 V.                                                                                                  |

### 8.1.2 IC\_STAT2 Register (Offset = 1h) [Reset = 0000h]

IC\_STAT2 is shown in [Table 8-6](#).

Return to the [Summary Table](#).

Second device status register with SPI faults and specific thermal cluster fault/warning status.

**Table 8-6. IC\_STAT2 Register Field Descriptions**

| Bit | Field       | Type | Reset | Description                                                                                                                                                                   |
|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | DEVICE_ERR  | R    | 0h    | Indicates device OTP memory error has occurred.                                                                                                                               |
| 14  | RESERVED    | R    | 0h    | Reserved                                                                                                                                                                      |
| 13  | SCLK_FLT    | R    | 0h    | Indicates SPI clock (frame) fault when the number of SCLK pulses in a transaction frame are not equal to 24 bits, 1 byte address and two bytes data. Reported on bit SPI_ERR. |
| 12  | RESERVED    | R    | 0h    | Reserved                                                                                                                                                                      |
| 11  | ZONE4_OTSD  | R    | 0h    | Indicates overtemperature shutdown has occurred in zone 4.                                                                                                                    |
| 10  | ZONE3_OTSD  | R    | 0h    | Indicates overtemperature shutdown has occurred in zone 3.                                                                                                                    |
| 9   | ZONE2_OTSD  | R    | 0h    | Indicates overtemperature shutdown has occurred in zone 2.                                                                                                                    |
| 8   | ZONE1_OTSD  | R    | 0h    | Indicates overtemperature shutdown has occurred in zone 1.                                                                                                                    |
| 7   | ZONE4_OTW_H | R    | 0h    | Indicates high temperature warning (above 145°C) has occurred in zone 4.                                                                                                      |
| 6   | ZONE3_OTW_H | R    | 0h    | Indicates high temperature warning (above 145°C) has occurred in zone 3.                                                                                                      |
| 5   | ZONE2_OTW_H | R    | 0h    | Indicates high temperature warning (above 145°C) has occurred in zone 2.                                                                                                      |
| 4   | ZONE1_OTW_H | R    | 0h    | Indicates high temperature warning (above 145°C) has occurred in zone 1.                                                                                                      |
| 3   | ZONE4_OTW_L | R    | 0h    | Indicates low temperature warning (above 125°C) has occurred in zone 4.                                                                                                       |
| 2   | ZONE3_OTW_L | R    | 0h    | Indicates low temperature warning (above 125°C) has occurred in zone 3.                                                                                                       |
| 1   | ZONE2_OTW_L | R    | 0h    | Indicates low temperature warning (above 125°C) has occurred in zone 2.                                                                                                       |
| 0   | ZONE1_OTW_L | R    | 0h    | Indicates low temperature warning (above 125°C) has occurred in zone 1.                                                                                                       |

### 8.1.3 HB\_STAT1 Register (Offset = 3h) [Reset = 0000h]

HB\_STAT1 is shown in [Table 8-7](#).

Return to the [Summary Table](#).

Half-bridge overcurrent faults for either high- or low-side of each half-bridge.

**Table 8-7. HB\_STAT1 Register Field Descriptions**

| Bit | Field       | Type | Reset | Description                                                   |
|-----|-------------|------|-------|---------------------------------------------------------------|
| 15  | RESERVED    | R    | 0h    | Reserved                                                      |
| 14  | RESERVED    | R    | 0h    | Reserved                                                      |
| 13  | OUT6_LS_OCP | R    | 0h    | Indicates overcurrent fault on low-side of half-bridge OUT6.  |
| 12  | OUT5_LS_OCP | R    | 0h    | Indicates overcurrent fault on low-side of half-bridge OUT5.  |
| 11  | OUT4_LS_OCP | R    | 0h    | Indicates overcurrent fault on low-side of half-bridge OUT4.  |
| 10  | OUT3_LS_OCP | R    | 0h    | Indicates overcurrent fault on low-side of half-bridge OUT3.  |
| 9   | OUT2_LS_OCP | R    | 0h    | Indicates overcurrent fault on low-side of half-bridge OUT2.  |
| 8   | OUT1_LS_OCP | R    | 0h    | Indicates overcurrent fault on low-side of half-bridge OUT1.  |
| 7   | RESERVED    | R    | 0h    | Reserved                                                      |
| 6   | RESERVED    | R    | 0h    | Reserved                                                      |
| 5   | OUT6_HS_OCP | R    | 0h    | Indicates overcurrent fault on high-side of half-bridge OUT6. |
| 4   | OUT5_HS_OCP | R    | 0h    | Indicates overcurrent fault on high-side of half-bridge OUT5. |
| 3   | OUT4_HS_OCP | R    | 0h    | Indicates overcurrent fault on high-side of half-bridge OUT4. |
| 2   | OUT3_HS_OCP | R    | 0h    | Indicates overcurrent fault on high-side of half-bridge OUT3. |
| 1   | OUT2_HS_OCP | R    | 0h    | Indicates overcurrent fault on high-side of half-bridge OUT2. |
| 0   | OUT1_HS_OCP | R    | 0h    | Indicates overcurrent fault on high-side of half-bridge OUT1. |

### 8.1.4 HB\_STAT2 Register (Offset = 4h) [Reset = 0000h]

HB\_STAT2 is shown in [Table 8-8](#).

Return to the [Summary Table](#).

Half-bridge active and off-state open load faults.

**Table 8-8. HB\_STAT2 Register Field Descriptions**

| Bit | Field       | Type | Reset | Description                                                        |
|-----|-------------|------|-------|--------------------------------------------------------------------|
| 15  | RESERVED    | R    | 0h    | Reserved                                                           |
| 14  | RESERVED    | R    | 0h    | Reserved                                                           |
| 13  | RESERVED    | R    | 0h    | Reserved                                                           |
| 12  | HB_OLP_STAT | R    | 0h    | Indicates integrated half-bridge OLP status.                       |
| 11  | OUT6_LS_OLA | R    | 0h    | Indicates active open load fault on low-side of half-bridge OUT6.  |
| 10  | OUT5_LS_OLA | R    | 0h    | Indicates active open load fault on low-side of half-bridge OUT5.  |
| 9   | OUT4_LS_OLA | R    | 0h    | Indicates active open load fault on low-side of half-bridge OUT4.  |
| 8   | OUT3_LS_OLA | R    | 0h    | Indicates active open load fault on low-side of half-bridge OUT3.  |
| 7   | OUT2_LS_OLA | R    | 0h    | Indicates active open load fault on low-side of half-bridge OUT2.  |
| 6   | OUT1_LS_OLA | R    | 0h    | Indicates active open load fault on low-side of half-bridge OUT1.  |
| 5   | OUT6_HS_OLA | R    | 0h    | Indicates active open load fault on high-side of half-bridge OUT6. |
| 4   | OUT5_HS_OLA | R    | 0h    | Indicates active open load fault on high-side of half-bridge OUT5. |
| 3   | OUT4_HS_OLA | R    | 0h    | Indicates active open load fault on high-side of half-bridge OUT4. |
| 2   | OUT3_HS_OLA | R    | 0h    | Indicates active open load fault on high-side of half-bridge OUT3. |
| 1   | OUT2_HS_OLA | R    | 0h    | Indicates active open load fault on high-side of half-bridge OUT2. |
| 0   | OUT1_HS_OLA | R    | 0h    | Indicates active open load fault on high-side of half-bridge OUT1. |

### 8.1.5 EC\_HEAT\_ITRIP\_STAT Register (Offset = 5h) [Reset = 0000h]

EC\_HEAT\_ITRIP\_STAT is shown in [Table 8-9](#).

Return to the [Summary Table](#).

Includes all electrochrome and heater driver faults and warnings. Also includes ITRIP regulation status warnings.

**Table 8-9. EC\_HEAT\_ITRIP\_STAT Register Field Descriptions**

| Bit | Field           | Type | Reset | Description                                                                                          |
|-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------|
| 15  | ECFB_DIAG_STAT  | R    | 0h    | Indicates ECFB_SC fault is present when ECFB_DIAG=0x01. Indicates ECFB OLP fault when ECFB_DIAG=10b. |
| 14  | ECFB_OV         | R    | 0h    | Indicates overvoltage (short to battery) fault on ECFB pin.                                          |
| 13  | ECFB_HI         | R    | 0h    | Indicates regulation overvoltage fault on ECFB pin.                                                  |
| 12  | ECFB_LO         | R    | 0h    | Indicates regulation undervoltage fault on ECFB pin.                                                 |
| 11  | ECFB_OC         | R    | 0h    | Indicates overcurrent fault on ECFB pin.                                                             |
| 10  | ECFB OL         | R    | 0h    | Indicates open load fault on ECFB pin.                                                               |
| 9   | HEAT OL         | R    | 0h    | Indicates open load fault on SH_HS pin.                                                              |
| 8   | HEAT_VDS        | R    | 0h    | Indicates overcurrent fault on heater MOSFET.                                                        |
| 7   | RESERVED        | R    | 0h    | Reserved                                                                                             |
| 6   | OUT7_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT7.                                                          |
| 5   | OUT6_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT6.                                                          |
| 4   | OUT5_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT5.                                                          |
| 3   | OUT4_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT4.                                                          |
| 2   | OUT3_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT3.                                                          |
| 1   | OUT2_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT2.                                                          |
| 0   | OUT1_ITRIP_STAT | R    | 0h    | Indicates ITRIP regulation warning on OUT1.                                                          |

### 8.1.6 HS\_STAT Register (Offset = 6h) [Reset = 0000h]

HS\_STAT is shown in [Table 8-10](#).

Return to the [Summary Table](#).

High-side driver overcurrent and open load fault status.

**Table 8-10. HS\_STAT Register Field Descriptions**

| Bit | Field     | Type | Reset | Description                           |
|-----|-----------|------|-------|---------------------------------------|
| 15  | RESERVED  | R    | 0h    | Reserved                              |
| 14  | RESERVED  | R    | 0h    | Reserved                              |
| 13  | OUT12_OLA | R    | 0h    | Indicates open load fault on OUT12.   |
| 12  | OUT11_OLA | R    | 0h    | Indicates open load fault on OUT11.   |
| 11  | OUT10_OLA | R    | 0h    | Indicates open load fault on OUT10.   |
| 10  | OUT9_OLA  | R    | 0h    | Indicates open load fault on OUT9.    |
| 9   | OUT8_OLA  | R    | 0h    | Indicates open load fault on OUT8.    |
| 8   | OUT7_OLA  | R    | 0h    | Indicates open load fault on OUT7.    |
| 7   | RESERVED  | R    | 0h    | Reserved                              |
| 6   | RESERVED  | R    | 0h    | Reserved                              |
| 5   | OUT12_OCP | R    | 0h    | Indicates overcurrent fault on OUT12. |
| 4   | OUT11_OCP | R    | 0h    | Indicates overcurrent fault on OUT11. |
| 3   | OUT10_OCP | R    | 0h    | Indicates overcurrent fault on OUT10. |
| 2   | OUT9_OCP  | R    | 0h    | Indicates overcurrent fault on OUT9.  |
| 1   | OUT8_OCP  | R    | 0h    | Indicates overcurrent fault on OUT8.  |
| 0   | OUT7_OCP  | R    | 0h    | Indicates overcurrent fault on OUT7.  |

### 8.1.7 HS\_ITRIP\_STAT Register (Offset = 7h) [Reset = 0000h]

HS\_ITRIP\_STAT is shown in [Table 8-11](#).

Return to the [Summary Table](#).

Includes electrochrome and High-side ITRIP status register.

**Table 8-11. HS\_ITRIP\_STAT Register Field Descriptions**

| Bit | Field              | Type | Reset | Description                                                            |
|-----|--------------------|------|-------|------------------------------------------------------------------------|
| 15  | RESERVED           | R    | 0h    | Reserved                                                               |
| 14  | RESERVED           | R    | 0h    | Reserved                                                               |
| 13  | RESERVED           | R    | 0h    | Reserved                                                               |
| 12  | RESERVED           | R    | 0h    | Reserved                                                               |
| 11  | RESERVED           | R    | 0h    | Reserved                                                               |
| 10  | RESERVED           | R    | 0h    | Reserved                                                               |
| 9   | RESERVED           | R    | 0h    | Reserved                                                               |
| 8   | RESERVED           | R    | 0h    | Reserved                                                               |
| 7   | RESERVED           | R    | 0h    | Reserved                                                               |
| 6   | ECFB_LS_ITRIP_STAT | R    | 0h    | Indicates if ECFB_LS_ITRIP has occurred.<br>Cleared only with CLR_FLT. |
| 5   | RESERVED           | R    | 0h    | Reserved                                                               |
| 4   | OUT12_ITRIP_STAT   | R    | 0h    | Indicates ITRIP regulation warning on OUT12.                           |
| 3   | OUT11_ITRIP_STAT   | R    | 0h    | Indicates ITRIP regulation warning on OUT11.                           |
| 2   | OUT10_ITRIP_STAT   | R    | 0h    | Indicates ITRIP regulation warning on OUT10.                           |
| 1   | OUT9_ITRIP_STAT    | R    | 0h    | Indicates ITRIP regulation warning on OUT9.                            |
| 0   | OUT8_ITRIP_STAT    | R    | 0h    | Indicates ITRIP regulation warning on OUT8.                            |

### 8.1.8 SPARE\_STAT2 Register (Offset = 8h) [Reset = 0000h]

SPARE\_STAT2 is shown in [Table 8-12](#).

Return to the [Summary Table](#).

Spare status register.

**Table 8-12. SPARE\_STAT2 Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                     |
|-----|----------|------|-------|-------------------------------------------------|
| 15  | RESERVED | R    | 0h    | Reserved                                        |
| 14  | RESERVED | R    | 0h    | Reserved                                        |
| 13  | RESERVED | R    | 0h    | Reserved                                        |
| 12  | RESERVED | R    | 0h    | Reserved                                        |
| 11  | RESERVED | R    | 0h    | Reserved                                        |
| 10  | RESERVED | R    | 0h    | Reserved                                        |
| 9   | RESERVED | R    | 0h    | Reserved                                        |
| 8   | RESERVED | R    | 0h    | Reserved                                        |
| 7-0 | DEV_ID   | R    | 0h    | 0x02= DRV8000<br>0x21= DRV8001<br>0x22= DRV8002 |

## 8.2 DRV8000-Q1\_CNFG Registers

Table 8-13 lists the memory-mapped registers for the DRV8000-Q1\_CNFG registers. All register offset addresses not listed in Table 8-13 should be considered as reserved locations and the register contents should not be modified.

**Table 8-13. DRV8000-Q1\_CNFG Registers**

| Offset | Acronym          | Register Name                                                    | Section        |
|--------|------------------|------------------------------------------------------------------|----------------|
| 9h     | IC_CNFG1         | IC configuration register 1.                                     | Section 8.2.1  |
| Ah     | IC_CNFG2         | IC configuration register 2.                                     | Section 8.2.2  |
| 14h    | HB_ITRIP_DG      | Half-bridge ITRIP deglitch configuration register 2.             | Section 8.2.3  |
| 15h    | HB_OUT_CNFG1     | Half-bridge output 5 and 6 configuration register.               | Section 8.2.4  |
| 16h    | HB_OUT_CNFG2     | Half-bridge output 1-4 configuration register.                   | Section 8.2.5  |
| 17h    | HB_OCP_CNFG      | Half-bridge overcurrent deglitch configuration register.         | Section 8.2.6  |
| 18h    | HB_OL_CNFG1      | Half-bridge active and passive open-load enable register         | Section 8.2.7  |
| 19h    | HB_OL_CNFG2      | Half-bridge active open-load threshold select register.          | Section 8.2.8  |
| 1Ah    | HB_SR_CNFG       | Half-bridge slew rate configuration register.                    | Section 8.2.9  |
| 1Bh    | HB_ITRIP_CNFG    | Half-bridge ITRIP configuration register 1.                      | Section 8.2.10 |
| 1Ch    | HB_ITRIP_FREQ    | Half-bridge ITRIP frequency configuration register 2.            | Section 8.2.11 |
| 1Dh    | HS_HEAT_OUT_CNFG | High-side and heater driver output configuration register.       | Section 8.2.12 |
| 1Eh    | HS_OC_CNFG       | High-side driver overcurrent threshold configuration register.   | Section 8.2.13 |
| 1Fh    | HS_OL_CNFG       | High-side driver open load threshold configuration register.     | Section 8.2.14 |
| 20h    | HS_REG_CNFG1     | High-side driver regulation configuration register.              | Section 8.2.15 |
| 21h    | HS_REG_CNFG2     | High-side driver regulation configuration register.              | Section 8.2.16 |
| 22h    | HS_PWM_FREQ_CNFG | High-side driver PWM generator frequency configuration register. | Section 8.2.17 |
| 23h    | HEAT_CNFG        | Heater configuration register.                                   | Section 8.2.18 |
| 24h    | EC_CNFG          | Electrochrome configuration register.                            | Section 8.2.19 |
| 25h    | HS_REG_CNFG3     | High-side driver regulation configuration register.              | Section 8.2.20 |
| 26h    | SPARE_CNFG2      | Spare configuration                                              | Section 8.2.21 |
| 27h    | OUT1_HS_MODE_DC  | Duty cycle configuration for OUT1.                               | Section 8.2.22 |
| 28h    | OUT2_HS_MODE_DC  | Duty cycle configuration for OUT2.                               | Section 8.2.23 |

Complex bit access types are encoded to fit into small table cells. Table 8-14 shows the codes that are used for access types in this section.

**Table 8-14. DRV8000-Q1\_CNFG Access Type Codes**

| Access Type            | Code | Description                            |
|------------------------|------|----------------------------------------|
| Read Type              |      |                                        |
| R                      | R    | Read                                   |
| Write Type             |      |                                        |
| W                      | W    | Write                                  |
| Reset or Default Value |      |                                        |
| -n                     |      | Value after reset or the default value |

### 8.2.1 IC\_CNF1 Register (Offset = 9h) [Reset = 0002h]

IC\_CNF1 is shown in [Table 8-15](#).

Return to the [Summary Table](#).

Includes configurations charge pump and watchdog, and fault levels and reactions for supply, charge pump, thermal, and watch dog faults.

**Table 8-15. IC\_CNF1 Register Field Descriptions**

| Bit   | Field        | Type | Reset | Description                                                                                                                                                                                                                                                                                                               |
|-------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | OTSD_MODE    | R/W  | 0h    | Sets overtemperature shutdown behavior. If any thermal cluster reaches OT, the device shuts down all drivers or affected drivers only (drivers in zone 3, for example).<br>0b = Global shutdown.<br>1b = Affected driver shutdown only.                                                                                   |
| 14    | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                  |
| 13    | RSVD         | R    | 0h    | Reserved.                                                                                                                                                                                                                                                                                                                 |
| 12    | PVDD_OV_MODE | R/W  | 0h    | PVDD supply overvoltage monitor mode.<br>0b = Latched fault.<br>1b = Automatic recovery.                                                                                                                                                                                                                                  |
| 11-10 | PVDD_OV_DG   | R/W  | 0h    | PVDD supply overvoltage monitor deglitch time.<br>00b = 1 $\mu$ s<br>01b = 2 $\mu$ s<br>10b = 4 $\mu$ s<br>11b = 8 $\mu$ s                                                                                                                                                                                                |
| 9     | PVDD_OV_LVL  | R/W  | 0h    | PVDD supply overvoltage monitor threshold.<br>0b = 22 V<br>1b = 28 V                                                                                                                                                                                                                                                      |
| 8     | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                  |
| 7-6   | CP_MODE      | R/W  | 0h    | Charge pump operating mode.<br>00b = Automatic switch between tripler and doubler mode.<br>01b = Always doubler mode.<br>10b = Always tripler mode.<br>11b = RSVD                                                                                                                                                         |
| 5     | VCP_UV_MODE  | R/W  | 0h    | VCP charge pump undervoltage monitor mode.<br>0b = Latched fault.<br>1b = Automatic recovery.                                                                                                                                                                                                                             |
| 4     | PVDD_UV_MODE | R/W  | 0h    | PVDD supply undervoltage monitor mode.<br>0b = Latched fault.<br>1b = Automatic recovery.                                                                                                                                                                                                                                 |
| 3     | WD_EN        | R/W  | 0h    | Watchdog timer enable.<br>0b = Watchdog timer disabled.<br>1b = Watchdog timer enabled.                                                                                                                                                                                                                                   |
| 2     | WD_FLT_M     | R/W  | 0h    | Watchdog fault mode. Watchdog fault is cleared by CLR_FLT.<br>0b = Watchdog fault is reported to WD_FLT and WARN register bits.<br>Drivers remain enabled and FAULT bit is not asserted.<br>1b = Watchdog fault is reported to WD_FLT and FAULT register bits.<br>All drivers are disabled in response to watchdog fault. |
| 1     | WD_WIN       | R/W  | 1h    | Watchdog timer window.<br>0b = 4 to 12 ms<br>1b = 10 to 100 ms                                                                                                                                                                                                                                                            |
| 0     | EN_SSC       | R/W  | 0h    | Spread spectrum clocking.<br>0b = Disabled.<br>1b = Enabled.                                                                                                                                                                                                                                                              |

### 8.2.2 IC\_CNF2 Register (Offset = Ah) [Reset = 0000h]

IC\_CNF2 is shown in [Table 8-16](#).

Return to the [Summary Table](#).

Includes thermal cluster warning disable bits.

**Table 8-16. IC\_CNF2 Register Field Descriptions**

| Bit | Field           | Type | Reset | Description                                                                            |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------|
| 15  | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 14  | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 13  | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 12  | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 11  | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 10  | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 9   | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 8   | RESERVED        | R/W  | 0h    | Reserved                                                                               |
| 7   | ZONE4_OTW_H_DIS | R/W  | 0h    | Disables the high overtemperature warning for zone 4.<br>Enabled = 0b<br>Disabled = 1b |
| 6   | ZONE3_OTW_H_DIS | R/W  | 0h    | Disables the high overtemperature warning for zone 3.<br>Enabled = 0b<br>Disabled = 1b |
| 5   | ZONE2_OTW_H_DIS | R/W  | 0h    | Disables the high overtemperature warning for zone 2.<br>Enabled = 0b<br>Disabled = 1b |
| 4   | ZONE1_OTW_H_DIS | R/W  | 0h    | Disables the high overtemperature warning for zone 1.<br>Enabled = 0b<br>Disabled = 1b |
| 3   | ZONE4_OTW_L_DIS | R/W  | 0h    | Disables the low overtemperature warning for zone 4.<br>Enabled = 0b<br>Disabled = 1b  |
| 2   | ZONE3_OTW_L_DIS | R/W  | 0h    | Disables the low overtemperature warning for zone 3.<br>Enabled = 0b<br>Disabled = 1b  |
| 1   | ZONE2_OTW_L_DIS | R/W  | 0h    | Disables the low overtemperature warning for zone 2.<br>Enabled = 0b<br>Disabled = 1b  |
| 0   | ZONE1_OTW_L_DIS | R/W  | 0h    | Disables the low overtemperature warning for zone 1.<br>Enabled = 0b<br>Disabled = 1b  |

### 8.2.3 HB\_ITRIP\_DG Register (Offset = 14h) [Reset = 0000h]

HB\_ITRIP\_DG is shown in [Table 8-17](#).

Return to the [Summary Table](#).

Configures ITRIP deglitch for each half-bridge. ITRIP timing is shared between half-bridge pairs.

**Table 8-17. HB\_ITRIP\_DG Register Field Descriptions**

| Bit   | Field         | Type | Reset | Description                                                                                                                     |
|-------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED      | R/W  | 0h    | Reserved                                                                                                                        |
| 14    | RESERVED      | R/W  | 0h    | Reserved                                                                                                                        |
| 13    | RESERVED      | R/W  | 0h    | Reserved                                                                                                                        |
| 12    | RESERVED      | R/W  | 0h    | Reserved                                                                                                                        |
| 11-10 | OUT6_ITRIP_DG | R/W  | 0h    | Configures ITRIP deglitch time for half-bridge 6.<br>00b = 2 $\mu$ s<br>01b = 5 $\mu$ s<br>10b = 10 $\mu$ s<br>11b = 20 $\mu$ s |
| 9-8   | OUT5_ITRIP_DG | R/W  | 0h    | Configures ITRIP deglitch time for half-bridge 5.<br>00b = 2 $\mu$ s<br>01b = 5 $\mu$ s<br>10b = 10 $\mu$ s<br>11b = 20 $\mu$ s |
| 7-6   | OUT4_ITRIP_DG | R/W  | 0h    | Configures ITRIP deglitch time for half-bridge 4.<br>00b = 2 $\mu$ s<br>01b = 5 $\mu$ s<br>10b = 10 $\mu$ s<br>11b = 20 $\mu$ s |
| 5-4   | OUT3_ITRIP_DG | R/W  | 0h    | Configures ITRIP deglitch time for half-bridge 3.<br>00b = 2 $\mu$ s<br>01b = 5 $\mu$ s<br>10b = 10 $\mu$ s<br>11b = 20 $\mu$ s |
| 3-2   | OUT2_ITRIP_DG | R/W  | 0h    | Configures ITRIP deglitch time for half-bridge 2.<br>00b = 2 $\mu$ s<br>01b = 5 $\mu$ s<br>10b = 10 $\mu$ s<br>11b = 20 $\mu$ s |
| 1-0   | OUT1_ITRIP_DG | R/W  | 0h    | Configures ITRIP deglitch time for half-bridge 1.<br>00b = 2 $\mu$ s<br>01b = 5 $\mu$ s<br>10b = 10 $\mu$ s<br>11b = 20 $\mu$ s |

### 8.2.4 HB\_OUT\_CNFG1 Register (Offset = 15h) [Reset = 0000h]

HB\_OUT\_CNFG1 is shown in [Table 8-18](#).

Return to the [Summary Table](#).

Configures the output mode for each half-bridge, sets IPROPI sample and hold circuit, and half-bridge pair freewheeling.

**Table 8-18. HB\_OUT\_CNFG1 Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                             |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                |
| 14  | NSR_OUT6_DIS | R/W  | 0h    | Disables non-synchronous rectification during ITRIP regulation (sets active freewheeling) for half-bridge 6.<br>Passive freewheeling = 0b<br>Active freewheeling = 1b                                                                                                                                                                                                   |
| 13  | NSR_OUT5_DIS | R/W  | 0h    | Disables non-synchronous rectification during ITRIP regulation (sets active freewheeling) for half-bridge 5.<br>Passive freewheeling = 0b<br>Active freewheeling = 1b                                                                                                                                                                                                   |
| 12  | NSR_OUT4_DIS | R/W  | 0h    | Disables non-synchronous rectification during ITRIP regulation (sets active freewheeling) for half-bridge 4.<br>Passive freewheeling = 0b<br>Active freewheeling = 1b                                                                                                                                                                                                   |
| 11  | NSR_OUT3_DIS | R/W  | 0h    | Disables non-synchronous rectification during ITRIP regulation (sets active freewheeling) for half-bridges 3.<br>Passive freewheeling = 0b<br>Active freewheeling = 1b                                                                                                                                                                                                  |
| 10  | NSR_OUT2_DIS | R/W  | 0h    | Disables non-synchronous rectification during ITRIP regulation (sets active freewheeling) for half-bridge 2.<br>Passive freewheeling = 0b<br>Active freewheeling = 1b                                                                                                                                                                                                   |
| 9   | NSR_OUT1_DIS | R/W  | 0h    | Disables non-synchronous rectification during ITRIP regulation (sets active freewheeling) for half-bridge 1.<br>Passive freewheeling = 0b<br>Active freewheeling = 1b                                                                                                                                                                                                   |
| 8   | IPROPI_SH_EN | R/W  | 0h    | Enables IPROPI sample and hold circuit.                                                                                                                                                                                                                                                                                                                                 |
| 7   | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                |
| 6   | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                |
| 5-3 | OUT6_CNFG    | R/W  | 0h    | Configuration for half-bridge 6.<br>Enables or disables control of half-bridge, and sets control mode between PWM or SPI.<br>000b = Disabled<br>001b = Enabled (SPI register control)<br>010b = PWM1 Complementary Control<br>011b = PWM1 LS Control<br>100b = PWM1 HS Control<br>101b = PWM2 Complementary Control<br>110b = PWM2 LS Control<br>111b = PWM2 HS Control |
| 2-0 | OUT5_CNFG    | R/W  | 0h    | Configuration for half-bridge 5.<br>Enables or disables control of half-bridge, and sets control mode between PWM or SPI.<br>000b = Disabled<br>001b = Enabled (SPI register control)<br>010b = PWM1 Complementary Control<br>011b = PWM1 LS Control<br>100b = PWM1 HS Control<br>101b = PWM2 Complementary Control<br>110b = PWM2 LS Control<br>111b = PWM2 HS Control |

## 8.2.5 HB\_OUT\_CNFG2 Register (Offset = 16h) [Reset = 0000h]

HB\_OUT\_CNFG2 is shown in [Table 8-19](#).

Return to the [Summary Table](#).

Configures the output mode for each half-bridge.

**Table 8-19. HB\_OUT\_CNFG2 Register Field Descriptions**

| Bit   | Field     | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED  | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                |
| 14    | RESERVED  | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                |
| 13-11 | OUT4_CNFG | R/W  | 0h    | Configuration for half-bridge 4.<br>Enables or disables control of half-bridge, and sets control mode between PWM or SPI.<br>000b = Disabled<br>001b = Enabled (SPI register control)<br>010b = PWM1 Complementary Control<br>011b = PWM1 LS Control<br>100b = PWM1 HS Control<br>101b = PWM2 Complementary Control<br>110b = PWM2 LS Control<br>111b = PWM2 HS Control |
| 10-8  | OUT3_CNFG | R/W  | 0h    | Configuration for half-bridge 3.<br>Enables or disables control of half-bridge, and sets control mode between PWM or SPI.<br>000b = Disabled<br>001b = Enabled (SPI register control)<br>010b = PWM1 Complementary Control<br>011b = PWM1 LS Control<br>100b = PWM1 HS Control<br>101b = PWM2 Complementary Control<br>110b = PWM2 LS Control<br>111b = PWM2 HS Control |
| 7     | OUT2_MODE | R/W  | 0h    | Bit to enable OUT2 as High Side driver with internal PWM.<br>OUT2_CNFG used for enabling and disabling the driver<br>PWM settings - Freq: PWM_OUT2_FREQ, DC: OUT2_DC.                                                                                                                                                                                                   |
| 6     | OUT1_MODE | R/W  | 0h    | Bit to enable OUT1 as High Side driver with internal PWM.<br>OUT1_CNFG used for enabling and disabling the driver<br>PWM settings - Freq: PWM_OUT1_FREQ, DC: OUT1_DC.                                                                                                                                                                                                   |
| 5-3   | OUT2_CNFG | R/W  | 0h    | Configuration for half-bridge 2.<br>Enables or disables control of half-bridge, and sets control mode between PWM or SPI.<br>000b = Disabled<br>001b = Enabled (SPI register control)<br>010b = PWM1 Complementary Control<br>011b = PWM1 LS Control<br>100b = PWM1 HS Control<br>101b = PWM2 Complementary Control<br>110b = PWM2 LS Control<br>111b = PWM2 HS Control |
| 2-0   | OUT1_CNFG | R/W  | 0h    | Configuration for half-bridge 1.<br>Enables or disables control of half-bridge, and sets control mode between PWM or SPI.<br>000b = Disabled<br>001b = Enabled (SPI register control)<br>010b = PWM1 Complementary Control<br>011b = PWM1 LS Control<br>100b = PWM1 HS Control<br>101b = PWM2 Complementary Control<br>110b = PWM2 LS Control<br>111b = PWM2 HS Control |

### 8.2.6 HB\_OCP\_CNFG Register (Offset = 17h) [Reset = 0000h]

HB\_OCP\_CNFG is shown in [Table 8-20](#).

Return to the [Summary Table](#).

Overcurrent deglitch for half-bridges configuration register.

**Table 8-20. HB\_OCP\_CNFG Register Field Descriptions**

| Bit   | Field       | Type | Reset | Description                                                                                                                 |
|-------|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                    |
| 14    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                    |
| 13    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                    |
| 12    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                    |
| 11-10 | OUT6_OCP_DG | R/W  | 0h    | Overcurrent deglitch time for half-bridge 6.<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s |
| 9-8   | OUT5_OCP_DG | R/W  | 0h    | Overcurrent deglitch time for half-bridge 5.<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s |
| 7-6   | OUT4_OCP_DG | R/W  | 0h    | Overcurrent deglitch time for half-bridge 4.<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s |
| 5-4   | OUT3_OCP_DG | R/W  | 0h    | Overcurrent deglitch time for half-bridge 3.<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s |
| 3-2   | OUT2_OCP_DG | R/W  | 0h    | Overcurrent deglitch time for half-bridge 2.<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s |
| 1-0   | OUT1_OCP_DG | R/W  | 0h    | Overcurrent deglitch time for half-bridge 1.<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s |

### 8.2.7 HB\_OL\_CNFG1 Register (Offset = 18h) [Reset = 0000h]

HB\_OL\_CNFG1 is shown in [Table 8-21](#).

Return to the [Summary Table](#).

Configures active and off-state open load detection circuits for half-bridges.

**Table 8-21. HB\_OL\_CNFG1 Register Field Descriptions**

| Bit   | Field       | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13-12 | HB_OLP_CNFG | R/W  | 0h    | Off-state diagnostics configuration.<br>00b = Off-state disabled<br>01b = OUT X Pullup enabled, OUT Y pulldown enabled, OUT Y selected, VREF Low<br>10b = OUT X Pullup enabled, OUT Y pulldown enabled, OUT X selected, VREF High<br>11b = OUT X Pulldown enabled, OUT Y pullup enabled, OUT Y selected, VREF Low                                                                                                                                                   |
| 11-8  | HB_OLP_SEL  | R/W  | 0h    | Off-state open load diagnostics enable for half-bridges.<br>0000b = Disabled<br>0001b = OUT1 and OUT2<br>0010b = OUT1 and OUT3<br>0011b = OUT1 and OUT4<br>0100b = OUT1 and OUT5<br>0101b = OUT1 and OUT6<br>0110b = OUT2 and OUT3<br>0111b = OUT2 and OUT4<br>1000b = OUT2 and OUT5<br>1001b = OUT2 and OUT6<br>1010b = OUT3 and OUT4<br>1011b = OUT3 and OUT5<br>1100b = OUT3 and OUT6<br>1101b = OUT4 and OUT5<br>1110b = OUT4 and OUT6<br>1111b = OUT5 and OUT6 |
| 7     | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6     | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5     | OUT6_OLA_EN | R/W  | 0h    | Active open load diagnostics enable for half-bridge 6.<br>0b = Disabled<br>1b = Enabled                                                                                                                                                                                                                                                                                                                                                                             |
| 4     | OUT5_OLA_EN | R/W  | 0h    | Active open load diagnostics enable for half-bridge 5.<br>0b = Disabled<br>1b = Enabled                                                                                                                                                                                                                                                                                                                                                                             |
| 3     | OUT4_OLA_EN | R/W  | 0h    | Active open load diagnostics enable for half-bridge 4.<br>0b = Disabled<br>1b = Enabled                                                                                                                                                                                                                                                                                                                                                                             |
| 2     | OUT3_OLA_EN | R/W  | 0h    | Active open load diagnostics enable for half-bridge 3.<br>0b = Disabled<br>1b = Enabled                                                                                                                                                                                                                                                                                                                                                                             |
| 1     | OUT2_OLA_EN | R/W  | 0h    | Active open load diagnostics enable for half-bridge 2.<br>0b = Disabled<br>1b = Enabled                                                                                                                                                                                                                                                                                                                                                                             |
| 0     | OUT1_OLA_EN | R/W  | 0h    | Active open load diagnostics enable for half-bridge 1.<br>0b = Disabled<br>1b = Enabled                                                                                                                                                                                                                                                                                                                                                                             |

### 8.2.8 HB\_OL\_CNFG2 Register (Offset = 19h) [Reset = 0000h]

HB\_OL\_CNFG2 is shown in [Table 8-22](#).

Return to the [Summary Table](#).

Configures cycle count threshold for active open load detection circuits of half-bridges.

**Table 8-22. HB\_OL\_CNFG2 Register Field Descriptions**

| Bit   | Field       | Type | Reset | Description                                                                                                                                  |
|-------|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                     |
| 14    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                     |
| 13    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                     |
| 12    | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                     |
| 11-10 | OUT6_OLA_TH | R/W  | 0h    | Sets the half-bridge 6 active open load cycle count threshold.<br>0b = 32 cycles<br>1b = 128 cycles<br>10b - 512 cycles<br>11b - 1024 cycles |
| 9-8   | OUT5_OLA_TH | R/W  | 0h    | Sets the half-bridge 5 active open load cycle count threshold.<br>0b = 32 cycles<br>1b = 128 cycles<br>10b - 512 cycles<br>11b - 1024 cycles |
| 7-6   | OUT4_OLA_TH | R/W  | 0h    | Sets the half-bridge 4 active open load cycle count threshold.<br>0b = 32 cycles<br>1b = 128 cycles<br>10b - 512 cycles<br>11b - 1024 cycles |
| 5-4   | OUT3_OLA_TH | R/W  | 0h    | Sets the half-bridge 3 active open load cycle count threshold.<br>0b = 32 cycles<br>1b = 128 cycles<br>10b - 512 cycles<br>11b - 1024 cycles |
| 3-2   | OUT2_OLA_TH | R/W  | 0h    | Sets the half-bridge 2 active open load cycle count threshold.<br>0b = 32 cycles<br>1b = 128 cycles<br>10b - 512 cycles<br>11b - 1024 cycles |
| 1-0   | OUT1_OLA_TH | R/W  | 0h    | Sets the half-bridge 1 active open load cycle count threshold.<br>0b = 32 cycles<br>1b = 128 cycles<br>10b - 512 cycles<br>11b - 1024 cycles |

### 8.2.9 HB\_SR\_CNFG Register (Offset = 1Ah) [Reset = 0000h]

HB\_SR\_CNFG is shown in [Table 8-23](#).

Return to the [Summary Table](#).

Configures slew rate timing for each half-bridge.

**Table 8-23. HB\_SR\_CNFG Register Field Descriptions**

| Bit   | Field    | Type | Reset | Description                                                                                   |
|-------|----------|------|-------|-----------------------------------------------------------------------------------------------|
| 15    | RESERVED | R/W  | 0h    | Reserved                                                                                      |
| 14    | RESERVED | R/W  | 0h    | Reserved                                                                                      |
| 13    | RESERVED | R/W  | 0h    | Reserved                                                                                      |
| 12    | RESERVED | R/W  | 0h    | Reserved                                                                                      |
| 11-10 | OUT6_SR  | R/W  | 0h    | Configures slew rate for half-bridge 6.<br>00b = 1.6 V/μs<br>01b = 13.5 V/μs<br>10b = 24 V/μs |
| 9-8   | OUT5_SR  | R/W  | 0h    | Configures slew rate for half-bridge 5.<br>00b = 1.6 V/μs<br>01b = 13.5 V/μs<br>10b = 24 V/μs |
| 7-6   | OUT4_SR  | R/W  | 0h    | Configures slew rate for half-bridge 4.<br>00b = 1.6 V/μs<br>01b = 13.5 V/μs<br>10b = 24 V/μs |
| 5-4   | OUT3_SR  | R/W  | 0h    | Configures slew rate for half-bridge 3.<br>00b = 1.6 V/μs<br>01b = 13.5 V/μs<br>10b = 24 V/μs |
| 3-2   | OUT2_SR  | R/W  | 0h    | Configures slew rate for half-bridge 2.<br>00b = 1.6 V/μs<br>01b = 13.5 V/μs<br>10b = 24 V/μs |
| 1-0   | OUT1_SR  | R/W  | 0h    | Configures slew rate for half-bridge 1.<br>00b = 1.6 V/μs<br>01b = 13.5 V/μs<br>10b = 24 V/μs |

### 8.2.10 HB\_ITRIP\_CNFG Register (Offset = 1Bh) [Reset = 0000h]

HB\_ITRIP\_CNFG is shown in [Table 8-24](#).

Return to the [Summary Table](#).

Configures ITRIP levels and enables ITRIP for each half-bridge. ITRIP levels are shared between half-bridge pairs.

**Table 8-24. HB\_ITRIP\_CNFG Register Field Descriptions**

| Bit | Field          | Type | Reset | Description                                                                                                                  |
|-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------|
| 15  | OUT6_ITRIP_EN  | R/W  | 0h    | Enables ITRIP regulation for half-bridge 6.                                                                                  |
| 14  | OUT5_ITRIP_EN  | R/W  | 0h    | Enables ITRIP regulation for half-bridge 5.                                                                                  |
| 13  | OUT4_ITRIP_EN  | R/W  | 0h    | Enables ITRIP regulation for half-bridge 4.                                                                                  |
| 12  | OUT3_ITRIP_EN  | R/W  | 0h    | Enables ITRIP regulation for half-bridge 3.                                                                                  |
| 11  | OUT2_ITRIP_EN  | R/W  | 0h    | Enables ITRIP regulation for half-bridge 2.                                                                                  |
| 10  | OUT1_ITRIP_EN  | R/W  | 0h    | Enables ITRIP regulation for half-bridge 1.                                                                                  |
| 9-8 | OUT6_ITRIP_LVL | R/W  | 0h    | Configures ITRIP current threshold level for half-bridge 6.<br>00b = 2.3 A.<br>01b = 5.4 A<br>10b = 6.2 A<br>11b = Reserved. |
| 7-6 | OUT5_ITRIP_LVL | R/W  | 0h    | Configures ITRIP current threshold level for half-bridge 5.<br>00b = 2.9 A<br>01b = 6.6 A<br>10b = 7.6 A<br>11b = Reserved.  |
| 5-4 | OUT4_ITRIP_LVL | R/W  | 0h    | Configures ITRIP current threshold level for half-bridge 4.<br>00b = 1.3 A<br>01b = 2.5 A<br>10b = 3.4 A<br>11b = Reserved.  |
| 3-2 | OUT3_ITRIP_LVL | R/W  | 0h    | Configures ITRIP current threshold level for half-bridge 3.<br>00b = 1.3 A<br>01b = 2.5 A<br>10b = 3.4 A<br>11b = Reserved.  |
| 1   | OUT2_ITRIP_LVL | R/W  | 0h    | Configures ITRIP current threshold level for half-bridge 2.<br>0b = 0.7 A<br>1b = 0.875 A                                    |
| 0   | OUT1_ITRIP_LVL | R/W  | 0h    | Configures ITRIP current threshold level for half-bridge 1.<br>0b = 0.7 A<br>1b = 0.875 A                                    |

### 8.2.11 HB\_ITRIP\_FREQ Register (Offset = 1Ch) [Reset = 0000h]

HB\_ITRIP\_FREQ is shown in [Table 8-25](#).

Return to the [Summary Table](#).

Configures ITRIP frequency and deglitch for each half-bridge. ITRIP timing is shared between half-bridge pairs.

**Table 8-25. HB\_ITRIP\_FREQ Register Field Descriptions**

| Bit   | Field                             | Type | Reset | Description                                                                                                                                                                                                                                              |
|-------|-----------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED                          | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                 |
| 14    | RESERVED                          | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                 |
| 13-12 | HB_TOFF_SEL                       | R/W  | 0h    | Toff selection for OUT1-6 half bridge drivers. Here T is decided by OUTX_ITRIP_FREQ.<br>00b - Zero, disabled<br>01b - Toff = T/2<br>10b - Toff=T/4<br>11b - Toff=T                                                                                       |
| 11-10 | OUT6_ITRIP_FREQ                   | R/W  | 0h    | Configures ITRIP regulation frequency for half-bridge 6.<br>00b = 20 kHz<br>01b = 10 kHz<br>10b = 5 kHz<br>11b = 2.5 kHz                                                                                                                                 |
| 9-8   | OUT5_ITRIP_FREQ                   | R/W  | 0h    | Configures ITRIP regulation frequency for half-bridge 5.<br>00b = 20 kHz<br>01b = 10 kHz<br>10b = 5 kHz<br>11b = 2.5 kHz                                                                                                                                 |
| 7-6   | OUT4_ITRIP_FREQ                   | R/W  | 0h    | Configures ITRIP regulation frequency for half-bridge 4. 00b = 20 kHz<br>01b = 10 kHz<br>10b = 5 kHz<br>11b = 2.5 kHz                                                                                                                                    |
| 5-4   | OUT3_ITRIP_FREQ                   | R/W  | 0h    | Configures ITRIP regulation frequency for half-bridge 3.<br>00b = 20 kHz<br>01b = 10 kHz<br>10b = 5 kHz<br>11b = 2.5 kHz                                                                                                                                 |
| 3-2   | OUT2_ITRIP_FREQ/<br>PWM_OUT2_FREQ | R/W  | 0h    | Configures ITRIP regulation frequency for half-bridge 2.<br>00b = 20 kHz<br>01b = 10 kHz<br>10b = 5 kHz<br>11b = 2.5 kHz<br>When OUT2_MODE = 1. Used for PWM FREQ settings<br>PWM_OUT2_FREQ:<br>00b - 108Hz<br>01b - 217Hz<br>10b - 289Hz<br>11b - 434Hz |
| 1-0   | OUT1_ITRIP_FREQ/<br>PWM_OUT1_FREQ | R/W  | 0h    | Configures ITRIP regulation frequency for half-bridge 1.<br>00b = 20 kHz<br>01b = 10 kHz<br>10b = 5 kHz<br>11b = 2.5 kHz<br>When OUT1_MODE = 1. Used for PWM FREQ settings<br>PWM_OUT1_FREQ:<br>00b - 108Hz<br>01b - 217Hz<br>10b - 289Hz<br>11b - 434Hz |

### 8.2.12 HS\_HEAT\_OUT\_CNFG Register (Offset = 1Dh) [Reset = 0000h]

HS\_HEAT\_OUT\_CNFG is shown in [Table 8-26](#).

Return to the [Summary Table](#).

Configures the output mode for each high-side driver and heater.

**Table 8-26. HS\_HEAT\_OUT\_CNFG Register Field Descriptions**

| Bit   | Field      | Type | Reset | Description                                                                                                                                                                                                                      |
|-------|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | HEAT_CNFG  | R/W  | 0h    | Configuration for heater driver. Enables or disables control of heater, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM1 pin control<br>11b = Reserved                     |
| 13    | RESERVED   | R/W  | 0h    | Reserved                                                                                                                                                                                                                         |
| 12    | RESERVED   | R/W  | 0h    | Reserved                                                                                                                                                                                                                         |
| 11-10 | OUT12_CNFG | R/W  | 0h    | Configuration for high-side driver 12. Enables or disables control of high-side driver, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM pin control<br>11b = PWM Generator |
| 9-8   | OUT11_CNFG | R/W  | 0h    | Configuration for high-side driver 11. Enables or disables control of high-side driver, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM pin control<br>11b = PWM Generator |
| 7-6   | OUT10_CNFG | R/W  | 0h    | Configuration for high-side driver 10. Enables or disables control of high-side driver, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM pin control<br>11b = PWM Generator |
| 5-4   | OUT9_CNFG  | R/W  | 0h    | Configuration for high-side driver 9. Enables or disables control of high-side driver, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM pin control<br>11b = PWM Generator  |
| 3-2   | OUT8_CNFG  | R/W  | 0h    | Configuration for high-side driver 8. Enables or disables control of high-side driver, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM pin control<br>11b = PWM Generator  |
| 1-0   | OUT7_CNFG  | R/W  | 0h    | Configuration for high-side driver 7. Enables or disables control of high-side driver, and sets control mode between PWM or SPI.<br>00b = Disabled<br>01b = SPI control enabled<br>10b = PWM pin control<br>11b = PWM Generator  |

### 8.2.13 HS\_OC\_CNFG Register (Offset = 1Eh) [Reset = 1000h]

HS\_OC\_CNFG is shown in [Table 8-27](#).

Return to the [Summary Table](#).

Configures overcurrent threshold for each high-side driver.

**Table 8-27. HS\_OC\_CNFG Register Field Descriptions**

| Bit | Field           | Type | Reset | Description                                                                                                                                                                                                                                                          |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 14  | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 13  | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 12  | OUT11_EC_MODE   | R/W  | 1h    | Bit sets high-side OUT11 for independent control through OUT11_CNFG bits or for supply for Electrochromic driver.<br>0b = OUT11 is configured as independent high-side driver. Drain of EC FET is connected to PVDD<br>1b = OUT11 is configured as supply for EC FET |
| 11  | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 10  | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 9   | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 8   | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 7   | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 6   | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                             |
| 5   | OUT12_OC_TH     | R/W  | 0h    | Configures overcurrent threshold between high or low for high-side driver 12.<br>0b = Low current threshold<br>1b = High current threshold                                                                                                                           |
| 4   | OUT11_OC_TH     | R/W  | 0h    | Configures overcurrent threshold between high or low for high-side driver 11.<br>0b = Low current threshold<br>1b = High current threshold                                                                                                                           |
| 3   | OUT10_OC_TH     | R/W  | 0h    | Configures overcurrent threshold between high or low for high-side driver 10.<br>0b = Low current threshold<br>1b = High current threshold                                                                                                                           |
| 2   | OUT9_OC_TH      | R/W  | 0h    | Configures overcurrent threshold between high or low for high-side driver 9.<br>0b = Low current threshold<br>1b = High current threshold                                                                                                                            |
| 1   | OUT8_OC_TH      | R/W  | 0h    | Configures overcurrent threshold between high or low for high-side driver 8.<br>0b = Low current threshold<br>1b = High current threshold                                                                                                                            |
| 0   | OUT7_RDSON_MODE | R/W  | 0h    | Configures high-side driver 7 between high RDSON mode and low RDSON mode (for bulb/lamp load).<br>0b = High RDSON mode (LED driver mode)<br>1b = Low RDSON mode (bulb/lamp driver mode)                                                                              |

### 8.2.14 HS\_OL\_CNFG Register (Offset = 1Fh) [Reset = 0000h]

HS\_OL\_CNFG is shown in [Table 8-28](#).

Return to the [Summary Table](#).

Configures open load threshold for each high-side driver.

**Table 8-28. HS\_OL\_CNFG Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                      |
|-----|--------------|------|-------|--------------------------------------------------------------------------------------------------|
| 15  | RESERVED     | R/W  | 0h    | Reserved                                                                                         |
| 14  | RESERVED     | R/W  | 0h    | Reserved                                                                                         |
| 13  | OUT12_OLA_TH | R/W  | 0h    | Configures high-side driver 12 open load threshold.<br>0b = Low threshold<br>1b = High threshold |
| 12  | OUT11_OLA_TH | R/W  | 0h    | Configures high-side driver 11 open load threshold.<br>0b = Low threshold<br>1b = High threshold |
| 11  | OUT10_OLA_TH | R/W  | 0h    | Configures high-side driver 10 open load threshold.<br>0b = Low threshold<br>1b = High threshold |
| 10  | OUT9_OLA_TH  | R/W  | 0h    | Configures high-side driver 9 open load threshold.<br>0b = Low threshold<br>1b = High threshold  |
| 9   | OUT8_OLA_TH  | R/W  | 0h    | Configures high-side driver 8 open load threshold.<br>0b = Low threshold<br>1b = High threshold  |
| 8   | RESERVED     | R/W  | 0h    | Reserved                                                                                         |
| 7   | RESERVED     | R/W  | 0h    | Reserved                                                                                         |
| 6   | RESERVED     | R/W  | 0h    | Reserved                                                                                         |
| 5   | OUT12_OLA_EN | R/W  | 0h    | Enables open load detection circuit for high-side driver 12.                                     |
| 4   | OUT11_OLA_EN | R/W  | 0h    | Enables open load detection circuit for high-side driver 11.                                     |
| 3   | OUT10_OLA_EN | R/W  | 0h    | Enables open load detection circuit for high-side driver 10.                                     |
| 2   | OUT9_OLA_EN  | R/W  | 0h    | Enables open load detection circuit for high-side driver 9.                                      |
| 1   | OUT8_OLA_EN  | R/W  | 0h    | Enables open load detection circuit for high-side driver 8.                                      |
| 0   | OUT7_OLA_EN  | R/W  | 0h    | Enables open load detection circuit for high-side driver 7.                                      |

### 8.2.15 HS\_REG\_CNFG1 Register (Offset = 20h) [Reset = 0000h]

HS\_REG\_CNFG1 is shown in [Table 8-29](#).

Return to the [Summary Table](#).

Configures OUT7 ITRIP settings.

**Table 8-29. HS\_REG\_CNFG1 Register Field Descriptions**

| Bit | Field           | Type | Reset | Description                                                                                                          |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 14  | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 13  | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 12  | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 11  | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 10  | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 9   | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 8   | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 7   | OUT7_ITRIP_EN   | R/W  | 0h    | Enables ITRIP for high-side driver 7.                                                                                |
| 6   | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 5   | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 4   | RESERVED        | R/W  | 0h    | Reserved                                                                                                             |
| 3-2 | OUT7_ITRIP_FREQ | R/W  | 0h    | Configures OUT7 ITRIP regulation frequency.<br>00b = 1.7 kHz<br>01b = 2.2 kHz<br>10b = 3 kHz<br>11b = 4.4 kHz        |
| 1-0 | OUT7_ITRIP_DG   | R/W  | 0h    | Configures OUT7 ITRIP deglitch time.<br>00b = 48 $\mu$ s<br>01b = 40 $\mu$ s<br>10b = 32 $\mu$ s<br>11b = 24 $\mu$ s |

### 8.2.16 HS\_REG\_CNFG2 Register (Offset = 21h) [Reset = 0000h]

HS\_REG\_CNFG2 is shown in [Table 8-30](#).

Return to the [Summary Table](#).

Configures constant current mode for each high-side driver.

**Table 8-30. HS\_REG\_CNFG2 Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                                                                                                                                                                |
|-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                   |
| 14  | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                   |
| 13  | OUT12_CCM_TO | R/W  | 0h    | Configures the constant current mode current limit option of high-side output 12.<br>0b = 350 mA<br>1b = 450 mA                                                                                                                            |
| 12  | OUT11_CCM_TO | R/W  | 0h    | Configures the constant current mode current limit option of high-side output 11.<br>0b = 350 mA<br>1b = 450 mA                                                                                                                            |
| 11  | OUT10_CCM_TO | R/W  | 0h    | Configures the constant current mode current limit option of high-side output 10.<br>0b = 350 mA<br>1b = 450 mA                                                                                                                            |
| 10  | OUT9_CCM_TO  | R/W  | 0h    | Configures the constant current mode current limit option of high-side output 9.<br>0b = 350 mA<br>1b = 450 mA                                                                                                                             |
| 9   | OUT8_CCM_TO  | R/W  | 0h    | Configures the constant current mode current limit option of high-side output 8.<br>0b = 350 mA<br>1b = 450 mA                                                                                                                             |
| 8   | OUT7_CCM_TO  | R/W  | 0h    | Configures the constant current mode current limit option of high-side output 7. CCM values are based on OUT7_RDSON_MODE.<br>If OUT7_RDSON_MODE = 0b:<br>0b = 250 mA<br>1b = 330 mA<br>IF OUT7_RDSON_MODE = 1b:<br>0b = 360 mA 1b = 450 mA |
| 7   | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                   |
| 6   | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                                                                                                                   |
| 5   | OUT12_CCM_EN | R/W  | 0h    | Enables constant current mode circuit for high-side driver 12.                                                                                                                                                                             |
| 4   | OUT11_CCM_EN | R/W  | 0h    | Enables constant current mode circuit for high-side driver 11.                                                                                                                                                                             |
| 3   | OUT10_CCM_EN | R/W  | 0h    | Enables constant current mode circuit for high-side driver 10.                                                                                                                                                                             |
| 2   | OUT9_CCM_EN  | R/W  | 0h    | Enables constant current mode circuit for high-side driver 9.                                                                                                                                                                              |
| 1   | OUT8_CCM_EN  | R/W  | 0h    | Enables constant current mode circuit for high-side driver 8.                                                                                                                                                                              |
| 0   | OUT7_CCM_EN  | R/W  | 0h    | Enables constant current mode circuit for high-side driver 7.                                                                                                                                                                              |

### 8.2.17 HS\_PWM\_FREQ\_CNFG Register (Offset = 22h) [Reset = 0000h]

HS\_PWM\_FREQ\_CNFG is shown in [Table 8-31](#).

Return to the [Summary Table](#).

Configures the frequency for each dedicated PWM generator.

**Table 8-31. HS\_PWM\_FREQ\_CNFG Register Field Descriptions**

| Bit   | Field          | Type | Reset | Description                                                                                                                                     |
|-------|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED       | R/W  | 0h    | Reserved                                                                                                                                        |
| 14    | RESERVED       | R/W  | 0h    | Reserved                                                                                                                                        |
| 13    | RESERVED       | R/W  | 0h    | Reserved                                                                                                                                        |
| 12    | RESERVED       | R/W  | 0h    | Reserved                                                                                                                                        |
| 11-10 | PWM_OUT12_FREQ | R/W  | 0h    | Configures frequency output of dedicated PWM generator for high-side driver 12.<br>00b = 108 Hz<br>01b = 217 Hz<br>10b = 289 Hz<br>11b = 434 Hz |
| 9-8   | PWM_OUT11_FREQ | R/W  | 0h    | Configures frequency output of dedicated PWM generator for high-side driver 11.<br>00b = 108 Hz<br>01b = 217 Hz<br>10b = 289 Hz<br>11b = 434 Hz |
| 7-6   | PWM_OUT10_FREQ | R/W  | 0h    | Configures frequency output of dedicated PWM generator for high-side driver 10.<br>00b = 108 Hz<br>01b = 217 Hz<br>10b = 289 Hz<br>11b = 434 Hz |
| 5-4   | PWM_OUT9_FREQ  | R/W  | 0h    | Configures frequency output of dedicated PWM generator for high-side driver 9.<br>00b = 108 Hz<br>01b = 217 Hz<br>10b = 289 Hz<br>11b = 434 Hz  |
| 3-2   | PWM_OUT8_FREQ  | R/W  | 0h    | Configures frequency output of dedicated PWM generator for high-side driver 8.<br>00b = 108 Hz<br>01b = 217 Hz<br>10b = 289 Hz<br>11b = 434 Hz  |
| 1-0   | PWM_OUT7_FREQ  | R/W  | 0h    | Configures frequency output of dedicated PWM generator for high-side driver 7.<br>00b = 108 Hz<br>01b = 217 Hz<br>10b = 289 Hz<br>11b = 434 Hz  |

### 8.2.18 HEAT\_CNFG Register (Offset = 23h) [Reset = 0A3Ch]

HEAT\_CNFG is shown in [Table 8-32](#).

Return to the [Summary Table](#).

Configures heater driver and fault responses.

**Table 8-32. HEAT\_CNFG Register Field Descriptions**

| Bit  | Field         | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                 |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | RESERVED      | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                    |
| 14   | RESERVED      | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                    |
| 13   | RESERVED      | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                    |
| 12   | RESERVED      | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                    |
| 11-8 | HEAT_VDS_LVL  | R/W  | Ah    | Heater MOSFET VDS monitor protection threshold.<br>0000b = 0.06 V<br>00001b = 0.08 V<br>0010b = 0.10 V<br>0011b = 0.12 V<br>0100b = 0.14 V<br>0101b = 0.16 V<br>0110b = 0.18 V<br>0111b = 0.2 V<br>1000b = 0.24 V<br>1001b = 0.28 V<br>1010b = 0.32 V<br>1011b = 0.36 V<br>1100b = 0.4 V<br>1101b = 0.44 V<br>1110b = 0.56 V<br>1111b = 1 V |
| 7-6  | HEAT_VDS_MODE | R/W  | 0h    | Heater MOSFET VDS overcurrent monitor fault mode.<br>00b = Latched fault.<br>01b = Cycle by cycle.<br>10b = Warning report only.<br>11b = Disabled.                                                                                                                                                                                         |
| 5-4  | HEAT_VDS_BLK  | R/W  | 3h    | Heater MOSFET VDS monitor blanking time.<br>00b = 4 $\mu$ s<br>01b = 8 $\mu$ s<br>10b = 16 $\mu$ s<br>11b = 32 $\mu$ s                                                                                                                                                                                                                      |
| 3-2  | HEAT_VDS_DG   | R/W  | 3h    | Heater MOSFET VDS overcurrent monitor deglitch time.<br>00b = 1 $\mu$ s<br>01b = 2 $\mu$ s<br>10b = 4 $\mu$ s<br>11b = 8 $\mu$ s                                                                                                                                                                                                            |
| 1    | HEAT_OLP_EN   | R/W  | 0h    | Enables heater offline open load detection circuit.                                                                                                                                                                                                                                                                                         |
| 0    | RESERVED      | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                    |

### 8.2.19 EC\_CNFG Register (Offset = 24h) [Reset = 0000h]

EC\_CNFG is shown in [Table 8-33](#).

Return to the [Summary Table](#).

Configures electrochrome driver and fault responses.

**Table 8-33. EC\_CNFG Register Field Descriptions**

| Bit   | Field           | Type | Reset | Description                                                                                                                                                                                                                               |
|-------|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | ECFB_DIAG       | R/W  | 0h    | Enables open-load detection circuit on ECFB.<br>00b = disable<br>01b = SC<br>10b = OLP<br>11b = disable/reserved                                                                                                                          |
| 13-12 | EC_OUT11_OCP_DG | R/W  | 0h    | OUT11 OCP Deglitch setting when EC_MODE=1<br>00b = 6 $\mu$ s<br>01b = 10 $\mu$ s<br>10b = 15 $\mu$ s<br>11b = 60 $\mu$ s                                                                                                                  |
| 11-10 | ECFB_SC_RSEL    | R/W  | 0h    | ECFB Diagnostic short-circuit detection options.<br>00b = 0.5 $\Omega$<br>01b = 1.0 $\Omega$<br>10b = 2.0 $\Omega$<br>11b = 3.0 $\Omega$                                                                                                  |
| 9-8   | ECFB_OV_DG      | R/W  | 0h    | Configures overvoltage fault deglitch time. 00b = 20 $\mu$ s<br>01b = 50 $\mu$ s<br>10b = 100 $\mu$ s<br>11b = 200 $\mu$ s                                                                                                                |
| 7     | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                  |
| 6     | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                                  |
| 5-4   | ECFB_OV_MODE    | R/W  | 0h    | Configures ECFB OV fault response for EC driver.<br>0b = No action<br>01b = Report ECFB_OV if voltage > 3V longer than EFB_OV_DG time.<br>10b = Report ECFB_OV if voltage > 3V longer than EFB_OV_DG time, drive ECDRV low with pulldown. |
| 3     | EC_FLT_MODE     | R/W  | 0h    | Configures overcurrent fault response for EC driver.<br>0b = Hi-Z EC Driver<br>1b = Retry with OUT7 ITRIP settings                                                                                                                        |
| 2     | ECFB_LS_PWM     | R/W  | 0h    | Enables LS PWM discharge for EC load.<br>0b = No PWM discharge (Fast discharge)<br>1b = PWM discharge enabled                                                                                                                             |
| 1     | EC_OLEN         | R/W  | 0h    | This bit enables the open load detection circuit during EC discharge.<br>0b = Open load detection disabled during EC discharge<br>1b = Open load detection enabled during EC discharge                                                    |
| 0     | ECFB_MAX        | R/W  | 0h    | Configures the maximum target voltage for EC.<br>0b = 1.2 V<br>1b = 1.5 V                                                                                                                                                                 |

### 8.2.20 HS\_REG\_CNFG3 Register (Offset = 25h) [Reset = 0000h]

HS\_REG\_CNFG3 is shown in [Table 8-34](#).

Return to the [Summary Table](#).

Configures HS ITRIP settings.

**Table 8-34. HS\_REG\_CNFG3 Register Field Descriptions**

| Bit   | Field             | Type | Reset | Description                                                                                                                        |
|-------|-------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 14    | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 13    | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 12    | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 11-10 | HS_OUT_ITRIP_FREQ | R/W  | 0h    | ITRIP FREQ settings for OUT8-12<br>00b - 1.7KHz<br>01b - 2.2KHz<br>10b - 3KHz<br>11b - 4.4KHz                                      |
| 9-8   | HS_OUT_ITRIP_DG   | R/W  | 0h    | Common ITRIP deglitch settings for OUT8-12 drivers<br>00b - 48 $\mu$ s<br>01b - 40 $\mu$ s<br>10b - 32 $\mu$ s<br>11b - 24 $\mu$ s |
| 7     | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 6     | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 5     | RESERVED          | R/W  | 0h    | Reserved                                                                                                                           |
| 4     | HS_OUT12_ITRIP_EN | R/W  | 0h    | Enables ITRIP for high-side driver 12.                                                                                             |
| 3     | HS_OUT11_ITRIP_EN | R/W  | 0h    | Enables ITRIP for high-side driver 11.                                                                                             |
| 2     | HS_OUT10_ITRIP_EN | R/W  | 0h    | Enables ITRIP for high-side driver 10.                                                                                             |
| 1     | HS_OUT9_ITRIP_EN  | R/W  | 0h    | Enables ITRIP for high-side driver 9.                                                                                              |
| 0     | HS_OUT8_ITRIP_EN  | R/W  | 0h    | Enables ITRIP for high-side driver 8.                                                                                              |

### 8.2.21 SPARE\_CNFG2 Register (Offset = 26h) [Reset = 0000h]

SPARE\_CNFG2 is shown in [Table 8-35](#).

Return to the [Summary Table](#).

Spare configuration register.

**Table 8-35. SPARE\_CNFG2 Register Field Descriptions**

| Bit | Field    | Type | Reset | Description |
|-----|----------|------|-------|-------------|
| 15  | RESERVED | R/W  | 0h    | Reserved    |
| 14  | RESERVED | R/W  | 0h    | Reserved    |
| 13  | RESERVED | R/W  | 0h    | Reserved    |
| 12  | RESERVED | R/W  | 0h    | Reserved    |
| 11  | RESERVED | R/W  | 0h    | Reserved    |
| 10  | RESERVED | R/W  | 0h    | Reserved    |
| 9   | RESERVED | R/W  | 0h    | Reserved    |
| 8   | RESERVED | R/W  | 0h    | Reserved    |
| 7   | RESERVED | R/W  | 0h    | Reserved    |
| 6   | RESERVED | R/W  | 0h    | Reserved    |
| 5   | RESERVED | R/W  | 0h    | Reserved    |
| 4   | RESERVED | R/W  | 0h    | Reserved    |
| 3   | RESERVED | R/W  | 0h    | Reserved    |
| 2   | RESERVED | R/W  | 0h    | Reserved    |
| 1   | RESERVED | R/W  | 0h    | Reserved    |
| 0   | RESERVED | R/W  | 0h    | Reserved    |

### 8.2.22 OUT1\_HS\_MODE\_DC Register (Offset = 27h) [Reset = 0000h]

OUT1\_HS\_MODE\_DC is shown in [Table 8-36](#).

Return to the [Summary Table](#).

Configures 10 bits for duty cycle

**Table 8-36. OUT1\_HS\_MODE\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                           |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 9-0 | OUT1_DC  | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for OUT1 with max value of 1022 when OUT1_MODE=1. |

### 8.2.23 OUT2\_HS\_MODE\_DC Register (Offset = 28h) [Reset = 0000h]

OUT2\_HS\_MODE\_DC is shown in [Table 8-37](#).

Return to the [Summary Table](#).

Configures 10 bits for duty cycle

**Table 8-37. OUT2\_HS\_MODE\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                           |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                              |
| 9-0 | OUT2_DC  | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for OUT2 with max value of 1022 when OUT2_MODE=1. |

## 8.3 DRV8000-Q1\_CTRL Registers

**Table 8-38** lists the memory-mapped registers for the DRV8000-Q1\_CTRL registers. All register offset addresses not listed in **Table 8-38** should be considered as reserved locations and the register contents should not be modified.

**Table 8-38. DRV8000-Q1\_CTRL Registers**

| Offset | Acronym         | Register Name                                             | Section                       |
|--------|-----------------|-----------------------------------------------------------|-------------------------------|
| 29h    | IC_CTRL         | IC control register.                                      | <a href="#">Section 8.3.1</a> |
| 2Ah    | HB_CTRL         | Gate driver and half-bridge control register.             | <a href="#">Section 8.3.2</a> |
| 2Bh    | HS_EC_HEAT_CTRL | High-side driver, EC, and heater driver control register. | <a href="#">Section 8.3.3</a> |
| 2Ch    | OUT7_PWM_DC     | OUT7 PWM Duty cycle control register.                     | <a href="#">Section 8.3.4</a> |
| 2Dh    | OUT8_PWM_DC     | OUT8 PWM Duty cycle control register.                     | <a href="#">Section 8.3.5</a> |
| 2Eh    | OUT9_PWM_DC     | OUT9 PWM Duty cycle control register.                     | <a href="#">Section 8.3.6</a> |
| 2Fh    | OUT10_PWM_DC    | OUT10 PWM Duty cycle control register.                    | <a href="#">Section 8.3.7</a> |
| 30h    | OUT11_PWM_DC    | OUT11 PWM Duty cycle control register.                    | <a href="#">Section 8.3.8</a> |
| 31h    | OUT12_PWM_DC    | OUT12 PWM Duty cycle control register.                    | <a href="#">Section 8.3.9</a> |

Complex bit access types are encoded to fit into small table cells. **Table 8-39** shows the codes that are used for access types in this section.

**Table 8-39. DRV8000-Q1\_CTRL Access Type Codes**

| Access Type            | Code | Description                            |
|------------------------|------|----------------------------------------|
| Read Type              |      |                                        |
| R                      | R    | Read                                   |
| Write Type             |      |                                        |
| W                      | W    | Write                                  |
| Reset or Default Value |      |                                        |
| -n                     |      | Value after reset or the default value |

### 8.3.1 IC\_CTRL Register (Offset = 29h) [Reset = 006Ch]

IC\_CTRL is shown in [Table 8-40](#).

Return to the [Summary Table](#).

Control register to lock and unlock configuration or control registers, and clear faults.

**Table 8-40. IC\_CTRL Register Field Descriptions**

| Bit  | Field       | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14   | RESERVED    | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13   | IPROPI_MODE | R/W  | 0h    | Selects IPROPI/PWM2 pin mode between input and output modes.<br>0b = Output (IPROPI mode)<br>1b = Input (PWM mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12-8 | IPROPI_SEL  | R/W  | 0h    | Controls IPROPI MUX output between current, voltage, and temperature sense output.<br>00000b = No output<br>00001b = OUT1 current sense output<br>00010b = OUT2 current sense output<br>00011b = OUT3 current sense output<br>00100b = OUT4 current sense output<br>00101b = OUT5 current sense output<br>00110b = OUT6 current sense output<br>00111b = OUT7 current sense output<br>01000b = OUT8 current sense output<br>01001b = OUT9 current sense output<br>01010b = OUT10 current sense output<br>01011b = OUT11 current sense output<br>01100b = OUT12 current sense output<br>01101b = Reserved.<br>01110b = Reserved.<br>01111b = Reserved.<br>10000b = VPVDD Sense Nominal Range (5V -22V)<br>10001b = Thermal cluster 1 output<br>10010b = Thermal cluster 2 output<br>10011b = Thermal cluster 3 output<br>10100b = Thermal cluster 4 output<br>10101b = VPVDD Sense High Range (20V - 32V) |
| 7-5  | CTRL_LOCK   | R/W  | 3h    | Lock and unlock the control registers. Bit settings not listed have no effect.<br>011b = Unlock all control registers.<br>110b = Lock the control registers by ignoring further writes except to the IC_CTRL register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4-2  | CNFG_LOCK   | R/W  | 3h    | Lock and unlock the configuration registers. Bit settings not listed have no effect.<br>011b = Unlock all configuration registers.<br>110b = Lock the configuration registers by ignoring further writes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1    | WD_RST      | R/W  | 0h    | Watchdog restart.<br>0b by default after power up.<br>Invert this bit to restart the watchdog timer.<br>After written, the bit reflects the new inverted value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | CLRFLT      | R/W  | 0h    | Clear latched fault status information.<br>0b = Default state.<br>1b = Clear latched fault bits, resets to 0b after completion. It also clears SPI fault and watchdog fault status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### 8.3.2 HB\_CTRL Register (Offset = 2Ah) [Reset = 0000h]

HB\_CTRL is shown in [Table 8-41](#).

Return to the [Summary Table](#).

Half-bridge output control register.

**Table 8-41. HB\_CTRL Register Field Descriptions**

| Bit   | Field     | Type | Reset | Description                                                                                       |
|-------|-----------|------|-------|---------------------------------------------------------------------------------------------------|
| 15    | RESERVED  | R/W  | 0h    | Reserved                                                                                          |
| 14    | RESERVED  | R/W  | 0h    | Reserved                                                                                          |
| 13    | RESERVED  | R/W  | 0h    | Reserved                                                                                          |
| 12    | RESERVED  | R/W  | 0h    | Reserved                                                                                          |
| 11-10 | OUT6_CTRL | R/W  | 0h    | Integrated half-bridge output 6 control.<br>00b = OFF<br>01b = HS ON<br>10b = LS ON<br>11b = RSVD |
| 9-8   | OUT5_CTRL | R/W  | 0h    | Integrated half-bridge output 5 control.<br>00b = OFF<br>01b = HS ON<br>10b = LS ON<br>11b = RSVD |
| 7-6   | OUT4_CTRL | R/W  | 0h    | Integrated half-bridge output 4 control.<br>00b = OFF<br>01b = HS ON<br>10b = LS ON<br>11b = RSVD |
| 5-4   | OUT3_CTRL | R/W  | 0h    | Integrated half-bridge output 3 control.<br>00b = OFF<br>01b = HS ON<br>10b = LS ON<br>11b = RSVD |
| 3-2   | OUT2_CTRL | R/W  | 0h    | Integrated half-bridge output 2 control.<br>00b = OFF<br>01b = HS ON<br>10b = LS ON<br>11b = RSVD |
| 1-0   | OUT1_CTRL | R/W  | 0h    | Integrated half-bridge output 1 control.<br>00b = OFF<br>01b = HS ON<br>10b = LS ON<br>11b = RSVD |

### 8.3.3 HS\_EC\_HEAT\_CTRL Register (Offset = 2Bh) [Reset = 0000h]

HS\_EC\_HEAT\_CTRL is shown in [Table 8-42](#).

Return to the [Summary Table](#).

High-side driver, EC, and heater driver output control register.

**Table 8-42. HS\_EC\_HEAT\_CTRL Register Field Descriptions**

| Bit  | Field      | Type | Reset | Description                                                                                |
|------|------------|------|-------|--------------------------------------------------------------------------------------------|
| 15   | ECFB_LS_EN | R/W  | 0h    | Enables EC discharge with LS MOSFET on ECFB while the EC regulation is active.             |
| 14   | EC_ON      | R/W  | 0h    | Enables the EC output.                                                                     |
| 13-8 | EC_V_TAR   | R/W  | 0h    | 6-bits of resolution to control the target voltage on ECFB. 0 V to ECFB max (1.2 or 1.5V). |
| 7    | HEAT_EN    | R/W  | 0h    | Enables heater output.                                                                     |
| 6    | RESERVED   | R/W  | 0h    | Reserved                                                                                   |
| 5    | OUT12_EN   | R/W  | 0h    | Enables high-side driver 12.                                                               |
| 4    | OUT11_EN   | R/W  | 0h    | Enables high-side driver 11.                                                               |
| 3    | OUT10_EN   | R/W  | 0h    | Enables high-side driver 10.                                                               |
| 2    | OUT9_EN    | R/W  | 0h    | Enables high-side driver 9.                                                                |
| 1    | OUT8_EN    | R/W  | 0h    | Enables high-side driver 8.                                                                |
| 0    | OUT7_EN    | R/W  | 0h    | Enables high-side driver 7.                                                                |

### 8.3.4 OUT7\_PWM\_DC Register (Offset = 2Ch) [Reset = 0000h]

OUT7\_PWM\_DC is shown in [Table 8-43](#).

Return to the [Summary Table](#).

10-bit duty cycle control for high-side driver 7.

**Table 8-43. OUT7\_PWM\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                        |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 9-0 | OUT7_DC  | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for high-side driver 7 with max value of 1022. |

### 8.3.5 OUT8\_PWM\_DC Register (Offset = 2Dh) [Reset = 0000h]

OUT8\_PWM\_DC is shown in [Table 8-44](#).

Return to the [Summary Table](#).

10-bit duty cycle control for high-side driver 8.

**Table 8-44. OUT8\_PWM\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                        |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 9-0 | OUT8_DC  | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for high-side driver 8 with max value of 1022. |

### 8.3.6 OUT9\_PWM\_DC Register (Offset = 2Eh) [Reset = 0000h]

OUT9\_PWM\_DC is shown in [Table 8-45](#).

Return to the [Summary Table](#).

10-bit duty cycle control for high-side driver 9.

**Table 8-45. OUT9\_PWM\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                        |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                           |
| 9-0 | OUT9_DC  | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for high-side driver 9 with max value of 1022. |

### 8.3.7 OUT10\_PWM\_DC Register (Offset = 2Fh) [Reset = 0000h]

OUT10\_PWM\_DC is shown in [Table 8-46](#).

Return to the [Summary Table](#).

10-bit duty cycle control for high-side driver 10.

**Table 8-46. OUT10\_PWM\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                         |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 9-0 | OUT10_DC | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for high-side driver 10 with max value of 1022. |

### 8.3.8 OUT11\_PWM\_DC Register (Offset = 30h) [Reset = 0000h]

OUT11\_PWM\_DC is shown in [Table 8-47](#).

Return to the [Summary Table](#).

10-bit duty cycle control for high-side driver 11.

**Table 8-47. OUT11\_PWM\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                         |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 9-0 | OUT11_DC | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for high-side driver 11 with max value of 1022. |

### 8.3.9 OUT12\_PWM\_DC Register (Offset = 31h) [Reset = 0000h]

OUT12\_PWM\_DC is shown in [Table 8-48](#).

Return to the [Summary Table](#).

10-bit duty cycle control for high-side driver 12.

**Table 8-48. OUT12\_PWM\_DC Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                         |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------|
| 15  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 14  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 13  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 12  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 11  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 10  | RESERVED | R/W  | 0h    | Reserved                                                                                                            |
| 9-0 | OUT12_DC | R/W  | 0h    | 10-bit resolution control of Duty Cycle for dedicated PWM generator for high-side driver 12 with max value of 1022. |

## 9 Application and Implementation

---

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

---

### 9.1 Application Information

The DRV800x-Q1 is a highly configurable multichannel integrated half-bridge and half-bridge MOSFET gate driver than can be used to drive a variety of different output loads. The design examples below highlight how to use and configure the device for different application use cases.

### 9.2 Typical Application

The typical application for the DRV8001-Q1 is to control multiple loads in a typical automotive door. These include multiple integrated half-bridges and high-side drivers, an electrochromic mirror driver and external high-side MOSFET driver for a heating element. A high-level schematic example is shown in [Figure 9-1](#) below.



Figure 9-1. DRV8001-Q1 Typical Application

### 9.2.1 Design Requirements

Table 9-1 lists a set of example input parameters for the system design.

Table 9-1. Design Parameters

| PARAMETER                       | VALUE          |
|---------------------------------|----------------|
| PVDD Supply Voltage Range       | 9 to 18V       |
| PVDD Nominal Supply Voltage     | 13.5V          |
| DVDD Logic Supply Voltage Range | 3.3V           |
| IPROPI Resistance               | 2.35k $\Omega$ |
| PWM Frequency                   | 20kHz          |

## 9.3 Initialization Setup

## 9.4 Power Supply Recommendations

### 9.4.1 Bulk Capacitance Sizing

Having appropriate local bulk capacitance is an important factor in motor drive system design. Having more bulk capacitance is generally beneficial, while the disadvantages are increased cost and physical size. The amount of local capacitance depends on a variety of factors including:

- The highest current required by the motor system
- The type of power supply, capacitance, and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- The acceptable supply voltage ripple
- Type of motor (brushed DC, brushless DC, stepper)
- The motor start-up and braking methods

The inductance between the power supply and motor drive system can limit the current rate from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet provides a recommended minimum value, but system level testing is required to determine the appropriate sized bulk capacitor.



Figure 9-2. Motor Driver Supply Parasitics Example

## 9.5 Layout

### 9.5.1 Layout Guidelines

Bypass the PVDD pin to the GND pin using a low-ESR ceramic bypass capacitor  $C_{PVDD1}$ . Place this capacitor as close to the PVDD pin as possible with a thick trace or ground plane connected to the GND pin. Additionally, bypass the PVDD pin using a **bulk capacitor**  $C_{PVDD2}$  rated for PVDD. This component can be electrolytic. This capacitance must be at least  $10\mu F$ . Having the capacitance shared with the bulk capacitance for the external power MOSFETs is acceptable.

Bypass the DVDD pin to the DGND pin with  $C_{DVDD}$ . Place this capacitor as close to the pin as possible and minimize the path from the capacitor to the DGND pin. If local bypass capacitors are already present on these power supplies in close proximity of the device to minimize noise, these additional components for DVDD are not required.

For the EC driver, place both the  $C_{ECDRV}$  and  $C_{ECFB}$  bypass capacitors to GND as close to the respective pins as possible.

### 9.5.2 Layout Example

**Figure 9-3. DRV8001-Q1 Component Placement and Layout**

The layout screen shot above shows the device component and layout relative to the device. This layout screen shot comes from the device evaluation module. Note that all power supply decoupling capacitors, especially smaller values, and charge pump capacitors are placed as close to the pins as possible and are placed on the same layer of the device. All general guidelines outlined in the previous section were followed in the evaluation module layout design when possible.

## 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop designs are listed below.

### 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Support Resources

**TI E2E™ support forums** are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.5 Glossary

#### [TI Glossary](#)

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| DRV8001QWRHARQ1       | Active        | Production           | VQFN (RHA)   40 | 2500   LARGE T&R      | -           | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 125   | DRV8001             |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| DRV8001QWRHARQ1 | VQFN         | RHA             | 40   | 2500 | 330.0              | 16.4               | 6.3     | 6.3     | 1.1     | 12.0    | 16.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8001QWRHARQ1 | VQFN         | RHA             | 40   | 2500 | 360.0       | 360.0      | 36.0        |

## GENERIC PACKAGE VIEW

**RHA 40**

**VQFN - 1 mm max height**

**6 x 6, 0.5 mm pitch**

**PLASTIC QUAD FLATPACK - NO LEAD**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4225870/A

## PACKAGE OUTLINE

**RHA0040M**



## VQFN - 1 mm max height

#### PLASTIC QUAD FLATPACK - NO LEAD



4226110/A 07/2020

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**RHA0040M**

## VQFN - 1 mm max height

#### PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RHA0040M

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025