

# DRV81080-Q1: 8-Channel, 40V, 700mΩ, Fully Protected High-side Driver for **Automotive LED, Lighting and Motor Control**

#### 1 Features

- AEC-Q100 qualified for automotive applications
  - Temperature grade 1: –40°C to +125°C, T<sub>A</sub>
- **Functional Safety-Capable** 
  - Documentation to aid functional safety design
- 3V to 40V Analog supply voltage
  - Cranking capability down to 3V
  - Supports LV124 automotive standard
- 3V to 5.5V Digital supply voltage
  - Compatible with 3.3V and 5V microcontrollers
- -18V maximum source to ground clamping voltage
- Two independent battery feeds  $(V_{M1}, V_{M2})$ 
  - Each pin is the drain of four high-side channels
- R<sub>DS(ON)</sub>: **700mΩ** typical at 12V, 25 °C
- Current: 330mA per output at 85 °C, with all channels ON
- 2 parallel inputs with mapping functionality
- Fail-safe activation in Limp Home mode
  - Using nSLEEP and IN pins
- Two independent internal PWM generators
- Bulb Inrush Mode (BIM) to drive lamps
  - For 2W/5W lamps and other capacitive loads
- Low-current sleep mode,  $< 3\mu A$  for  $T_J \le 85$  °C
- 16-bit SPI for control and diagnosis
  - Daisy Chain capability
  - Compatible with 8-bit SPI devices
- Supports various protection features
  - Reverse battery protection
  - Short circuit to ground and battery protection
  - Stable behavior at under voltage conditions
  - Over Current latch OFF
  - Overtemperature warning
  - Thermal shutdown latch OFF
  - Overvoltage protection
  - Loss of battery and loss of ground protection
  - Electrostatic discharge (ESD) protection
- Supports several diagnostic features
  - Diagnostic information via SPI register
  - Over Load detection at ON state
  - Open Load detection in ON and OFF state
  - Input and output status monitor

# 2 Applications

- Zone Control Module (ZCM)
- Automotive Body Control Module (BCM)
- **Automotive Lighting**
- Gasoline and Diesel Engine
- Vehicle Control Unit (VCU)
- Programmable Logic Controller (PLC)

# 3 Description

The DRV81080-Q1 is an 8-channel high-side driver with protection and diagnostics. The device is designed to control relays, LEDs, lamps and motors.

A serial peripheral interface (SPI) with daisy chain is utilized for control and diagnosis of the loads and the device. Two input pins with mapping functionality allow direct control of the outputs. The device supports Limp Home for fail-safe activation. Integrated PWM generators enable driving LEDs, and bulb inrush mode enables driving loads with large capacitance. Clamp circuits on each output dissipates the energy during turning OFF inductive loads.

The device supports various protection features such as undervoltage, overvoltage, short circuit and open load detection. A high level of integration with embedded protection and diagnostic features make the DRV81080-Q1 an excellent choice for automotive body and powertrain applications.

#### **Device Information**

| PART NUMBER   | PACKAGE (1) | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE<br>(NOM) |
|---------------|-------------|--------------------------------|--------------------|
| DRV81080QPWPR | HTSSOP      | 7.8mm ×                        | 7.7mm x 4.4mm      |
| Q1            | (24)        | 6.4mm                          |                    |

- For more information, see Section 11.
- (2)The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



# **Table of Contents**

| 1 Features                           | 1              | 7.2 Functional Block Diagram                         | 17 |
|--------------------------------------|----------------|------------------------------------------------------|----|
| 2 Applications                       | 1              | 7.3 Feature Description                              | 18 |
| 3 Description                        |                | 8 Application and Implementation                     |    |
| 4 Device Comparison                  | <mark>3</mark> | 8.1 Application Information                          |    |
| 5 Pin Configuration and Functions    |                | 8.2 Typical Application                              |    |
| 6 Specifications                     | 6              | 8.3 Layout                                           |    |
| 6.1 Absolute Maximum Ratings         |                | 9 Device and Documentation Support                   |    |
| 6.2 ESD Ratings                      | <b>7</b>       | 9.1 Receiving Notification of Documentation Updates. | 52 |
| 6.3 Recommended Operating Conditions |                | 9.2 Support Resources                                | 52 |
| 6.4 Thermal Information              |                | 9.3 Trademarks                                       |    |
| 6.5 Electrical Characteristics       | 8              | 9.4 Electrostatic Discharge Caution                  | 52 |
| 6.6 SPI Timing Requirements          | 13             | 9.5 Glossary                                         | 52 |
| 6.7 Typical Characteristics          | 14             | 10 Revision History                                  |    |
| 7 Detailed Description               |                | 11 Mechanical, Packaging, and Orderable              |    |
| 7.1 Overview                         |                | Information                                          | 52 |
|                                      |                |                                                      |    |

# **4 Device Comparison**

The number of low-side, high-side and configurable channels in each device of the DRV81xxx-Q1 family is shown in Table 4-1.

**Table 4-1. Device Comparison** 

| DEVICE NAME | Number of High-side Channels | Number of Low-side Channels | Number of Configurable<br>(high-side or low-side)<br>Channels |
|-------------|------------------------------|-----------------------------|---------------------------------------------------------------|
| DRV81242-Q1 | 4                            | 2                           | 2                                                             |
| DRV81080-Q1 | 8                            | 0                           | 0                                                             |
| DRV81602-Q1 | 0                            | 2                           | 6                                                             |
| DRV81620-Q1 | 2                            | 0                           | 6                                                             |
| DRV81008-Q1 | 0                            | 8                           | 0                                                             |
| DRV81004-Q1 | 0                            | 4                           | 0                                                             |



# **5 Pin Configuration and Functions**



Figure 5-1. 24-Pin HTSSOP (PWP) Top View

**Table 5-1. Pin Functions** 

|         | PIN | TYPE | DESCRIPTION                                                                                                                                      |  |
|---------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | NO. | ITPE | DESCRIPTION                                                                                                                                      |  |
| VM      | 20  | Р    | Analog supply voltage for power stage and protection circuits                                                                                    |  |
| VM1     | 9   | Р    | Supply voltage for FET drain current (channels 0, 2, 4 and 6)                                                                                    |  |
| VM2     | 16  | Р    | Supply voltage for FET drain current (channels 1, 3, 5 and 7)                                                                                    |  |
| VDD     | 24  | Р    | Digital supply voltage for SPI                                                                                                                   |  |
| GND     | 5   | G    | Ground pin                                                                                                                                       |  |
| nSCS    | 1   | 1    | Serial chip select. An active low on this pin enables the serial interface communications. Integrated pull-up to VDD.                            |  |
| SCLK    | 2   | 1    | Serial clock input. Serial data is shifted out and captured on the corresponding rising a falling edge on this pin. Integrated pull-down to GND. |  |
| SDI     | 3   | 1    | Serial data input. Data is captured on the falling edge of the SCLK. Integrated pull-down to GND.                                                |  |
| SDO     | 4   | 0    | Serial data output. Data is shifted out on the rising edge of the SCLK.                                                                          |  |
| nSLEEP  | 21  | 1    | Logic high activates Idle mode. Integrated pull-down to GND.                                                                                     |  |
| IN0     | 23  | 1    | Connected to channel 2 by default and in Limp Home mode. Integrated pull-down to GND.                                                            |  |
| IN1     | 22  | I.   | Connected to channel 3 by default and in Limp Home mode. Integrated pull-down to GND                                                             |  |
| OUT0_HS | 6   | 0    | Source of high-side FET (channel 0)                                                                                                              |  |
| OUT2_HS | 8   | 0    | Source of high-side FET (channel 2)                                                                                                              |  |
| OUT4_HS | 10  | 0    | Source of high-side FET (channel 4)                                                                                                              |  |
| OUT6_HS | 11  | 0    | Source of high-side FET (channel 6)                                                                                                              |  |
| OUT7_HS | 14  | 0    | Source of high-side FET (channel 7)                                                                                                              |  |
| OUT5_HS | 15  | 0    | Source of high-side FET (channel 5)                                                                                                              |  |
| OUT3_HS | 17  | 0    | Source of high-side FET (channel 3)                                                                                                              |  |

# **Table 5-1. Pin Functions (continued)**

|         | PIN           | TYPE | DESCRIPTION                                                             |
|---------|---------------|------|-------------------------------------------------------------------------|
| NAME    | NO.           | IIPE | DESCRIPTION                                                             |
| OUT1_HS | 19            | 0    | Source of high-side FET (channel 1)                                     |
| NC      | 7, 12, 13, 18 | -    | No connect, internally not bonded                                       |
| PAD     | -             | -    | Exposed pad. Connect the exposed pad to PCB ground for cooling and EMC. |

I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.



# **6 Specifications**

### 6.1 Absolute Maximum Ratings

Over T<sub>J</sub> = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise noted)

|                     |                                                                                                                                       | MIN                      | MAX                      | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|
| V <sub>M</sub>      | Analog supply voltage                                                                                                                 | -0.3                     | 42                       | V    |
| $V_{DD}$            | Digital supply voltage                                                                                                                | -0.3                     | 5.75                     | V    |
| $V_{M\_LD}$         | Supply voltage for load dump protection                                                                                               |                          | 42                       | V    |
| V <sub>M_SC</sub>   | Supply voltage for short circuit protection                                                                                           | 0                        | 28                       | V    |
| -V <sub>M_REV</sub> | -V <sub>M_REV</sub> Reverse polarity voltage, $T_J(0) = 25$ °C, $t \le 2$ min, $R_L = 70\Omega$ on all channels                       |                          | 18                       | V    |
| $I_{VM}$            | Current through VM pin, t ≤ 2 min                                                                                                     | -10                      | 10                       | mA   |
| IL                  | Load current, single channel                                                                                                          | -                        | I <sub>L_OCP0</sub>      | Α    |
| V <sub>DS</sub>     | Voltage at power FET                                                                                                                  | -0.3                     | 42                       | V    |
| V <sub>OUT_S</sub>  | FET source voltage                                                                                                                    | -18                      | V <sub>OUT_D</sub> + 0.3 | V    |
| V <sub>OUT_D</sub>  | FET drain voltage (V <sub>OUT_S</sub> ≥ 0V)                                                                                           | V <sub>OUT_S</sub> - 0.3 | 42                       | V    |
| V <sub>OUT_D</sub>  | FET drain voltage (V <sub>OUT_S</sub> < 0V)                                                                                           | -0.3                     | 42                       | V    |
| E <sub>AS</sub>     | Maximum energy dissipation single pulse, $T_J(0)$ = 25 °C, $I_L(0)$ = $2*I_{L\_EAR}$                                                  | -                        | 50                       | mJ   |
| E <sub>AS</sub>     | Maximum energy dissipation single pulse, $T_J(0)$ = 150 °C, $I_L(0)$ = 400mA                                                          | -                        | 25                       | mJ   |
| E <sub>AR</sub>     | Maximum energy dissipation for repetitive pulses - $I_{L\_EAR}$ , 2*10 <sup>6</sup> cycles, $T_J(0)$ = 85 °C, $I_L(0)$ = $I_{L\_EAR}$ | -                        | 10                       | mJ   |
| V <sub>I</sub>      | Voltage at IN0, IN1, nSCS, SCLK, SDI pins                                                                                             | -0.3                     | 5.75                     | V    |
| V <sub>nSLEEP</sub> | Voltage at nSLEEP pin                                                                                                                 | -0.3                     | 42                       | V    |
| V <sub>SDO</sub>    | Voltage at SDO pin                                                                                                                    | -0.3                     | V <sub>DD</sub> + 0.3    | V    |
| T <sub>A</sub>      | Ambient Temperature                                                                                                                   | -40                      | 125                      | °C   |
| TJ                  | Junction Temperature                                                                                                                  | -40                      | 150                      | °C   |
| T <sub>stg</sub>    | Storage temperature                                                                                                                   | -55                      | 150                      | °C   |

- The short circuit protection feature does not support short inductance < 1μH above 28V.
- Load dump is for a duration of  $t_{on}$  = 400ms;  $t_{on}/t_{off}$  = 10%; limited to 100 pulses.
- For reverse polarity, T<sub>J</sub>(0) = 25 °C, t ≤ 2 min, R<sub>L</sub> = 70Ω on all channels. Device is mounted on a FR4 2s2p board according to JEDEC JESD51-2,-5,-7 at natural convection; the Product (Chip+Package) was simulated on a 76.2 \*114.3 \*1.5 mm board with 2 inner copper layers (2 \* 70µm Cu, 2 \* 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
- For maximum energy dissipation, pulse shape represents inductive switch off: I<sub>L</sub>(t) = I<sub>L</sub>(0) x (1 t / t<sub>pulse</sub>); 0 < t < t<sub>pulse</sub>.
- Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum
  Ratings do not imply functional operation of the device at these or any other conditions beyond those listed
  under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but
  within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device
  reliability, functionality, performance, and shorten the device lifetime.
- Fault conditions are considered as "outside" normal operating range.

# **6.2 ESD Ratings**

|                                          |                                 |                             |            | VALUE | UNIT |
|------------------------------------------|---------------------------------|-----------------------------|------------|-------|------|
| V <sub>ESD</sub> Electrostatic discharge | Human-body model (HBM), per AEC | OUT pins vs. VM or GND      | ±4000      |       |      |
|                                          | Clastrostatia dia sharas        | Q100-002 <sup>1)</sup>      | Other pins | ±2000 | .,   |
|                                          | Charged device model (CDM), per | Corner pins (1, 12, 13, 24) | ±750       | V     |      |
|                                          |                                 | AECQ100-011                 | Other pins | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **6.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)

|                    |                                                                                 | MIN | NOM | MAX | UNIT |
|--------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>M_NOR</sub> | Supply voltage range for normal operation                                       | 4   | -   | 40  | V    |
| $V_{M\_LOW}$       | Lower supply voltage range for extended operation, parameter deviation possible | 3   | -   | 4   | V    |
| $V_{DD}$           | Logic supply voltage, f <sub>SCLK</sub> = 5MHz                                  | 3   | -   | 5.5 | V    |
| VI                 | Control and SPI Inputs (nSLEEP, IN0, IN1, nSCS, SCLK, SDI)                      | 0   | -   | 5.5 | V    |
| T <sub>A</sub>     | Ambient temperature                                                             | -40 | -   | 125 | °C   |
| TJ                 | Junction temperature                                                            | -40 | -   | 150 | °C   |

# **6.4 Thermal Information**

|                       | THERMAL METRIC                                          |         |      |
|-----------------------|---------------------------------------------------------|---------|------|
|                       | THERMAL METRIC                                          | 24 PINS | UNIT |
| R <sub>θJA</sub>      | R <sub>θJA</sub> Junction-to-ambient thermal resistance |         | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance               | 27.5    | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                    | 12.5    | °C/W |
| ΨJT                   | Junction-to-top characterization parameter              | 1.3     | °C/W |
| Ψ ЈВ                  | Junction-to-board characterization parameter            | 12.5    | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance            | 5.7     | °C/W |



### **6.5 Electrical Characteristics**

 $V_{DD}$  = 3V to 5.5V,  $V_{M}$  = 4V to 40V,  $T_{J}$  = -40 °C to +150 °C (unless otherwise noted)

Typical values:  $V_{DD}$  = 5V,  $V_{M}$  = 13.5V,  $T_{J}$  = 25 °C

| PARAMETER                    |                                                               | TEST CONDITIONS                                                                        |                                                    | MIN | TYP | MAX | UNIT |
|------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|------|
| POWER SU                     | IPPLY (V <sub>M</sub> , V <sub>DD</sub> )                     |                                                                                        |                                                    |     |     |     |      |
| V <sub>M_OP</sub>            | VM minimum operating voltage                                  | ENx = 1b, from UVRVM = $R_L = 50\Omega$                                                | 1b to V <sub>DS</sub> ≤ 1V,                        |     |     | 4   | V    |
| V <sub>DD_OP</sub>           | VDD operating voltage                                         | f <sub>SCLK</sub> = 5MHz                                                               |                                                    | 3   |     | 5.5 | V    |
| $V_{MDIFF}$                  | Voltage difference between $V_{\text{M}}$ and $V_{\text{DD}}$ |                                                                                        |                                                    |     | 200 |     | mV   |
| I <sub>VM_SLEEP</sub>        | Analog supply current in sleep mode                           | nSLEEP, IN0, IN1 floating, $V_M = 5V$ to 28V, nSCS = $VDD$                             | T <sub>J</sub> ≤ 85 °C                             |     | 0.6 | 3   | μA   |
|                              |                                                               | nSLEEP, IN0, IN1 floating, nSCS = VDD                                                  | T <sub>J</sub> = 150 °C                            |     | 0.9 | 20  |      |
| 1                            | Logic cumply current in clean made                            | nSLEEP, IN0, IN1 floating,                                                             | T <sub>J</sub> ≤ 85 °C                             |     | 0.1 | 1   | ^    |
| I <sub>VDD_SLEEP</sub>       | Logic supply current in sleep mode                            | nSCS = VDD                                                                             | T <sub>J</sub> = 150 °C                            |     | 0.7 | 4   | μA   |
| I <sub>SLEEP</sub>           | Overall current consumption in Sleep                          | nSLEEP, IN0, IN1 floating, $V_M = 5V$ to 28V, nSCS = $VDD$                             | T <sub>J</sub> ≤ 85 °C                             |     |     | 4   | 4 μΑ |
|                              | mode                                                          | nSLEEP, IN0, IN1 floating, nSCS = VDD                                                  | T <sub>J</sub> = 150 °C                            |     |     | 24  | μΑ   |
|                              |                                                               | nSLEEP = logic high,                                                                   |                                                    |     |     | 2.1 | mA   |
| I <sub>VM_IDLE</sub>         | Analog supply current in Idle mode                            | IN0, IN1 floating, f <sub>SCLK</sub> = 0MHz, ACT = 0b, ENx = 0b, IOLx = 0b, nSCS = VDD | COR mode, V <sub>M</sub><br>≤ V <sub>DD</sub> - 1V |     |     | 0.3 | mA   |
|                              |                                                               | nSLEEP = logic high,                                                                   |                                                    |     |     | 0.1 |      |
| I <sub>VDD_IDLE</sub>        | Logic supply current in Idle mode                             | IN0, IN1 floating, f <sub>SCLK</sub> =<br>0MHz, ACT = 0b, ENx =<br>0b, nSCS = VDD      | COR mode, V <sub>M</sub><br>≤ V <sub>DD</sub> - 1V |     |     | 1.9 | mA   |
| I <sub>IDLE</sub>            | Overall current consumption in Idle mode                      | nSLEEP = logic high, IN0,<br>$f_{SCLK}$ = 0MHz, ACT = 0b, E<br>0b, nSCS = VDD          | -                                                  |     |     | 2.2 | mA   |
|                              |                                                               | nSLEEP = logic high,                                                                   |                                                    |     |     | 4.6 | mA   |
| I <sub>VM_</sub> ACT_OF<br>F | Analog supply current in Active mode - channels OFF           | IN0, IN1 floating, $f_{SCLK}$ = 0MHz, ACT = 1b, ENx = 0b, IOLx = 0b, nSCS = VDD        | COR mode, V <sub>M</sub><br>≤ V <sub>DD</sub> - 1V |     | 1   | 2.3 | mA   |
|                              | Analog supply current in Active                               | nSLEEP = logic high,<br>IN0, IN1 floating, f <sub>SCLK</sub> =                         | EN_OLON = 0100b                                    |     |     | 4.6 | mA   |
| I <sub>VM_ACT_ON</sub>       | mode - channels ON                                            | 0MHz, ACT = 1b, ENx =<br>1b, IOLx = 0b, nSCS =<br>VDD                                  | COR mode, V <sub>M</sub><br>≤ V <sub>DD</sub> - 1V |     | 1   | 2.3 | mA   |

Submit Document Feedback



 $V_{DD}$  = 3V to 5.5V,  $V_{M}$  = 4V to 40V,  $T_{J}$  = -40 °C to +150 °C (unless otherwise noted)

Typical values:  $V_{DD}$  = 5V,  $V_{M}$  = 13.5V,  $T_{J}$  = 25 °C

|                        | PARAMETER                                                    | TEST CONDIT                                                                                                                                                       | IONS                                                                            | MIN | TYP                       | MAX                       | UNIT     |
|------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|---------------------------|---------------------------|----------|
| I <sub>VDD_ACT_O</sub> | Logic supply current in Active mode - channels OFF           | nSLEEP = logic high,<br>INO, IN1 floating, f <sub>SCLK</sub> =<br>0MHz, ACT = 1b, ENx =<br>0b, nSCS = VDD                                                         | COR mode, V <sub>M</sub><br>≤ V <sub>DD</sub> - 1V                              |     |                           | 0.1<br>2.4                | mA<br>mA |
|                        |                                                              |                                                                                                                                                                   |                                                                                 |     |                           | 0.1                       | mA       |
| I <sub>VDD_ACT_O</sub> | Logic supply current in Active mode - channels ON            | nSLEEP = logic high,<br>IN0, IN1 floating, f <sub>SCLK</sub> =<br>0MHz, ACT = 1b, ENx =<br>1b, nSCS = VDD                                                         | COR mode,<br>IOLx = 0b,<br>$EN\_OLON =$<br>$0100b$ , $V_M \le$<br>$V_{DD} - 1V$ |     |                           | 2.4                       | mA       |
| I <sub>ACT_OFF</sub>   | Overall current consumption in<br>Active mode - channels OFF | nSLEEP = logic high, IN0, IN1 floating, $f_{SCLK} = 0MHz, ACT = 1b, ENx = 0b, IOLx = 0b, nSCS = VDD$                                                              |                                                                                 |     |                           | 4.7                       | mA       |
| I <sub>ACT_ON</sub>    | Overall current consumption in Active mode - channels ON     | nSLEEP = logic high, IN0, IN1 floating,<br>f <sub>SCLK</sub> = 0MHz, ACT = 1b, ENx = 1b, IOLx =<br>0b, EN_OLON = 0100b, nSCS = VDD                                |                                                                                 |     |                           | 4.7                       | mA       |
| t <sub>S2I</sub>       | Sleep to Idle delay                                          | From nSLEEP pin to TER + INST register = 8680H                                                                                                                    |                                                                                 |     | 200                       | 300                       | μs       |
| t <sub>l2S</sub>       | Idle to Sleep delay                                          | From nSLEEP pin to standard diagnosis = 0000H, external pull-down from SDO to GND                                                                                 |                                                                                 |     | 100                       | 150                       | μs       |
| t <sub>I2A</sub>       | Idle to Active delay                                         | From INx or nSCS pins to MODE = 10b                                                                                                                               |                                                                                 |     | 100                       | 150                       | μs       |
| t <sub>A2I</sub>       | Active to Idle delay                                         | From INx or nSCS pins to                                                                                                                                          | MODE = 11b                                                                      |     | 100                       | 150                       | μs       |
| t <sub>S2LH</sub>      | Sleep to Limp Home delay                                     | From INx pins to V <sub>DS</sub> = 10 <sup>o</sup>                                                                                                                | % V <sub>M</sub>                                                                |     | 300 + t <sub>ON</sub>     | 450 +<br>t <sub>ON</sub>  | μs       |
| t <sub>LH2S</sub>      | Limp Home to Sleep delay                                     | From INx pins to standard diagnosis = 0000H, external pull-down from SDO to GND                                                                                   |                                                                                 |     | 200 +<br>t <sub>OFF</sub> | 300 +<br>t <sub>OFF</sub> | μs       |
| t <sub>LH2A</sub>      | Limp Home to Active delay                                    | From nSLEEP pin to MOD                                                                                                                                            | E = 10b                                                                         |     | 50                        | 100                       | μs       |
| t <sub>A2LH</sub>      | Active to Limp Home delay                                    | From nSLEEP pin to TER + INST register = 8683H (IN0 = IN1 = logic high) or 8682H (IN1 = logic high, IN0 = logic low) or 8681H (IN1 = logic low, IN0 = logic high) |                                                                                 |     | 55                        | 100                       | μs       |
| t <sub>A2S</sub>       | Active to Sleep delay                                        | From nSLEEP pin to standard diagnosis = 0000H, external pull-down from SDO to GND                                                                                 |                                                                                 |     | 50                        | 100                       | μs       |
| CONTROL                | AND SPI INPUTS (nSLEEP, IN0, IN1,                            | nSCS, SCLK, SDI)                                                                                                                                                  |                                                                                 |     |                           |                           |          |
| V <sub>IL</sub>        | Input logic low voltage                                      |                                                                                                                                                                   |                                                                                 | 0   |                           | 0.8                       | V        |
| V <sub>IH</sub>        | Input logic high voltage (nSLEEP, IN0, IN1)                  |                                                                                                                                                                   |                                                                                 | 2   |                           | 5.5                       | V        |



 $V_{DD}$  = 3V to 5.5V,  $V_{M}$  = 4V to 40V,  $T_{J}$  = -40 °C to +150 °C (unless otherwise noted)

Typical values:  $V_{DD}$  = 5V,  $V_{M}$  = 13.5V,  $T_{J}$  = 25 °C

|                      | PARAMETER                                                                                     | TEST CONDITIONS                                                                                             | MIN                   | TYP  | MAX                | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------|------|--------------------|------|
| V <sub>IH_SPI</sub>  | Input logic high voltage (nSCS, SCLK, SDI)                                                    |                                                                                                             | 2                     |      | V <sub>DD</sub>    | V    |
| I <sub>IL</sub>      | Input logic low current (all pins except nSCS)                                                | V <sub>I</sub> = 0.8V                                                                                       | 8                     | 12   | 16                 | μA   |
| I <sub>IH</sub>      | Input logic high current (all pins except nSCS)                                               | V <sub>I</sub> = 2V                                                                                         | 20                    | 30   | 40                 | μA   |
| I <sub>IL_nSCS</sub> | nSCS input logic low current                                                                  | V <sub>nSCS</sub> = 0.8V, V <sub>DD</sub> = 5V                                                              | 30                    | 60   | 90                 | μΑ   |
| I <sub>IH_nSCS</sub> | nSCS input logic high current                                                                 | V <sub>nSCS</sub> = 2V, V <sub>DD</sub> = 5V                                                                | 10                    | 40   | 65                 | μΑ   |
| PUSH-PU              | LL OUTPUT (SDO)                                                                               |                                                                                                             |                       | '    | <u>'</u>           |      |
| V <sub>SDO_L</sub>   | Output logic low voltage                                                                      | I <sub>SDO</sub> = -1.5mA                                                                                   | 0                     |      | 0.4                | V    |
| V <sub>SDO_H</sub>   | Output logic high voltage                                                                     | I <sub>SDO</sub> = 1.5mA                                                                                    | V <sub>DD</sub> - 0.4 |      | $V_{DD}$           | V    |
| I <sub>SDO_OFF</sub> | SDO tristate leakage current                                                                  | $V_{\text{nSCS}} = V_{\text{DD}}, V_{\text{SDO}} = 0V \text{ or } V_{\text{DD}}$                            | -0.5                  |      | 0.5                | μA   |
|                      |                                                                                               | T <sub>J</sub> = 25 °C                                                                                      | 0.4                   | 0.7  | 0.95               |      |
| $R_{DS(ON)}$         | ON resistance                                                                                 | T <sub>J</sub> = 150 °C, I <sub>L</sub> = I <sub>L EAR</sub> = 220mA                                        | 0.6                   | 1    | 1.4                | Ω    |
|                      | Nominal load current (all channels                                                            | T <sub>A</sub> = 85 °C, T <sub>J</sub> ≤ 150 °C                                                             |                       | 330  | 500                | mA   |
| I <sub>L_NOM</sub>   | active)                                                                                       | T <sub>A</sub> = 105 °C, T <sub>J</sub> ≤ 150 °C                                                            |                       | 260  | 500                | mA   |
| I <sub>L_NOM</sub>   | Nominal load current (half of the channels active)                                            | T <sub>A</sub> = 85 °C, T <sub>J</sub> ≤ 150 °C                                                             |                       | 470  | 500                | mA   |
| I <sub>L_EAR</sub>   | Load current for maximum energy dissipation - repetitive (all channels active)                | T <sub>A</sub> = 85 °C, T <sub>J</sub> ≤ 150 °C                                                             |                       | 220  |                    | mA   |
| -I <sub>L_REV</sub>  | Inverse current capability per channel (in High-Side operation)                               |                                                                                                             |                       |      | I <sub>L_EAR</sub> | mA   |
| E <sub>AR</sub>      | Maximum energy dissipation repetitive pulses- 2*I <sub>L_EAR</sub> (two channels in parallel) | $T_{J(0)}$ = 85 °C, $I_{L(0)}$ = 2* $I_{L\_EAR}$ , 2*10 <sup>6</sup> cycles, PAR = 1b for affected channels |                       |      | 15                 | mJ   |
| V <sub>DS_OP</sub>   | Power stage voltage drop at low battery                                                       | $R_L = 50\Omega$ , $V_M = V_{M1} = V_{M2} = V_{M\_OP,max}$                                                  |                       | 0.05 | 0.2                | V    |
| V <sub>DS_OP</sub>   | Power stage voltage drop at low battery for high-side channels                                | $R_L = 50\Omega$ , $V_M = V_{M\_OP,max}$ , $V_{M\_HS} = V_{M\_OP,max}$                                      |                       | 0.05 | 0.3                | V    |
| V <sub>OUT_CL</sub>  | Source to Ground Output clamping voltage for high-side channels                               | I <sub>L</sub> = 20mA, V <sub>M</sub> = V <sub>OUT_Dx</sub> = 7V                                            | -24                   |      | -18                | V    |
| I <sub>L_OFF</sub>   | Output leakage current (each auto-<br>configurable or high-side channel)                      | $V_{IN}$ = 0V or floating, $V_{DS}$ = 28V, $V_{OUT\_S}$ = 1.5V, ENx = 0b, $T_J$ ≤ 85 °C                     |                       | 0.3  | 4                  | μA   |
| I <sub>L_OFF</sub>   | Output leakage current (each auto-<br>configurable or high-side channel)                      | $V_{IN}$ = 0V or floating, $V_{DS}$ = 28V, $V_{OUT\_S}$ = 1.5V, ENx = 0b, $T_J$ = 150 °C                    |                       | 0.3  | 3                  | μA   |
| t <sub>DLY_ON</sub>  | Turn-ON delay (from INx pin or bit to V <sub>OUT</sub> = 10% V <sub>M</sub>                   | $R_L$ = 50 $\Omega$ , $V_M$ = 13.5V, Active mode or Limp<br>Home mode                                       | 2                     | 5    | 8                  | μs   |

Submit Document Feedback



 $V_{DD}$  = 3V to 5.5V,  $V_{M}$  = 4V to 40V,  $T_{J}$  = -40 °C to +150 °C (unless otherwise noted)

Typical values:  $V_{DD}$  = 5V,  $V_{M}$  = 13.5V,  $T_{J}$  = 25 °C

|                                    | PARAMETER                                                                    | TEST CONDITIONS                                                              | MIN  | TYP  | MAX  | UNIT |
|------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|------|
| t <sub>DLY_OFF</sub>               | Turn-OFF delay (from INx pin or bit to V <sub>OUT</sub> = 90% V <sub>M</sub> | $R_L$ = 50 $\Omega$ , $V_M$ = 13.5V, Active mode or Limp<br>Home mode        | 3    | 6    | 11   | μs   |
| t <sub>ON</sub>                    | Turn-ON time (from INx pin or bit to $V_{OUT} = 90\% V_{M}$                  | $R_L = 50\Omega$ , $V_M = 13.5V$ , Active mode or Limp<br>Home mode          | 9    | 16   | 23   | μs   |
| t <sub>OFF</sub>                   | Turn-OFF time (from INx pin or bit to $V_{OUT} = 10\% V_{M}$                 | $R_L$ = 50 $\Omega$ , $V_M$ = 13.5V, Active mode or Limp<br>Home mode        | 11   | 17   | 25   | μs   |
| t <sub>ON</sub> - t <sub>OFF</sub> | Turn-ON/OFF matching                                                         | $R_L = 50\Omega$ , $V_M = 13.5V$ , Active mode or Limp Home mode             | -10  | 0    | 10   | μs   |
| CD.                                | Turn-ON slew rate, V <sub>DS</sub> = 30% to                                  | $R_L = 50\Omega$ , $V_M = 13.5V$ , Active mode or Limp<br>Home mode, SR = 0b | 0.6  | 1.3  | 1.8  | V/µs |
| SR <sub>ON</sub>                   | 70%                                                                          | $R_L = 50\Omega$ , $V_M = 13.5V$ , Active mode or Limp<br>Home mode, SR = 1b | 1.3  | 2.5  | 3.6  | V/µs |
| en.                                | Turn-OFF slew rate, V <sub>DS</sub> = 70% to                                 | $R_L = 50\Omega$ , $V_M = 13.5V$ , Active mode or Limp<br>Home mode, SR = 0b | 0.6  | 1.3  | 1.8  | V/µs |
| SR <sub>OFF</sub>                  | 30% V <sub>M</sub>                                                           | $R_L = 50\Omega$ , $V_M = 13.5V$ , Active mode or Limp<br>Home mode, SR = 1b | 1.3  | 2.5  | 3.6  | V/µs |
| t <sub>INRUSH</sub>                | Bulb inrush mode restart time                                                | Active Mode                                                                  |      |      | 40   | μs   |
| t <sub>BIM</sub>                   | Bulb inrush mode reset time                                                  | Active Mode                                                                  |      | 40   |      | ms   |
| f <sub>INT</sub>                   | Internal reference frequency                                                 | FPWM = 1000b                                                                 | 80   | 102  | 125  | kHz  |
| f <sub>INT_VAR</sub>               | Internal reference frequency variation                                       |                                                                              | -15  |      | 15   | %    |
| t <sub>SYNC</sub>                  | Internal reference frequency synchronization time                            | FPWM = 1000b                                                                 |      | 7    | 10   | μs   |
| PROTECTION                         | ON                                                                           |                                                                              |      | '    | '    |      |
| V <sub>M_UVLO_F</sub>              | VM undervoltage shutdown (falling)                                           | ENx = ON, from $V_{DS} \le 1V$ to UVRVM = 1b,<br>$R_L = 50\Omega$            | 2.64 | 2.73 | 2.82 | V    |
| V <sub>M_UVLO_R</sub>              | VM undervoltage shutdown (rising)                                            |                                                                              | 2.77 | 2.86 | 2.95 | V    |
| V <sub>DD_UVLO</sub>               | VDD undervoltage shutdown                                                    | $V_{SDI} = V_{SCLK} = V_{nSCS} = 0V$ , SDO from low to Hi-Z                  | 2.5  | 2.65 | 2.8  | V    |
| V <sub>DD_HYS</sub>                | VDD undervoltage shutdown hysteresis                                         |                                                                              |      | 120  |      | mV   |
|                                    |                                                                              | T <sub>J</sub> = -40 °C                                                      | 1.3  | 1.5  | 1.8  | Α    |
| I <sub>L_OCP0</sub>                | Overcurrent protection threshold, OCP = 0b                                   | T <sub>J</sub> = 25 °C                                                       | 1.3  | 1.45 | 1.7  | Α    |
|                                    | - 00                                                                         | T <sub>J</sub> = 150 °C                                                      | 1.2  | 1.4  | 1.6  | Α    |
|                                    |                                                                              | T <sub>J</sub> = -40 °C                                                      | 0.7  | 0.8  | 1    | Α    |
| I <sub>L_OCP1</sub>                | Overcurrent protection threshold, OCP = 0b                                   | T <sub>J</sub> = 25 °C                                                       | 0.65 | 0.75 | 0.9  | Α    |
|                                    |                                                                              | T <sub>J</sub> = 150 °C                                                      | 0.65 | 0.72 | 0.85 | А    |



 $V_{DD}$  = 3V to 5.5V,  $V_{M}$  = 4V to 40V,  $T_{J}$  = -40 °C to +150 °C (unless otherwise noted)

Typical values:  $V_{DD}$  = 5V,  $V_{M}$  = 13.5V,  $T_{J}$  = 25 °C

|                        | PARAMETER                                                    | TEST CONDIT                                   | TONS                                                              | MIN | TYP  | MAX  | UNIT |
|------------------------|--------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------|-----|------|------|------|
|                        |                                                              | T <sub>J</sub> = -40 °C                       |                                                                   | 2.2 | 2.5  | 3    | Α    |
| I <sub>L_OCP0</sub>    | Overcurrent protection threshold, OCP = 1b                   | T <sub>J</sub> = 25 °C                        |                                                                   | 2.1 | 2.4  | 2.8  | Α    |
|                        | OCI - 15                                                     | T <sub>J</sub> = 150 °C                       |                                                                   | 1.9 | 2.1  | 2.4  | Α    |
|                        |                                                              | T <sub>J</sub> = -40 °C                       |                                                                   | 1   | 1.3  | 1.6  | Α    |
| I <sub>L_OCP1</sub>    | Overcurrent protection threshold, OCP = 1b                   | T <sub>J</sub> = 25 °C                        |                                                                   | 1   | 1.3  | 1.55 | Α    |
|                        |                                                              | T <sub>J</sub> = 150 °C                       |                                                                   | 1   | 1.25 | 1.5  | Α    |
| t <sub>OCPIN</sub>     | Overcurrent threshold switch delay time                      |                                               |                                                                   | 70  | 170  | 260  | μs   |
| t <sub>OFF_OCP</sub>   | Overcurrent shut-down delay time                             | BIMx = PARx = 0b                              |                                                                   | 4   | 7    | 11   | μs   |
| T <sub>OTW</sub>       | Overtemperature warning                                      |                                               |                                                                   | 120 | 140  | 160  | °C   |
| T <sub>HYS_OTW</sub>   | Overtemperature warning hysteresis                           |                                               |                                                                   |     | 12   |      | °C   |
| T <sub>TSD</sub>       | Thermal shut-down temperature                                |                                               |                                                                   | 150 | 175  | 200  | °C   |
| V <sub>M_AZ</sub>      | Over voltage protection                                      | I <sub>VM</sub> = 10mA, Sleep mode            |                                                                   | 42  | 47   | 52   | V    |
| В                      | On-State Resistance during Reverse                           | \\ - \\ \   -                                 | T <sub>J</sub> = 25 °C                                            |     | 0.7  |      | Ω    |
| R <sub>DS_REV</sub>    | Polarity                                                     | $V_{M} = -V_{M\_REV}, I_{L} = I_{L\_EAR}$     | $T_{J} = 25  ^{\circ}\text{C}$<br>$T_{J} = 150  ^{\circ}\text{C}$ |     | 1.1  |      | Ω    |
| t <sub>RETRY0_LH</sub> | Restart time in Limp Home mode                               |                                               |                                                                   | 7   | 10   | 13   | ms   |
| t <sub>RETRY1_LH</sub> | Restart time in Limp Home mode                               |                                               |                                                                   | 14  | 20   | 26   | ms   |
| t <sub>RETRY2_LH</sub> | Restart time in Limp Home mode                               |                                               |                                                                   | 28  | 40   | 52   | ms   |
| t <sub>RETRY3_LH</sub> | Restart time in Limp Home mode                               |                                               |                                                                   | 56  | 80   | 104  | ms   |
| t <sub>OSM</sub>       | Output Status Monitor comparator settling time               |                                               |                                                                   |     |      | 20   | μs   |
| V <sub>OSM</sub>       | Output Status Monitor threshold voltage                      |                                               |                                                                   | 3   | 3.3  | 3.6  | V    |
| I <sub>OL</sub>        | Output diagnosis current                                     | V <sub>OUT_S</sub> = 3.3V<br>, VM = 13.5V     |                                                                   | 60  | 75   | 95   | μА   |
| I <sub>OL</sub>        | Output diagnosis current                                     | V <sub>OUT_S</sub> = 3.3V<br>, VM = 5V to 28V |                                                                   | 50  | 75   | 100  | μΑ   |
| R <sub>OL</sub>        | Open Load equivalent resistance                              | VM = 13.5V                                    |                                                                   | 110 |      | 160  | kΩ   |
| R <sub>OL</sub>        | Open Load equivalent resistance                              | VM = 7V to 18V                                |                                                                   | 30  |      | 230  | kΩ   |
| t <sub>ONMAX</sub>     | Open Load at ON Diagnosis waiting time before mux activation | OLMAX = 0b                                    |                                                                   | 40  | 60   | 85   | μs   |
| t <sub>OLONSET</sub>   | Open Load at ON Diagnosis settling time                      |                                               |                                                                   |     | 25   | 40   | μs   |
| t <sub>OLONSW</sub>    | Open Load at ON Diagnosis channel switching time             |                                               |                                                                   |     | 15   | 20   | μs   |

Submit Document Feedback

 $V_{DD}$  = 3V to 5.5V,  $V_{M}$  = 4V to 40V,  $T_{J}$  = -40 °C to +150 °C (unless otherwise noted)

Typical values:  $V_{DD}$  = 5V,  $V_{M}$  = 13.5V,  $T_{J}$  = 25 °C

|                   | PARAMETER                             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------------------|-----------------|-----|-----|-----|------|
| I <sub>L_OL</sub> | Open Load detection threshold current |                 | 3   | 6   | 9   | mA   |

# **6.6 SPI Timing Requirements**

· Not subject to production test, verified by design

|                        | PARAMETER                                           | TEST CONDITIONS                  | MIN | NOM | MAX | UNIT |
|------------------------|-----------------------------------------------------|----------------------------------|-----|-----|-----|------|
| t <sub>nSCS_lead</sub> | Enable lead time (falling nSCS to rising SCLK)      |                                  | 200 |     |     | ns   |
| t <sub>nSCS_lag</sub>  | Enable lag time (falling SCLK to rising nSCS)       |                                  | 200 |     |     | ns   |
| t <sub>nSCS_td</sub>   | Transfer delay time (rising nSCS to falling nSCS)   |                                  | 250 |     |     | ns   |
| t <sub>SDO_en</sub>    | Output enable time (falling nSCS to SDO valid)      | C <sub>L</sub> = 20pF at SDO pin |     |     | 200 | ns   |
| t <sub>SDO_dis</sub>   | Output disable time (rising nSCS to SDO Hi-z)       | C <sub>L</sub> = 20pF at SDO pin |     |     | 200 | ns   |
| f <sub>SCLK</sub>      | Serial clock frequency                              |                                  |     |     | 5   | MHz  |
| t <sub>SCLK_P</sub>    | Serial clock period                                 |                                  | 200 |     |     | ns   |
| t <sub>SCLK_H</sub>    | Serial clock logic high time                        |                                  | 75  |     |     | ns   |
| t <sub>SCLK_L</sub>    | Serial clock logic low time                         |                                  | 75  |     |     | ns   |
| t <sub>SDI_su</sub>    | Data setup time (required time SDI to falling SCLK) |                                  | 20  |     |     | ns   |
| t <sub>SDI_h</sub>     | Data hold time (falling SCLK to SDI)                |                                  | 20  |     |     | ns   |
| t <sub>SDO_v</sub>     | Output data valid time with capacitive load         | C <sub>L</sub> = 20pF at SDO pin |     |     | 100 | ns   |



Figure 6-1. SPI Timing Diagram



# 6.7 Typical Characteristics



# **6.7 Typical Characteristics (continued)**



# 7 Detailed Description

### 7.1 Overview

The DRV81080-Q1 is an eight channel high-side switch with integrated protection and diagnostic functions. The output stages include eight high-side switches (typical  $R_{DS(ON)}$  at  $T_J$  = 25 °C is 700m $\Omega$ ). The power transistors are built by N-channel MOSFETs with one charge pump . The device is designed for low-supply voltage operation. The device can keep the state at a low battery voltage ( $V_M \ge 3V$ ).

The 16-bit SPI is used to control and diagnose the device and the loads. The SPI supports a daisy chain to connect multiple devices (also devices with 8-bit SPI) in one SPI chain by using the same microcontroller pins. The SPI feature is available only when the digital power supply is present.

The device has two input pins that are connected to two outputs. When the nSLEEP pin is logic low, activating channels 2 and 3 using the input pins independently from the availability of the digital supply voltage is possible. With the Input Mapping feature, connecting the input pins to different outputs, or assign more outputs to the same input pin is possible. In this case more channels can be controlled with one input signal.

The device provides diagnosis of the load via Open Load in ON and OFF state, and short circuit detection. For Open Load in OFF state detection, an internal current source  $I_{OL}$  can be activated via SPI. Each output stage is protected against short circuit. In case of Overcurrent, the affected channel switches OFF when the Overcurrent Detection threshold is reached and can be reactivated via SPI.

In Limp Home mode operation, the channels connected to an input pin set to logic high restart automatically after Output Restart time is elapsed. Temperature sensors are available for each channel to protect the device against Over Temperature.

**Table 7-1. Product Summary** 

| rabio i il i rodact callinary                               |                     |                                   |  |  |
|-------------------------------------------------------------|---------------------|-----------------------------------|--|--|
| Parameter                                                   | Symbol              | Values                            |  |  |
| Analog supply voltage                                       | V <sub>M</sub>      | 3.0V to 40V                       |  |  |
| Digital supply voltage                                      | V <sub>DD</sub>     | 3.0V to 5.5V                      |  |  |
| Minimum overvoltage protection                              | V <sub>M_AZ</sub>   | 42V                               |  |  |
| Maximum on-state resistance at T <sub>J</sub> = 150 °C      | R <sub>DS(ON)</sub> | 1.4Ω                              |  |  |
| Nominal load current (T <sub>A</sub> = 85 °C, all channels) | I <sub>L_NOM</sub>  | 330mA                             |  |  |
| Maximum Energy dissipation - repetitive                     | E <sub>AR</sub>     | 10mJ @ I <sub>L_EAR</sub> = 220mA |  |  |
| Maximum Source to ground output clamping voltage            | V <sub>OUT_CL</sub> | -18V                              |  |  |
| Maximum overload switch OFF threshold                       | I <sub>L_OVL0</sub> |                                   |  |  |
| Maximum total quiescent current at T <sub>J</sub> ≤ 85 °C   | I <sub>SLEEP</sub>  | 4μΑ                               |  |  |
| Maximum SPI clock frequency                                 | fsclk               | 5MHz                              |  |  |
|                                                             | -                   |                                   |  |  |

Product Folder Links: DRV81080-Q1

# 7.2 Functional Block Diagram



Figure 7-1. DRV81080-Q1 Functional Block Diagram

### 7.3 Feature Description

#### 7.3.1 Control Pins

The device has three pins (IN0, IN1 and nSLEEP) to control the device directly without using SPI.

#### **7.3.1.1 Input Pins**

The device has two input pins. Each input pin is connected by default to one channel (IN0 to channel 2, IN1 to channel 3). Input Mapping Registers MAP0 and MAP1 can be programmed to connect additional or different channels to each input pin, as shown in Figure 7-2. The signals driving the channels are an OR combination between EN register status, PWM generators (according to PWM generator Output Mapping status), IN0 and IN1 (according to Input Mapping registers status).



Figure 7-2. Input Mapping

The logic level of the input pins can be monitored using the Input Status Monitor Register (INST). The Input Status Monitor is operational also when the device is in Limp Home mode. If one of the Input pins is set to logic high and the nSLEEP pin is set to logic low, the device switches into Limp Home mode and activates the channel mapped by default to the input pins.

### **7.3.1.2 nSLEEP Pin**

The nSLEEP pin is used to bring the device into Sleep mode when it is set to logic low and all input pins are also set to logic low. When nSLEEP pin is set to logic low while one of the input pins is set to logic high, the device enters Limp Home mode.

To ensure a proper mode transition, nSLEEP pin must be set for at least  $t_{I2S}$  (transition from logic high to logic low) or  $t_{S2I}$  (transition from logic low to logic high).

Setting the nSLEEP pin to logic low results in:

- · All registers in the SPI are reset to default values.
- V<sub>DD</sub> and V<sub>M</sub> Undervoltage detection circuits are disabled to decrease current consumption (if both inputs are set to logic low).
- No SPI communication is allowed (SDO pin remains in high impedance also when nSCS pin is set to logic low) if both input pins are set to logic low.

Submit Document Feedback

### 7.3.2 Power Supply

The DRV81080-Q1 is supplied by four supply voltages:

- V<sub>M</sub> (analog supply voltage used also for the logic)
- V<sub>M1</sub> (analog supply voltage used as drain for channels 0, 2, 4 and 6)
- V<sub>M2</sub> (analog supply voltage used as drain for channels 1, 3, 5 and 7)
- V<sub>DD</sub> (digital supply voltage)

The  $V_M$  supply is connected to a battery feed and used, in combination with  $V_{DD}$  supply, for the driving circuitry of the power stages. In situations where  $V_M$  voltage drops below  $V_{DD}$  voltage (for example during cranking events down to 3V), an increased current consumption can be observed at VDD pin.  $V_M$  and  $V_{DD}$  supply voltages have an undervoltage detection circuit.

- An undervoltage on both V<sub>M</sub> and V<sub>DD</sub> supply voltages prevents the activation of the power stages and any SPI communication (the SPI registers are reset)
- An undervoltage on V<sub>DD</sub> supply prevents any SPI communication. SPI read/write registers are reset to default values.
- An undervoltage on V<sub>M</sub> supply forces the device to drain all needed current for the logic from V<sub>DD</sub> supply. All channels are disabled, and are enabled again as soon as V<sub>M</sub> ≥ V<sub>M</sub> OP.

The image below shows a basic concept drawing of the interaction between supply pins  $V_M$  and  $V_{DD}$ , the output stage drivers and SDO supply line.



Figure 7-3. Internal Power Supply Architecture

When  $3V \le V_M \le V_{DD}$  -  $V_{MDIFF}$ , the device operates in Cranking Operative Range (COR). In this condition, the current consumption from VDD pin increases while current consumption decreases from VM pin. Total current consumption remains within the specified limits.

Figure 7-4 shows the voltage levels at VM pin where the device goes in and out of COR. During the transition to and from COR,  $I_{VM}$  and  $I_{VDD}$  change between values defined for normal operation and for COR operation. The sum of both current remains within limits specified in Section 6.5.





Figure 7-4. Cranking Operative Range

When  $V_{M\_UVLO} \le V_M \le V_{M\_OP}$ , it may be not possible to switch ON a channel that was previously OFF. All channels that are already ON keep the state unless the channels are switched OFF via SPI or via IN pins. An overview of channel behavior according to different  $V_M$  and  $V_{DD}$  supply voltages is shown in Table 7-2, Table 7-3 and Table 7-4 (the tables are valid after a successful power-up).

Table 7-2. Channel Control as Function of V<sub>M</sub> and V<sub>DD</sub>

|                          |                                      | 55                                                                                         |
|--------------------------|--------------------------------------|--------------------------------------------------------------------------------------------|
|                          | $V_{DD} \le V_{DD\_UVLO}$            | $V_{DD} > V_{DD\_UVLO}$                                                                    |
| V <sub>M</sub> ≤ 3V      | Channels cannot be controlled        | Channels can be switched ON and OFF (SPI control)(R <sub>DS(ON)</sub> deviations possible) |
| $3V < V_M \le V_{M\_OP}$ | Channels cannot be controlled by SPI | Channels can be switched ON and OFF (SPI control)(R <sub>DS(ON)</sub> deviations possible) |
| $V_{M} > V_{M\_OP}$      | Channels cannot be controlled by SPI | Channels can be switched ON and OFF                                                        |

Table 7-3. Limp Home Mode as Function of  $\mathbf{V}_{\mathbf{M}}$  and  $\mathbf{V}_{\mathbf{DD}}$ 

|                            | $V_{DD} \le V_{DD\_UVLO}$                           | $V_{DD} > V_{DD\_UVLO}$                             |
|----------------------------|-----------------------------------------------------|-----------------------------------------------------|
| V <sub>M</sub> ≤ 3V        | Not available                                       | Available (R <sub>DS(ON)</sub> deviations possible) |
| $3V < V_{M} \le V_{M\_OP}$ | Available (R <sub>DS(ON)</sub> deviations possible) | Available (R <sub>DS(ON)</sub> deviations possible) |
| $V_{M} > V_{M\_OP}$        | Available                                           | Available                                           |

Table 7-4. SPI Registers and SPI Communication as Function of  $V_{\text{M}}$  and  $V_{\text{DD}}$ 

|                   | $V_{DD} \le V_{DD\_UVLO}$                | $V_{DD} > V_{DD\_UVLO}$             |
|-------------------|------------------------------------------|-------------------------------------|
| SPI Registers     | Reset                                    | Available                           |
| SPI Communication | Not available (f <sub>SCLK</sub> = 0MHz) | Possible (f <sub>SCLK</sub> = 5MHz) |

Submit Document Feedback

#### 7.3.2.1 Modes of Operation

The device has the following operation modes:

- Sleep mode
- Idle mode
- · Active mode
- · Limp Home mode

The transition between operation modes is determined according to following levels and states:

- nSLEEP pin logic level
- · INx pins logic level
- ENx bits state
- · ACT bit state
- EN\_PWM0 and EN\_PWM1 bits state

The state diagram including the possible transitions is shown in Figure 7-5. The behavior of the device as well as some parameters can change according to the operation mode of the device. Also, due to the undervoltage detection circuitry, some changes within the same operation mode can be seen.



Figure 7-5. Mode of Operation State Diagram

The operation mode of the device can be observed by:

- · Status of output channels
- Status of SPI registers
- Current consumption at VDD pin (I<sub>VDD</sub>)
- Current consumption at VM pin (I<sub>VM</sub>)

The default operation mode to switch ON the loads is Active mode. If the device is not in Active mode and a request to switch ON one or more outputs comes (via SPI or via Input pins), the device switches into Active or Limp Home mode, according to nSLEEP pin status.

The channel turn-ON time is as defined by parameter  $t_{ON}$  when the device is in Active mode or in Limp Home mode. In all other cases, adding the transition time required to reach one of the two aforementioned Power Supply modes (as shown in Figure 7-6) is necessary.





Figure 7-6. Mode Transition Timing

Table 7-5 shows the correlation between device operation modes,  $V_M$  and  $V_{DD}$  supply voltages, and state of the most important functions (channel control, SPI communication and SPI registers).

Table 7-5. Device function in Relation to Operation Modes, V<sub>M</sub> and V<sub>DD</sub> Voltages

|                    |               |                                         | <u> </u>                                | · III DD                                                           |                                                   |
|--------------------|---------------|-----------------------------------------|-----------------------------------------|--------------------------------------------------------------------|---------------------------------------------------|
| Modes of Operation | Function      | $V_{M}$ UVLO, $V_{DD} \le V_{DD\_UVLO}$ | $V_{M}$ UVLO, $V_{DD}$ > $V_{DD\_UVLO}$ | V <sub>M</sub> not in UVLO, V <sub>DD</sub> ≤ V <sub>DD_UVLO</sub> | $V_{M}$ not in UVLO, $V_{DD}$<br>> $V_{DD\_UVLO}$ |
|                    | Channels      | Not available                           | Not available                           | Not available                                                      | Not available                                     |
| Sleep              | SPI comm.     | Not available                           | Not available                           | Not available                                                      | Not available                                     |
|                    | SPI registers | Reset                                   | Reset                                   | Reset                                                              | Reset                                             |
|                    | Channels      | Not available                           | Not available                           | Not available                                                      | Not available                                     |
| Idle               | SPI comm.     | Not available                           | Yes                                     | Not available                                                      | Yes                                               |
|                    | SPI registers | Reset                                   | Yes                                     | Reset                                                              | Yes                                               |
|                    | Channels      | Not available                           | Yes                                     | Yes, IN pins only                                                  | Yes                                               |
| Active             | SPI comm.     | Not available                           | Yes                                     | Not available                                                      | Yes                                               |
|                    | SPI registers | Reset                                   | Yes                                     | Reset                                                              | Yes                                               |
|                    | Channels      | Not available                           | Yes, IN pins only                       | Yes, IN pins only                                                  | Yes, IN pins only                                 |
| Limp Home          | SPI comm.     | Not available                           | Yes, read-only                          | Not available                                                      | Yes, read-only                                    |
|                    | SPI registers | Reset                                   | Yes, read-only                          | Reset                                                              | Yes, read-only                                    |

#### 7.3.2.1.1 Power-up

The Power-up condition is satisfied when one of the supply voltages ( $V_M$  or  $V_{DD}$ ) is applied to the device and the INx or nSLEEP pins are set to logic high. If  $V_M$  is above the threshold  $V_{M\_OP}$  or if  $V_{DD}$  is above the UVLO threshold, the internal power-on signal is set.

### 7.3.2.1.2 Sleep mode

When the device is in Sleep mode, all outputs are OFF and the SPI registers are reset, independently from the supply voltages. The current consumption is minimum.

### 7.3.2.1.3 Idle mode

In Idle mode, the current consumption of the device can reach the limits given by parameters  $I_{VDD\_IDLE}$  and  $I_{VM\_IDLE}$ , or by parameter  $I_{IDLE}$  for the whole device.

• The internal voltage regulator is working in this mode.

- · Diagnosis functions are not available.
- The output channels are switched OFF, independently from the supply voltages.
- When V<sub>DD</sub> is available, the SPI registers are working and SPI communication is possible.
- In Idle mode the ERRx bits are not cleared for functional safety reasons.

#### 7.3.2.1.4 Active Mode

Active mode is the normal operation mode of the device when no Limp Home condition is set and driving some or all loads is necessary. Voltage levels of  $V_{DD}$  and  $V_{M}$  influence the behavior as described in Table 7-5. Device current consumption is specified with  $I_{VDD\ ACT}$  and  $I_{VM\_ACT}$  ( $I_{ACT}$  for the whole device).

The device enters Active mode when nSLEEP pin is set to logic high and one of the input pins is set to logic high or one ENx bit is set to 1b

- If ACT bit is set to 0b, the device returns to Idle mode as soon as all inputs pins are set to logic low and ENx bits are set to 0b.
- If ACT is set to 1b, the device remains in Active mode independently of the status of input pins and ENx bits.
- An undervoltage condition on V<sub>DD</sub> supply brings the device into Idle mode, if all input pins are set to logic low.

Even if the registers MAP0 and MAP1 are both set to 00H but one of the input pins INx is set to logic high, the device goes into Active mode.

#### 7.3.2.1.5 Limp Home Mode

The device enters Limp Home mode when nSLEEP pin is logic low and one of the input pins is set to logic high, switching ON the channel connected to the device. SPI communication is possible but only in read-only mode (SPI registers can be read but cannot be written).

- UVRVM is set to 1b
- MODE bits are set to 01b (Limp Home mode)
- TER bit is set to 1b on the first SPI command after entering Limp Home mode. Afterwards the bit works normally.
- · OLON and OLOFF bits are set to 0b
- ERRx bits work normally
- OSMx bits can be read and work normally
- All other registers are set to the default value and cannot be programmed as long as the device is in Limp Home mode

See Table 7-3 for a detailed overview of supply voltage conditions required to switch ON channels 2 and 3 during Limp Home. All other channels are OFF.

A transmission of SPI commands during transition from Active to Limp Home mode or Limp Home to Active mode can result in undefined SPI responses.

#### 7.3.2.2 Reset condition

One of the following three conditions resets the SPI registers to the default value:

- $V_{DD}$  is not present or below the undervoltage threshold  $V_{DD\ UVLO}$
- nSLEEP pin is set to logic low
- A reset command (RST set to 1b) is executed
  - ERRx bits are not cleared by a reset command (for functional safety)

In particular, all channels are switched OFF (if there are no input pin set to logic high) and the Input Mapping configuration is reset.

#### 7.3.3 Power Stage

The DRV81080-Q1 is an eight channels high-side switch. The power stages are built by N-channel MOSFETs. The ON-state resistance  $R_{DS(ON)}$  depends on the supply voltage as well as the junction temperature  $T_{.J}$ .



The supply voltages  $V_{M1}$  and  $V_{M2}$  can be connected to any potential between ground and VM . A charge pump is connected to the output FET gate.

#### 7.3.3.1 Switching Resistive Loads

When switching resistive loads the following switching times and slew rates should be considered.

The default slew rate is  $1.3V/\mu s$ . The SR bit in configuration register 2 can be used to increase the slew rate to  $2.5V/\mu s$ .



Figure 7-7. Switching a Resistive Load

### 7.3.3.2 Inductive Output Clamp

When switching off inductive loads, the voltage across the power switch rises to  $V_{DS\_CL}$  potential, because the inductance intends to continue driving the current. The voltage at output pins is not allowed to go below . The voltage clamping is necessary to prevent device damage.

The following figure shows drawings of the clamp implementation. The maximum allowed load inductance is limited. The clamping structure protects the device in all operative modes (Sleep, Idle, Active, Limp Home).



Figure 7-8. Output Clamp for high-side channel

#### 7.3.3.3 Maximum Load Inductance

During demagnetization of inductive loads, magnetic energy is dissipated in the DRV81080-Q1. Equation 2 and Equation 3 can be used for high-side switches:

(1)

$$E = (V_M - V_{OUTS\_CL}) \times \left[ \frac{V_{OUTS\_CL}}{R_L} \times \ln\left(1 - \frac{R_L \times I_L}{V_{OUTS\_CL}}\right) + I_L \right] \times \frac{L}{R_L}$$
 (2)

$$E = (V_M - V_{OUT\_CL}) \times \left[ \frac{V_{OUT\_CL}}{R_L} \times \ln\left(1 - \frac{R_L \times I_L}{V_{OUT\_CL}}\right) + I_L \right] \times \frac{L}{R_L}$$
(3)

The maximum energy, which is converted into heat, is limited by the thermal design of the component. The E<sub>AR</sub> value provided in Section 6.5 assumes that all channels can dissipate the same energy when the inductances connected to the outputs are demagnetized at the same time.

#### 7.3.3.4 Reverse Current Behavior

During reverse current ( $V_{OUTx\_S} > V_{OUTx\_D}$ ) in high-side configuration or ( $V_{OUTx} > V_{Mx}$ ), the affected channels stay in ON or in OFF state. Furthermore, during applied reverse currents the ERRx bit can be set if the channel is in ON state and the over temperature threshold is reached.

The general functionality (switch ON and OFF, protection, diagnostic) of unaffected channels is not influenced by reverse currents applied to other channels. Parameter deviations are possible especially for the following ones (Over Temperature protection is not influenced):

- Switching capability: t<sub>ON</sub>, t<sub>OFF</sub>, SR<sub>ON</sub>, SR<sub>OFF</sub>
- Protection: I<sub>L\_OCP0</sub>, I<sub>L\_OCP1</sub>
- Diagnostic: V<sub>DS OL</sub>, V<sub>OUT OL</sub>, V<sub>OUT S OL</sub>, I<sub>L OL</sub>

Reliability in Limp Home condition for the unaffected channels is unchanged.

#### Note

No protection mechanism like temperature protection or over load protection is active during applied reverse currents. Reverse currents cause power losses inside the FET, which increase the overall device temperature. This can lead to a switch OFF of unaffected channels due to Over Temperature.

#### 7.3.3.5 Switching Channels in parallel

In case of a short circuit with channels in parallel, it may happen that the two channels switch OFF asynchronously, therefore bringing an additional thermal stress to the channel that switches OFF last. In order to avoid this condition, it is possible to configure in the SPI registers the parallel operation of two neighbour channels (using PAR bits). When operating in this mode, the fastest channel to react to an OverLoad or Over Temperature condition will deactivate also the other channel. The inductive energy that two parallel channels can handle is lower than twice the single channel energy. It is possible to synchronize the following couple of channels together:

- channel 0 and channel 2 → PAR0 set to 1b
- channel 1 and channel 3 → PAR1 set to 1b
- channel 4 and channel 6 → PAR2 set to 1b
- channel 5 and channel 7 → PAR3 set to 1b

The synchronization bits influence only how the channels react to Overcurrent or Over Temperature conditions. Synchronized channels have to be switched ON and OFF individually by the microcontroller.

#### 7.3.3.6 Bulb Inrush Mode (BIM)

Sometimes one or more of the outputs of the device need to drive capacitive loads such as lamps or electronic loads. In such scenarios, after the switch is turned ON, the inrush current can reach the overload current

Copyright © 2025 Texas Instruments Incorporated



threshold, thereby latching the channel OFF. In normal operation the device waits until the microcontroller sends an SPI command to clear the latches (CLRx bits) allowing the channel to turn ON again. Usually this delay is too long to start up the capacitive load.

If the corresponding bit BIMx is set to 1b, if the channel reaches the overload current or the overtemperature threshold and latches OFF, the channel restarts automatically after a time t<sub>INRUSH</sub>, allowing the load to go out of the inrush phase. A time diagram is shown in Figure 7-9. As shown, the counter starts when the channel is switched ON. Every channel switch OFF (independently from the entity controlling the channel) resets BIMx to 0b.

While BIMx bits are set to 1b, ERRx bits can also set to 1b but this doesn't latch the channel OFF.

An internal timer sets the BIMx bits back to 0b after 40ms (parameter t<sub>BIM</sub>) to prevent an excessive thermal stress to the channel, especially in case of short circuit at the output. The device allows a per-channel selection of Bulb Inrush Mode (BIM) to be flexible without any reliability risk.



Figure 7-9. Bulb Inrush Mode (BIM) Operation

### 7.3.3.7 Integrated PWM Generator

The device has two independent integrated PWM generators. Each PWM generator can be assigned to one or more channels, and can be programmed with a different duty cycle and frequency.

Both PWM generators refer to a base frequency fint generated by an internal oscillator. This base frequency can be adjusted using FPWM bits as described below.

**FPWM Bits** Delta to f<sub>INT</sub> 0000b Reserved 0001b -37.2% 0010b -31.9% 0011b -26.9% 0100b -21% -15.5% 0101b 0110b -10.9% 0111b -5.8% 1000b 1001b +4.3%

**Table 7-6. FPWM Settings** 

| Table 7-6. FPWM Settings (continued) |        |  |  |  |
|--------------------------------------|--------|--|--|--|
| 1010b                                | +8.9%  |  |  |  |
| 1011Ь                                | +14%   |  |  |  |
| 1100b                                | +19.5% |  |  |  |
| 1101ь                                | +25.6% |  |  |  |
| 1110b                                | +32.4% |  |  |  |
| 1111h                                | +40%   |  |  |  |

For each PWM generator, four parameters can be set:

- Duty cycle (bits DC0 for PWM Generator 0)
  - 8 bits are available to achieve 0.39% duty cycle resolution
  - When the micro-controller programs a new duty cycle, the PWM generator waits until the previous cycle is completed before using the new duty cycle (this happens also when the duty cycle is either 0% or100% the new duty cycle is taken with the next PWM cycle)
  - The maximum duty cycle achievable is 99.61% (DC0 set to 111111111b). Achieving 100% is possible by setting FREQ0 to 11b.
- Frequency (bits FREQ0, FREQ1, FCTR0 and FCTR1 select the divider for f<sub>INT</sub> to achieve the needed duty cycle)

Table 7-7. PWM Frequency Selection for PWM Generator 0

| FCTR0 | FREQ0 | PWM Frequency                                    |
|-------|-------|--------------------------------------------------|
| 0b    | 00b   | f <sub>INT</sub> /1024 (corresponding to 100Hz)  |
| 0b    | 01b   | f <sub>INT</sub> /512 (corresponding to 200Hz)   |
| 0b    | 10b   | f <sub>INT</sub> /256 (corresponding to 400Hz)   |
| 1b    | 00b   | f <sub>INT</sub> /128 (corresponding to 800Hz)   |
| 1b    | 01b   | f <sub>INT</sub> /64 (corresponding to 1600Hz)   |
| 1b    | 10b   | f <sub>INT</sub> /51.2 (corresponding to 2000Hz) |

Table 7-8. PWM Frequency Selection for PWM Generator 1

| FCTR1 | FREQ1 | PWM Frequency                                    |
|-------|-------|--------------------------------------------------|
| 0b    | 00b   | f <sub>INT</sub> /1024 (corresponding to 100Hz)  |
| 0b    | 01b   | f <sub>INT</sub> /512 (corresponding to 200Hz)   |
| 0b    | 10b   | f <sub>INT</sub> /256 (corresponding to 400Hz)   |
| 1b    | 00b   | f <sub>INT</sub> /128 (corresponding to 800Hz)   |
| 1b    | 01b   | f <sub>INT</sub> /64 (corresponding to 1600Hz)   |
| 1b    | 10b   | f <sub>INT</sub> /51.2 (corresponding to 2000Hz) |

- Channel output control and mapping registers PWM\_OUT and MAP\_PWM
  - Any channel can be mapped to each PWM Generator
  - Together with 2 parallel input having 4 independent PWM groups of channels with low effort from the point of view of micro-controller resources and SPI data traffic is possible.

Figure 7-10 expands the concept shown in adding the PWM Generators.





Figure 7-10. PWM Generator Mapping

### 7.3.4 Protection and Diagnostics

The device supports multiple protection features, discussed in detail in the subsequent sections. The SPI provides diagnosis information about the device and the load status. Each channel diagnosis information is independent from other channels. An error condition on one channel has no influence on the diagnostic of other channels in the device (unless configured to work in parallel, see Section 7.3.3.5 for more details).

When either an Overcurrent or an Over Temperature occurs on one channel, the diagnosis bit ERRx is set accordingly. As described in Section 7.3.4.2 and Section 7.3.4.3, the channel latches OFF and must be reactivated setting corresponding CLRx bit to 1b.

### 7.3.4.1 Undervoltage on V<sub>M</sub>

Between  $V_{M\_UVLO}$  and  $V_{M\_OP}$  the undervoltage mechanism is triggered. If the device is operating and the supply voltage drops below the undervoltage threshold  $V_{M\_UVLO}$ , the logic sets the bit UVRVM to 1b. As soon as the supply voltage  $V_{M}$  is above the minimum voltage operating threshold  $V_{M\_OP}$ , the bit UVRVM is set to 0b after the first Standard Diagnosis readout. Undervoltage condition on VM influences the status of the channels, as described in Section 7.3.2. Figure 7-11 shows the undervoltage behavior.



Figure 7-11. V<sub>M</sub> Undervoltage Behavior

### 7.3.4.2 Overcurrent Protection

The device is protected in case of overcurrent or short circuit of the load. There are two overcurrent thresholds (see Figure 7-12):

- I<sub>L OCP0</sub> between channel switch ON and t<sub>OCPIN</sub>
- I<sub>L OCP1</sub> after t<sub>OCPIN</sub>

The values of  $I_{L\_OCP0}$  and  $I_{L\_OCP1}$  depend on the OCP bit. Every time the channel is switched OFF for a time longer than 2 \*  $t_{SYNC}$  the over load current threshold is set back to  $I_{L\_OCP0}$ .





Figure 7-12. Overcurrent Threshold

In case the load current is higher than I<sub>L OCP0</sub> or I<sub>L OCP1</sub>, after time t<sub>OFF OCP</sub> the over loaded channel is switched OFF and the diagnosis bit ERRx is set. The channel can be switched ON after clearing the protection latch by setting the corresponding CLRx bit to 1b. This bit is set back to 0b internally after de-latching the channel. Please refer to Figure 7-13 for details.



Figure 7-13. Latch OFF at Overcurrent

#### 7.3.4.3 Over Temperature Protection

A temperature sensor is integrated for each channel, causing an overheated channel to switch OFF to prevent damage to the device. The corresponding diagnosis bit ERRx is set (combined with Over Load protection). The channel can be switched ON after clearing the protection latch by setting the corresponding CLRx bit to 1b. This bit is set back to 0b internally after de-latching the channel.

### 7.3.4.4 Over Temperature Warning

If the die temperature exceeds the trip point of the overtemperature warning (T<sub>OTW</sub>), the OTW bit is set in the configuration register 2. The device performs no additional action and continues to function.

When the die temperature falls below the hysteresis point (T<sub>HYS OTW</sub>) of the overtemperature warning, the OTW bit clears automatically.

### 7.3.4.5 Over Temperature and Overcurrent Protection in Limp Home Mode

When the device is in Limp Home mode, channels 2 and 3 can be switched ON using the input pins. In case of Overcurrent, Short Circuit or Over Temperature the channels switch OFF. If the input pins remain logic high, the channels restart with the following timings:

Product Folder Links: DRV81080-Q1

- 10ms (first 8 retries)
- 20ms (following 8 retries)

• 40ms (following 8 retries)

80ms (as long as the input pin remains logic high and the error is still present)

If at any time the input pin is set to logic low for longer than 2\*t<sub>SYNC</sub>, the restart timer is reset. At the next channel activation while in Limp Home mode the timer starts from 10ms again. See Figure 7-14 for details. Overcurrent thresholds behave as described in Section 7.3.4.2.



Figure 7-14. Restart Timer in Limp Home

#### 7.3.4.6 Reverse Polarity Protection

In Reverse Polarity (also known as Reverse Battery) condition, high-side switches, are turned on to reduce power loss. Each ESD diode of the logic and supply pins contributes to total power dissipation. The reverse current through the channels has to be limited by the connected loads. The current through digital power supply (VDD) and input pins has to be limited as well (please refer to Section 6.1).

#### Note

No protection mechanism like temperature protection or current limitation is active during reverse polarity.

#### 7.3.4.7 Over Voltage Protection

In the case of supply voltages between  $V_{M\_SC}$  and  $V_{M\_LD}$  the output MOSFETs are still operational and follow the input pins or the EN bits.

In addition to the output clamp for inductive loads as described in Section 7.3.3.2, there is a clamp mechanism available for over voltage protection for the logic and all channels, monitoring the voltage between VM and GND pins  $(V_{M\ AZ})$ .

#### 7.3.4.8 Output Status Monitor

The device compares each channel  $V_{OUT}$  with  $V_{OSM}$  and sets the corresponding OSMx bits accordingly. The bits are updated every time OSM register is read.

V<sub>OUT</sub> > V<sub>OSM</sub> → OSMx = 1b (high-side channels)

A diagnosis current  $I_{OL}$  in parallel to the power switch can be enabled by programming the IOLx bit, which can be used for Open Load at OFF detection. Each channel has dedicated diagnosis current source. If the diagnosis current  $I_{OL}$  is enabled or if the channel changes state (ON  $\rightarrow$  OFF or OFF  $\rightarrow$  ON) waiting a time  $t_{OSM}$  for a reliable diagnosis is necessary. Enabling  $I_{OL}$  current sources increases the current consumption of the device. Even if an Open Load is detected, the channel is not latched OFF.

See Figure 7-15 for a timing overview (the values of IOLx refer to a channel in normal operation properly connected to the load).

Copyright © 2025 Texas Instruments Incorporated





Figure 7-15. Output Status Monitor timing

Output Status Monitor diagnostic is available when  $V_M = V_{M-NOR}$  and  $V_{DD} \ge V_{DD-UVLO}$ .

Due to the fact that Output Status Monitor checks the voltage level at the outputs in real time, for Open Load in OFF diagnostic synchronizing the reading of OSM register with the OFF state of the channels is necessary.

The following figure shows how Output Status Monitor is implemented at concept level.



Figure 7-16. Output Status Monitor - High-side Channels

In Standard Diagnosis the bit OLOFF represents the OR combination of all OSMx bits for all channels in OFF state which have the corresponding current source I<sub>OL</sub> activated.

When the DISOL bit is 1b, open load detection is disabled by disabling all the I<sub>OL</sub> current sources.

### 7.3.4.9 Open Load Detection in ON State

Each high-side switch and auto-configurable channels used as high-side switch can detect Open Load at ON state, which can be controlled by programming the EN\_OLON bits. Open Load at ON feature is not active by default after a reset. The device compares  $I_{L SX}$  with  $I_{L OL}$  and sets the OLONx bits accordingly:

$$I_{L\_Sx} < I_{L\_OL} \rightarrow OLONx = 1b \text{ if } V_{OUTx\_S} > V_{OUT\_S\_OL}$$

#### 7.3.4.9.1 Open Load at ON - direct channel diagnosis

When EN\_OLON bits are programmed for a specific channel, the internal multiplexer checks for Open Load at ON condition for the selected channel. TI recommends that the channel is ON for at least  $t_{ON}$  before activating the diagnosis. After a time  $t_{OLONSET}$  the corresponding OLONx bit for the selected channel is available. All the other bits in the OLONx register are set to default (0b). The bits are updated every time the register is read.

Submit Document Feedback

When a channel is selected, the corresponding OLONx bit content is also shown in the Standard Diagnosis (bit OLON). In case of several register readouts in sequence, the register content is updated at every read request from microcontroller.



Figure 7-17. Open Load at ON Timings (direct Channels Diagnosis)

#### 7.3.4.9.2 Open Load at ON - diagnosis loop

When EN\_OLON bits are programmed with the value 1010b, the device starts a diagnosis loop where all auto-configurable (when used as high-side switches) channels are checked for Open Load at ON. First the internal logic checks all channels which are directly driven by the micro-controller and not configured to be driven by the internal PWM generator. Then the internal logic checks all channels which are configured to be driven by the internal PWM generator.

- · Diagnosis sequence for channels driven directly by the micro-controller
  - First channel checked: channel 2. TI recommends that the channels are ON at least t<sub>ON</sub> before enabling the diagnosis loop.
  - After a time t<sub>OLONSET</sub> + t<sub>SYNC</sub> the diagnosis for the first channel is completed (OLONx bit is updated)
  - The internal multiplexer is set to the next channel. After a time t<sub>OLONSW</sub> + t<sub>SYNC</sub> the diagnosis is completed (OLONx bit is updated) for the selected channel. This step is repeated for all remaining directly driven channels.
  - If one channel is OFF when the diagnosis is performed, the corresponding OLONx is set to 0b
- Diagnosis sequence for channels driven by the internal PWM Generators
  - These channels are checked only after all channels directly driven by micro-controller are checked
  - Channels mapped to PWM Generator 0 are checked first
  - After a time t<sub>OLONSET</sub> the channel activation (switch ON) is the trigger event to perform Open Load at ON diagnosis for the first channel
  - After a time t<sub>ONMAX</sub> + t<sub>OLONSW</sub> the diagnosis for the first channel is completed (OLONx bit is updated)
  - The internal multiplexer is set to the next channel. After a time t<sub>OLONSW</sub> the diagnosis is completed (OLONx bit is updated) for the currently selected channel. This step is repeated for all remaining PWM generator driven channels.
  - If the channel is in OFF state during the PWM period, the internal logic waits for the ON state to perform the diagnosis. After a time t<sub>ONMAX</sub> + t<sub>OLONSW</sub> the diagnosis for that channel is completed.
  - The minimum ON time for a reliable diagnosis is > t<sub>ONMAX</sub> + t<sub>OLONSW</sub>. If the ON time is < t<sub>ONMAX</sub> + t<sub>OLONSW</sub> the corresponding OLONx is set to 0b.

When the loop finishes, EN\_OLON bits are set back to 1111b (default value) and OLONx bits save the last diagnosis loop result. Starting another diagnosis loop to update the register content is necessary.





Figure 7-18. Open Load at ON Timings (Diagnosis Loop - Channels Driven by Micro-controller)



Figure 7-19. Open Load at ON Timings (Diagnosis Loop - Channels driven by Internal PWM Generators)

#### 7.3.4.9.3 OLON bit

The OLON bit can assume the following values:

- 0b = no Open Load at ON state detected, or the channel is OFF when the diagnosis is performed
- 1b = Open Load at ON state detected

According to the setting of EN OLON, different information are reported in the Standard Diagnosis.

- EN\_OLON set to 0010b to 0111b: The OLON bit shows the Open Load at ON state diagnosis performed on the selected channel. The information is updated at every Standard Diagnosis readout.
- EN\_OLON set to 1010b: the OLON bit shows the OR combination of all bits in OLONx register. The information is updated while the diagnosis loop is running.
- EN\_OLON set to 1111b: the OLON bit shows the result of the latest diagnosis loop performed. Starting another diagnosis loop to update the information is necessary.
- EN\_OLON set to any other value: The OLON bit is set to 0b. These values of EN\_OLON bits are reserved and is not to be used in the application.

#### 7.3.5 SPI Communication

The SPI is a full duplex synchronous serial follower interface, which uses four lines: SDO, SDI, SCLK and nSCS. Data is transferred by the lines SDI and SDO at the rate given by SCLK. The falling edge of nSCS indicates the beginning of an access. Data is sampled in on line SDI at the falling edge of SCLK and shifted out on line SDO at the rising edge of SCLK. Each access must be terminated by a rising edge of nSCS.

A modulo 8/16 counter maintains that data is taken only when a multiple of 8 bit has been transferred after the first 16 bits. Otherwise the TER bit is asserted. In this way the interface provides daisy chain capability with 16 bit as well as with 8 bit SPI devices.

### 7.3.5.1 SPI Signal Description

### 7.3.5.1.1 Chip Select (nSCS)

The microcontroller selects the device by means of the nSCS pin. Whenever the pin is in logic low state, data transfer can take place. When nSCS is in logic high state, any signals at the SCLK and SDI pins are ignored and SDO is forced into a high impedance state.

#### 7.3.5.1.1.1 Logic high to logic low Transition

- The requested information is transferred into the shift register.
- SDO changes from high impedance state to logic high or logic low state depending on the logic OR
  combination between the transmission error flag (TER) and the signal level at pin SDI. This allows to detect a
  faulty transmission even in daisy chain configuration.
- If the device is in Sleep mode, SDO pin remains in high impedance state and no SPI transmission occurs.



Figure 7-20. Combinational Logic for TER bit

Copyright © 2025 Texas Instruments Incorporated

#### 7.3.5.1.1.2 Logic low to logic high Transition

- Command decoding is only done, when after the falling edge of nSCS exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected after the first 16 SCLK pulses. In case of faulty transmission, the transmission error bit (TER) is set and the command is ignored.
- Data from shift register is transferred into the addressed register.

#### 7.3.5.1.2 Serial Clock (SCLK)

This input pin clocks the internal shift register. The serial input (SDI) transfers data into the shift register on the falling edge of SCLK while the serial output (SDO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in logic low state whenever chip select nSCS makes any transition, otherwise the command may be not accepted.

#### 7.3.5.1.3 Serial Input (SDI)

Serial input data bits are shift-in at this pin, the most significant bit first. SDI information is read on the falling edge of SCLK. The input data consists of two parts, control bits followed by data bits.

#### 7.3.5.1.4 Serial Output (SDO)

Data is shifted out serially at this pin, the most significant bit first. SDO is in high impedance state until the nSCS pin goes to logic low state. New data appears at the SDO pin following the rising edge of SCLK.

### 7.3.5.2 Daisy Chain Capability

The SPI provides daisy chain capability. In this configuration several devices are activated by the same nSCS signal MCSN. The SDI line of one device is connected with the SDO line of another device, to build a chain. The end of the chain is connected to the output and input of the commander device, M-SDO and M-SDI respectively. The commander device provides the clock M-SCLK which is connected to the SCLK line of each device in the chain.



Figure 7-21. Daisy Chain Configuration

In the SPI block of each device, there is one shift register where each bit from SDI line is shifted in each SCLK. The bit shifted out occurs at the SDO pin. After sixteen SCLK cycles, the data transfer for one device is finished.

In single chip configuration, the nSCS line must turn logic high to make the device acknowledge the transferred data. In daisy chain configuration, the data shifted out at device 1 has been shifted in to device 2. When using three devices in daisy chain, several multiples of 8 bits have to be shifted through the devices (depending on how many devices with 8 bit SPI and how many with 16 bit SPI). After that, the MCSN line must turn logic high.

Product Folder Links: DRV81080-Q1

#### 7.3.5.3 SPI Protocol

The relationship between SDI and SDO content during SPI communication is shown in Figure 7-22. SDI line represents the frame sent from the microcontroller and SDO line is the answer provided by the device.



Figure 7-22. Relationship Between SDI and SDO During SPI Communication

The SPI protocol provides the answer to a command frame only with the next transmission triggered by the microcontroller. Although the biggest majority of commands and frames implemented in the device can be decoded without the knowledge of what happened before, considering what the microcontroller sent in the previous transmission to decode the response frame completely is advisable. The sequence of commands to read and write the content of a register looks as follows:



Figure 7-23. Register content sent back to microcontroller

There are 3 special situations where the frame sent back to the microcontroller is not related directly to the previous received frame:

- In case an error in transmission happened during the previous frame (for instance, the clock pulses were not multiple of 8 with a minimum of 16 bits), shown below.
- When the logic supply comes out of Power-On reset condition or after a Software Reset, as shown below.
- · In case of command syntax errors
  - write command starting with 11b instead of 10b
  - read command starting with 00b instead of 01b
  - read or write commands on registers which are reserved or not used



Figure 7-24. Response After a Error in Transmission



Figure 7-25. Response After Coming Out Of Power-On Reset at V<sub>DD</sub>





Figure 7-26. Response After a Command Syntax Error

A summary of all possible SPI commands is presented below, including the answer that the device sends back at the next transmission.

Table 7-9. SPI Command summary

| Requested Operation     | Frame sent to SDI pin                                                                                                 | Frame received from SDO pin with the next command                                                                  |  |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Read Standard Diagnosis | 0xxxxxxxxxxxx01b (xxxxxxxxxxxb = don 't care)                                                                         | 0dddddddddddddd (Standard Diagnosis)                                                                               |  |  |  |  |
| Write 10 bit register   | 10pppprrrrrrrrrb where: ppppb = register address ADDR0, rrrrrrrrrb = new register content                             | 0dddddddddddddd (Standard Diagnosis)                                                                               |  |  |  |  |
| Read 10 bit registers   | 01ppppxxxxxxxxx10b where: ppppb = register address ADDR0, xxxxxxxxxb = don't care                                     | 10pppprrrrrrrrb where: ppppb = register address ADDR0c, rrrrrrrrrb = register content                              |  |  |  |  |
| Write 8 bit register    | 10ppppqqrrrrrrrb where: ppppb = register address ADDR0, qqb = register address ADDR1, rrrrrrrb = new register content | 0dddddddddddddd (Standard Diagnosis)                                                                               |  |  |  |  |
| Read 8 bit registers    | 01pppppqqxxxxxx10b where: ppppb = register address ADDR0, qqb = register address ADDR1, xxxxxxb = don't care          | 10ppppqqrrrrrrrb where: ppppb = register address ADDR0c, qqb = register address ADDR1, rrrrrrrb = register content |  |  |  |  |

"p" = address bits for ADDR0 field, "q" = address bit for ADDR1 field, "r" = register content, "d" = diagnostic bit

#### 7.3.5.4 SPI Registers

All registers except PWM0 and PWM1 have the following structure -

| 15             | 14             | 13 | 12  | 11  | 10 | 9   | 8   | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 | Default |
|----------------|----------------|----|-----|-----|----|-----|-----|---|---|---|-----|---|---|---|---|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | ADI | DR0 |    | ADI | DR1 |   |   |   | DAT | A |   |   |   | XXXXH   |

#### PWM0 and PWM1 registers have the following structure -

| 15             | 14             | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5    | 4 | 3 | 2 | 1 | 0 | Default |
|----------------|----------------|----|-----|-----|----|---|---|---|---|------|---|---|---|---|---|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | ADI | DR0 |    |   |   |   |   | DATA | A |   |   |   |   | XXXXH   |

All registers with addresses not mentioned in subsequent sections have to be considered as reserved. Read operations performed on those registers return the Standard Diagnosis. The column Default indicates the content of the register (8 bits) after a reset.

The LOCK bits in configuration register 2 can be used to lock register settings from unintended SPI writes.

- Write 110b to lock the settings by ignoring further register writes except to LOCK bits and CLRx bits. Writing any sequence other than 110b has no effect when unlocked.
- Write 011b to unlock all registers. Writing any sequence other than 011b has no effect when locked.

## 7.3.5.4.1 Standard Diagnosis Register

# Table 7-10. Standard Diagnosis Register

| 15 | 14    | 13 | 12 | 11 | 10  | 9        | 8     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Default |
|----|-------|----|----|----|-----|----------|-------|------|------|------|------|------|------|------|------|---------|
| 0  | UVRVM | 0  | МО | DE | TER | OL<br>ON | OLOFF | ERR7 | ERR6 | ERR5 | ERR4 | ERR3 | ERR2 | ERR1 | ERR0 | 5800h   |

## **Table 7-11. Standard Diagnosis Register Description**

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                            |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UVRVM | 14    | R    | VM Undervoltage monitor  Ob: No undervoltage condition on VM detected  Ib (default): There was at least one VM Undervoltage condition since last Standard Diagnosis readout                                                                                                                                                                            |
| MODE  | 12-11 | R    | Mode of operation monitor  - 00b: Reserved  - 01b: Limp Home Mode  - 10b: Active Mode  - 11b (default): Idle Mode                                                                                                                                                                                                                                      |
| TER   | 10    | R    | Transmission error  Ob: Previous transmission was successful (modulo 16 + n*8 clocks received, where n = 0, 1, 2)  1b (default): Previous transmission failed. The first frame after a reset is TER set to 1b and the INST register. The second frame is the Standard Diagnosis with TER set to 0b (if there was no fail in the previous transmission) |
| OLON  | 9     | R    | Open Load at ON State diagnosis  Ob (default): No Open Load at ON detected  Discopen Load at ON detected                                                                                                                                                                                                                                               |
| OLOFF | 8     | R    | Open load in OFF diagnosis  Ob (default): All channels in OFF state (which have IOLx bit set to 1b) haveV <sub>OUT_S</sub> < V <sub>OSM</sub> 1b: At least one channel in OFF state (with IOLx bit set to 1b) hasV <sub>OUT_S</sub> < V <sub>OSM</sub> Channels in ON state are not considered.                                                        |
| ERRx  | 7-0   | R    | Overload / Over temperature Diagnosis of Channel x  - 0b (default): No failure detected  - 1b: Over temperature or overload                                                                                                                                                                                                                            |



#### 7.3.5.4.2 Output control register

## **Table 7-12. Output Control Register**

| 15    | 14    | 13 | 12   | 11 | 10 | 9 | 8 | 7    | 6    | 5    | 4      | 3    | 2    | 1        | 0    | Default |
|-------|-------|----|------|----|----|---|---|------|------|------|--------|------|------|----------|------|---------|
| R = 0 | R = 1 |    | 00   | 00 |    | 0 | ^ | EN7  | EN6  | EN5  | EN4    | EN3  | EN2  | EN1      | EN0  | 00h     |
| W = 1 | W = 0 |    | 0000 |    |    |   | U | EIN/ | LINO | EINS | □ □IN4 | EINS | LINZ | □ □ IN I | LINU | 0011    |

### **Table 7-13. Output Control Register Description**

| Field | Bits | Туре | Description                                                                |
|-------|------|------|----------------------------------------------------------------------------|
| ENx   | 7-0  | RW   | Output x control register  Ob (default): Output x is OFF  Di: Output is ON |

### 7.3.5.4.3 Bulb Inrush Mode Register

### Table 7-14. Bulb Inrush Mode Register

| 15             | 14             | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Default |
|----------------|----------------|----|----|----|----|---|---|------|------|------|------|------|------|------|------|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 00 | 00 |    | 0 | 1 | ВІМ7 | BIM6 | BIM5 | BIM4 | вім3 | BIM2 | BIM1 | BIM0 | 00h     |

### Table 7-15. Bulb Inrush Mode Register Description

|       |      |      | , <u>-</u>                                                                                                                             |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Field | Bits | Туре | Description                                                                                                                            |
| ВІМх  | 7-0  | RW   | Bulb Inrush Mode register  • 0b (default): Output latches OFF in case of errors  • 1b: Output restarts automatically in case of errors |

#### 7.3.5.4.4 Input 0 Mapping Register

#### Table 7-16. Input 0 Mapping Register

|     |     |    |      |    |    |   |   |          |          | Pat 0   | <u> </u> | 109.010. |          |           |          |         |
|-----|-----|----|------|----|----|---|---|----------|----------|---------|----------|----------|----------|-----------|----------|---------|
| 15  | 14  | 13 | 12   | 11 | 10 | 9 | 8 | 7        | 6        | 5       | 4        | 3        | 2        | 1         | 0        | Default |
| R=  | R=  |    |      |    |    |   |   |          |          |         |          |          |          |           |          |         |
| 0   | 1   |    | 0001 |    |    |   | 0 | MAP07    | MAP06    | MAP05   | MAP04    | MAP03    | MAP02    | MAP01     | MAP00    | 04h     |
| W = | W = |    | 0001 |    |    |   | U | IVIAI OI | IVIAI 00 | IVIA 03 | IVIAI 04 | IVIAI 03 | IVIAI UZ | I WICH UT | IVIAI 00 | 0-411   |
| 1   | 0   |    |      |    |    |   |   |          |          |         |          |          |          |           |          |         |

### Table 7-17. Input 0 Mapping Register Description

| Field | Bits | Туре | Description                                                                                                                                                                                                |
|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAP0x | 7-0  | RW   | Input pin 0 Mapping register  • 0b (default): Output x is not connected to the input pin 0  • 1b: The output is connected to the input pin  Note: Channel 2 has the corresponding bit set to 1b by default |

#### 7.3.5.4.5 Input 1 Mapping Register

### Table 7-18. Input 1 Mapping Register

|     |     |    |      |    |    |    |   |          |          | •        |           |          |           |           |          |         |
|-----|-----|----|------|----|----|----|---|----------|----------|----------|-----------|----------|-----------|-----------|----------|---------|
| 15  | 14  | 13 | 12   | 11 | 10 | 9  | 8 | 7        | 6        | 5        | 4         | 3        | 2         | 1         | 0        | Default |
| R=  | R=  |    |      |    |    |    |   |          |          |          |           |          |           |           |          |         |
| 0   | 1   |    | 0001 |    |    | 0. | 1 | MAP17    | MAP16    | MAP15    | MAP14     | MAP13    | MAP12     | MAP11     | MAP10    | 08h     |
| W = | W = |    | 0001 |    |    |    |   | IVIZI 17 | IVIAI 10 | IVIAI 13 | IVIZII 14 | IVIAI 13 | IVI/AI 12 | IVIZA I I | IVIAI 10 | 0011    |
| 1   | 0   |    |      |    |    |    |   |          |          |          |           |          |           |           |          |         |

### Table 7-19. Input 1 Mapping Register Description

| Field | Bits | Туре | Description                                                    |
|-------|------|------|----------------------------------------------------------------|
| MAP1x | 7-0  | RW   | Input pin 1 Mapping register                                   |
|       |      |      | 0b (default): Output x is not connected to the input pin 1     |
|       |      |      | 1b: The output is connected to the input pin                   |
|       |      |      | Note: Channel 3 has the corresponding bit set to 1b by default |

#### 7.3.5.4.6 Input Status Monitor Register

This is the first register transmitted after a reset of the logic

Table 7-20. Input Status Monitor Register

|    |    |    |      |    |    |   |     |   |   |      |   | _ |       |       |     |         |
|----|----|----|------|----|----|---|-----|---|---|------|---|---|-------|-------|-----|---------|
| 15 | 14 | 13 | 12   | 11 | 10 | 9 | 8   | 7 | 6 | 5    | 4 | 3 | 2     | 1     | 0   | Default |
| 0  | 1  |    | 0001 |    | 10 |   | TER |   | F | RSVD |   |   | INST1 | INST0 | 00h |         |

### **Table 7-21. Input Status Monitor Register Description**

| Field | Bits | Туре | Description                                                                                                                                                           |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TER   | 7    | R    | <ul> <li>0b: Previous transmission was successful (modulo 16 + n*8 clocks received, where n = 0, 1, 2)</li> <li>1b (default): Previous transmission failed</li> </ul> |
| RSVD  | 6-2  | R    | Reserved                                                                                                                                                              |
| INST1 | 1    | R    | <ul><li> 0b (default): IN1 pin is set to logic low</li><li> 1b: IN1 pin is set to logic high</li></ul>                                                                |
| INST0 | 0    | R    | <ul><li> 0b (default): IN0 pin is set to logic low</li><li> 1b: IN0 pin is set to logic high</li></ul>                                                                |

Copyright © 2025 Texas Instruments Incorporated



#### 7.3.5.4.7 Open Load Current Control Register

#### Table 7-22. Open Load Current Control Register

| 15             | 14             | 13 | 12   | 11 | 10 | 9 | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Default |
|----------------|----------------|----|------|----|----|---|---|------|------|------|------|------|------|------|------|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 0010 |    |    |   | ) | IOL7 | IOL6 | IOL5 | IOL4 | IOL3 | IOL2 | IOL1 | IOL0 | 00h     |

#### Table 7-23. Open Load Current Control Register Description

| Field B | Bits       | Туре | Description                                                                                                                          |
|---------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| IOLx 7- | <b>'-0</b> | RW   | <ul> <li>0b (default): IOL current source for channel x not enabled</li> <li>1b: IOL current source for channel x enabled</li> </ul> |

#### 7.3.5.4.8 Output Status Monitor Register

#### Table 7-24. Output Status Monitor Register

| 15 | 14 | 13   | 12 | 11 | 10 | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1   | 0 | Default |
|----|----|------|----|----|----|------|------|------|------|------|------|------|------|-----|---|---------|
| 0  | 1  | 0010 |    | 0  | 1  | OSM7 | OSM6 | OSM5 | OSM4 | OSM3 | OSM2 | OSM1 | OSM0 | 00h |   |         |

### Table 7-25. Output Status Monitor Register Description

| Field | Bits | Туре | Description                                                                                                                                              |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSMx  | 7-0  | R    | <ul> <li>0b (default): For channel x,V<sub>OUT_S</sub> &lt; V<sub>OSM</sub></li> <li>1b: For channel x,V<sub>OUT_S</sub> &gt; V<sub>OSM</sub></li> </ul> |

### 7.3.5.4.9 Open Load at ON Register

Submit Document Feedback

This feature is not active for channels configured as Low-Side switches.

#### Table 7-26. Open Load at ON Register

| _ |       |       |      |            |  |    |   |   |       |       |       |       | g.010. |       |       |       |         |
|---|-------|-------|------|------------|--|----|---|---|-------|-------|-------|-------|--------|-------|-------|-------|---------|
|   | 15    | 14    | 13   | 3 12 11 10 |  | 10 | 9 | 8 | 7     | 6     | 5     | 4     | 3      | 2     | 1     | 0     | Default |
|   | R = 0 | R = 1 |      |            |  |    |   |   |       |       |       |       |        |       |       |       |         |
|   | W =   | W =   | 0010 |            |  |    | 1 | 0 | OLON7 | OLON6 | OLON5 | OLON4 | OLON3  | OLON2 | OLON1 | OLON1 | 00h     |
|   | 1     | 0     |      |            |  |    |   |   |       |       |       |       |        |       |       |       |         |

## Table 7-27. Open Load at ON Register Description

| Field | Bits | Туре | Description                                                                                                                    |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------|
| OLONx | 7-0  | R    | <ul> <li>0b (default): normal operation or diagnosis performed on channel OFF</li> <li>1b: Open Load at ON detected</li> </ul> |

### 7.3.5.4.10 EN\_OLON Register

## Table 7-28. EN\_OLON Register

| 15    | 14    | 13   | 3 12 11 10 9 8 |  |  |   |   | 7 | 6   | 5  | 4 | 3 | 2    | 1    | 0 | Default |
|-------|-------|------|----------------|--|--|---|---|---|-----|----|---|---|------|------|---|---------|
| R = 0 | R = 1 |      | 0010           |  |  |   |   |   |     |    |   |   |      |      |   |         |
| W =   | W =   | 0010 |                |  |  | 1 | 1 |   | RS' | VD |   |   | EN_C | DLON |   | 0Fh     |
| 1     | 0     |      |                |  |  |   |   |   |     |    |   |   |      |      |   |         |

Table 7-29. EN\_OLON Register Description

| Field   | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSVD    | 7-4  | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EN_OLON | 3-0  | RW   | <ul> <li>0000b: reserved</li> <li>0001b: Open Load at ON diagnostic active on channel 2</li> <li>0011b: Open Load at ON diagnostic active on channel 3</li> <li>0100b: Open Load at ON diagnostic active on channel 4</li> <li>0101b: Open Load at ON diagnostic active on channel 5</li> <li>0110b: Open Load at ON diagnostic active on channel 6</li> <li>0111b: Open Load at ON diagnostic active on channel 7</li> <li>1000b: reserved</li> <li>1001b: reserved</li> <li>1010b: Open Load at ON diagnosis loop start</li> <li>1011b: reserved</li> <li>1100b: reserved</li> <li>1110b: reserved</li> <li>1111b: reserved</li> <li>1111b: Open Load at ON diagnostic not active</li> </ul> |

### 7.3.5.4.11 Configuration Register

### Table 7-30. Configuration Register

| 15             | 14             | 13 | 12 | 11  | 10 | 9  | 8 | 7   | 6   | 5     | 4   | 3    | 2    | 1    | 0    | Default |
|----------------|----------------|----|----|-----|----|----|---|-----|-----|-------|-----|------|------|------|------|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 00 | )11 |    | 00 | 0 | ACT | RST | DISOL | ОСР | PAR3 | PAR2 | PAR1 | PAR0 | 00h     |

### Table 7-31. Configuration Register Description

| Field | Bits | Туре | Description                                                                                                                      |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------|
| ACT   | 7    | RW   | 0b (default): Normal operation or device leaves Active Mode     1b: Device enters Active Mode                                    |
| RST   | 6    | RW   | <ul><li> 0b (default): Normal operation</li><li> 1b: Execute Reset command (self clearing)</li></ul>                             |
| DISOL | 5    | RW   | <ul><li>0b (default): Open load at OFF detection is enabled</li><li>1b: Open load at OFF detection is disabled</li></ul>         |
| ОСР   | 4    | RW   | <ul> <li>0b (default): Overcurrent protection current profile 1</li> <li>1b: Overcurrent protection current profile 2</li> </ul> |
| PAR3  | 3    | RW   | <ul> <li>0b (default): Normal operation</li> <li>1b: Channel 5 and 7 have Over Load and Over Temperature synchronized</li> </ul> |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



## Table 7-31. Configuration Register Description (continued)

|      |   |    | , • • • • • • • • • • • • • • • • • • •                                                                 |
|------|---|----|---------------------------------------------------------------------------------------------------------|
| PAR2 | 2 | RW | Ob (default): Normal operation     1b: Channel 4 and 6 have Over Load and Over Temperature synchronized |
| PAR1 | 1 | RW | 0b (default): Normal operation     1b: Channel 1 and 3 have Over Load and Over Temperature synchronized |
| PAR0 | 0 | RW | 0b (default): Normal operation     1b: Channel 0 and 2 have Over Load and Over Temperature synchronized |

### 7.3.5.4.12 Output Clear Latch Register

### Table 7-32. Output Clear Latch Register

| 15             | 14             | 13 | 12   | 11 | 10 | 9 | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | Default |
|----------------|----------------|----|------|----|----|---|---|------|------|------|------|------|------|------|------|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 0011 |    |    |   | 1 | CLR7 | CLR6 | CLR5 | CLR4 | CLR3 | CLR2 | CLR1 | CLR0 | 00h     |

#### Table 7-33. Output Clear Latch Register Description

| Field | Bits | Туре | Description                                                                          |
|-------|------|------|--------------------------------------------------------------------------------------|
| CLRx  | 7-0  | RW   | Ob (default): Normal operation     1b: Clear the error latch for the selected output |

#### 7.3.5.4.13 FPWM Register

### Table 7-34. FPWM Register

| 15             | 14             | 13 | 12 | 11  | 10 | 9  | 8 | 7 | 6  | 5  | 4 | 3     | 2     | 1           | 0           | Default |
|----------------|----------------|----|----|-----|----|----|---|---|----|----|---|-------|-------|-------------|-------------|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 00 | )11 |    | 10 | ) |   | FP | WM |   | FCTR1 | FCTR0 | EN_PW<br>M1 | EN_PW<br>M0 | 80h     |

### **Table 7-35. FPWM Register Description**

| Field | Bits | Туре | Description                                                                          |
|-------|------|------|--------------------------------------------------------------------------------------|
| FPWM  | 7-4  | RW   | 0000b: Reserved                                                                      |
|       |      |      | 0001b: base frequency f <sub>INT</sub> - 37.2%                                       |
|       |      |      | 0010b: base frequency f <sub>INT</sub> - 31.9%                                       |
|       |      |      | 0011b: base frequency f <sub>INT</sub> - 26.9%                                       |
|       |      |      | • 0100b: base frequency f <sub>INT</sub> - 21.0%                                     |
|       |      |      | 0101b: base frequency f <sub>INT</sub> - 15.5%                                       |
|       |      |      | 0110b: base frequency f <sub>INT</sub> - 10.9%                                       |
|       |      |      | 0111b: base frequency f <sub>INT</sub> - 5.8%                                        |
|       |      |      | 1000b (default): base frequency f <sub>INT</sub>                                     |
|       |      |      | 1001b: base frequency f <sub>INT</sub> + 4.3%                                        |
|       |      |      | 1010b: base frequency f <sub>INT</sub> + 8.9%                                        |
|       |      |      | 1011b: base frequency f <sub>INT</sub> + 14.0%                                       |
|       |      |      | 1100b: base frequency f <sub>INT</sub> + 19.5%                                       |
|       |      |      | 1101b: base frequency f <sub>INT</sub> + 25.6%                                       |
|       |      |      | 1110b: base frequency f <sub>INT</sub> + 32.4%                                       |
|       |      |      | • 1111b: base frequency f <sub>INT</sub> + 40%                                       |
| FCTR1 | 3    | RW   | 0b: PWM frequency of PWM generator 1 is 100 or 200 or 400Hz determined by FREQ1 bits |
|       |      |      | 1b: PWM frequency of PWM generator 1 is 800 or 1600 or 2000Hz determined by FREQ1    |
|       |      |      | bits                                                                                 |



#### **Table 7-35. FPWM Register Description (continued)**

|         |   |    | o i ooi i i iim i ogiotoi 2000. piion (ooiimiaoa,                                                                                                                                                        |
|---------|---|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCTR0   | 2 | RW | <ul> <li>0b: PWM frequency of PWM generator 0 is 100 or 200 or 400Hz determined by FREQ0 bits</li> <li>1b: PWM frequency of PWM generator 0 is 800 or 1600 or 2000Hz determined by FREQ0 bits</li> </ul> |
| EN_PWM1 | 1 | RW | 0b (default): PWM Generator 1 not active     1b: PWM Generator 1 is active                                                                                                                               |
| EN_PWM0 | 0 | RW | 0b (default): PWM Generator 0 not active     1b: PWM Generator 0 is active                                                                                                                               |

### 7.3.5.4.14 PWM0 Configuration Register

### Table 7-36. PWM0 Configuration Register

| 15             | 14             | 13 | 12   | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | Default |
|----------------|----------------|----|------|----|----|---|----|---|---|---|---|-----|---|---|---|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 0100 |    |    |   | Q0 |   |   |   | Г | DC0 |   |   |   | 000h    |

## Table 7-37. PWM0 Configuration Register Description

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                           |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREQ0 | 9-8  | RW   | <ul> <li>00b (default): Internal clock divided by 1024 or 128 depending on FCTR0</li> <li>01b: Internal clock divided by 512 or 64 depending on FCTR0</li> <li>10b: Internal clock divided by 256 or 51.2 depending on FCTR0</li> <li>11b: 100% duty cycle</li> </ul> |
| DC0   | 7-0  | RW   | <ul><li>00000000b: PWM generator is OFF</li><li>11111111b: PWM generator is ON (99.61% duty cycle)</li></ul>                                                                                                                                                          |

### 7.3.5.4.15 PWM1 Configuration Register

### Table 7-38. PWM1 Configuration Register

| 15             | 14             | 13   | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | Default |
|----------------|----------------|------|----|----|----|-----|----|---|---|---|---|-----|---|---|---|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 | 0101 |    |    |    | FRE | Q1 |   |   |   | [ | DC1 |   |   |   | 000h    |

## Table 7-39. PWM1 Configuration Register Description

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                           |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREQ1 | 9-8  | RW   | <ul> <li>00b (default): Internal clock divided by 1024 or 128 depending on FCTR1</li> <li>01b: Internal clock divided by 512 or 64 depending on FCTR1</li> <li>10b: Internal clock divided by 256 or 51.2 depending on FCTR1</li> <li>11b: 100% duty cycle</li> </ul> |
| DC1   | 7-0  | RW   | <ul> <li>00000000b: PWM generator is OFF</li> <li>11111111b: PWM generator is ON (99.61% duty cycle)</li> </ul>                                                                                                                                                       |

### 7.3.5.4.16 PWM\_OUT Register

#### Table 7-40. PWM OUT Register

|    |    |    |    |    |    |   |   |   |   | _ | - 3 |   |   |   |   |         |
|----|----|----|----|----|----|---|---|---|---|---|-----|---|---|---|---|---------|
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 | Default |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



Table 7-40. PWM\_OUT Register (continued)

| 1     |         | I I  | 1  | 1    | . —  |      |      |      |      |       | 1    | 1   |  |
|-------|---------|------|----|------|------|------|------|------|------|-------|------|-----|--|
| R = ( | R = 1   | 1001 | 00 | PWM_ | PWM_ | PWM_ | PWM_ | PWM_ | PWM_ | PWM_O | PWM_ | 004 |  |
| W = ' | 1 W = 0 | 1001 | 00 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | UT1   | OUT0 | 00h |  |

Table 7-41. PWM\_OUT Register Description

| Field    | Bits | Туре | Description                                                                                                                                     |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM_OUTx | 7-0  | RW   | <ul> <li>0b (default): Output x is not driven by one of the two PWM Generators</li> <li>1b: Output x is connected to a PWM generator</li> </ul> |

### 7.3.5.4.17 MAP\_PWM Register

Setting the PWM\_OUT register to activate the PWM Generator control for the outputs is necessary.

### Table 7-42. MAP\_PWM Register

| 15             | 14             | 13 | 12 | 11 | 10 | 9  | 8 | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            | Default |
|----------------|----------------|----|----|----|----|----|---|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------|
| R = 0<br>W = 1 | R = 1<br>W = 0 |    | 10 | 01 |    | 01 |   | MAP_P<br>WM7 | MAP_<br>PWM6 | MAP_P<br>WM5 | MAP_<br>PWM4 | MAP_P<br>WM3 | MAP_P<br>WM2 | MAP_P<br>WM1 | MAP_P<br>WM0 | 00h     |

## Table 7-43. MAP\_PWM Register Description

| Field    | Bits | Туре | Description                                                                                                                      |
|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------|
| MAP_PWMx | 7-0  | RW   | <ul> <li>0b (default): Output x is connected to PWM generator 0</li> <li>1b: Output x is connected to PWM generator 1</li> </ul> |

#### 7.3.5.4.18 Configuration 2 Register

#### Table 7-44. Configuration 2 Register

| _ |                |                |    |    |     |    |    |   |   |        |      |    |     |     |       |    |         |
|---|----------------|----------------|----|----|-----|----|----|---|---|--------|------|----|-----|-----|-------|----|---------|
|   | 15             | 14             | 13 | 12 | 11  | 10 | 9  | 8 | 7 | 6      | 5    | 4  | 3   | 2   | 1     | 0  | Default |
|   | R = 0<br>W = 1 | R = 1<br>W = 0 |    | 10 | 010 |    | 00 | ) | 1 | LOCK[2 | 2:0] | RS | SVD | OTW | OLMAX | SR | 60h     |

#### Table 7-45. Configuration Register Description

|           |      | 145107 | +3. Comiguration Register Description                                                                                                                                                                                                                                                         |
|-----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field     | Bits | Туре   | Description                                                                                                                                                                                                                                                                                   |
| LOCK[2:0] | 7-5  | RW     | Write 110b to lock the settings by ignoring further register writes except to LOCK bits and CLRx bits. Writing any sequence other than 110b has no effect when unlocked. Write 011b to this register to unlock all registers. Writing any sequence other than 011b has no effect when locked. |
| RSVD      | 4-3  | R      | Reserved                                                                                                                                                                                                                                                                                      |
| отw       | 2    | R      | Overtemperature Warning  • 0b (default): No Overtemperature event  • 1b: Overtemperature event                                                                                                                                                                                                |
| OLMAX     | 1    | RW     | Sets Open Load at ON Diagnosis waiting time before mux activation  • 0b (default): t <sub>ONMAX</sub> = 60μs  • 1b: t <sub>ONMAX</sub> = 80μs                                                                                                                                                 |
| SR        | 0    | RW     | Sets output slew rate  • 0b (default): 1.3V/µs slew rate  • 1b: 2.5V/µs slew rate                                                                                                                                                                                                             |

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The device is primarily used to drive relays, lamps, LEDs and control motors in Automotive and Industrial applications.



## 8.1.1 Suggested External Components

Table 8-1 lists the recommended external components for the device.

**Table 8-1. Suggested External Components** 

| Description                                           | Value   | Purpose                                                                                                                                  |
|-------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| Resistors in series with IN0, IN1 and nSLEEP pins     | 4.7kΩ   | Protection of the microcontroller during over voltage and reverse polarity.  Also to maintain output channels OFF during loss of ground. |
| Resistors in series with nSCS, SCLK, SDI and SDO pins | 470Ω    | Protection of the microcontroller during over voltage and reverse polarity                                                               |
| Resistor in series with VDD pin                       | 100Ω    | Logic supply voltage filtering                                                                                                           |
| Bypass capacitor on VDD pin                           | 100nF   | Logic supply voltage filtering                                                                                                           |
| Bypass capacitor on VM pin                            | 68nF    | Battery voltage filtering                                                                                                                |
| TVS diode on VM pin                                   | TVS3300 | Protection of device during overvoltage                                                                                                  |
| Capacitor on each OUT pin (optional)                  | 10nF    | Protection of the device against ESD and BCI                                                                                             |

### 8.1.2 Application Plots



Figure 8-1. Output Turn-ON/OFF from IN0 pin

# 8.2 Typical Application

The following figure shows the application schematic.



Figure 8-2. Application Schematic



### 8.3 Layout

#### 8.3.1 Layout Guidelines

- The VM pin should be bypassed to GND using low-ESR ceramic bypass capacitor with a recommended value of 68nF rated for VM. The capacitor should be placed as close to the VM pin as possible with a thick trace or ground plane connection to the device GND pin.
- Bypass the VDD pin to ground with a low-ESR ceramic capacitor. A value of 100nF rated for 6.3V is recommended. Place this bypassing capacitor as close to the pin as possible.
- In general, inductance between the power supply pins and decoupling capacitors must be avoided.
- Connect series resistors between IN0, IN1, nSLEEP, nSCS, SCLK, SDI, SDO and VDD pins of the device and corresponding pins of the microcontroller. The recommended values of the resistors are shown in Section 7.3.
- The thermal PAD of the package must be connected to system ground.
  - TI recommends to use a big unbroken single ground plane for the whole system / board. The ground plane can be made at bottom PCB layer.
  - To minimize the impedance and inductance, the traces from ground pins are as short and wide as
    possible, before connecting to bottom layer ground plane through vias.
  - Multiple vias are suggested to reduce the impedance.
  - Try to clear the space around the device as much as possible especially at bottom PCB layer to improve the heat spreading.
  - Single or multiple internal ground planes connected to the thermal PAD also helps spreading the heat and reduce the thermal resistance.

#### 8.3.2 Package Footprint Compatibility

The PWP0024T package of the device is footprint compatible with other SO-24 packages used in the industry, as shown in Figure 8-3 and Figure 8-4.



Figure 8-3. PWP0024T on another SO-24 PCB Pad, Pink: TI PWP0024T leads, Blue: other SO-24 PCB Pad



Figure 8-4. SO-24 on PWP0024T PCB Pad, White: other SO-24 leads, Green: TI PWP0024T PCB Pad



### 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop designs are listed below.

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| DRV81080QPWPRQ1       | Active     | Production    | HTSSOP (PWP)   24 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 81080Q1          |
| DRV81080QPWPRQ1.A     | Active     | Production    | HTSSOP (PWP)   24 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 81080Q1          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Oct-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV81080QPWPRQ1 | HTSSOP          | PWP                | 24 | 3000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Oct-2025



#### \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | DRV81080QPWPRQ1 | HTSSOP       | PWP             | 24   | 3000 | 353.0       | 353.0      | 32.0        |

4.4 x 7.6, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025