

# DRV8334-Q1 Automotive 24/12V Battery 3-Phase Gate Driver Unit with accurate current sensing and enhanced diagnostics

### 1 Features

- AEC-Q100 qualified for automotive applications.
   Temperature options:
  - DRV8334EPHP: –40°C to +150°C, T<sub>A</sub>
  - DRV8334QPHP: -40°C to +125°C,T<sub>A</sub>
- Three phase half-bridge gate driver
  - Drives six N-channel MOSFETs (NMOS)
  - 4.5 to 60V wide operating voltage range
  - Bootstrap architecture for high-side gate driver
  - Strong GVDD charge pump to support up to 50mA average gate switching current enables driving 400nC MOSFETs at 20kHz
  - Trickle charge pump to support 100% PWM duty cycle and to generate overdrive supply to drive external protection circuits
- · Smart Gate Drive architecture
  - 45-level configurable peak gate drive current up to 1000 / 2000mA (source / sink)
  - Three-step dynamic drive current control
  - Configurable soft shutdown to minimize inductive voltage spikes during overcurrent shutdown
- · Low-side Current Sense Amplifier
  - Sub-1mV low input offset across temperature
  - 9-level adjustable gain
- SPI-based detailed configuration and diagnostics
- DRVOFF pin to disable driver independently
- High voltage wake up pin (nSLEEP)
- 6x, 3x, 1x, and Independent PWM Modes
- Supports 3.3V, and 5V Logic Inputs
- Optional programmable OTP for reset settings
- Integrated protection features
  - Battery and power supply voltage monitors
  - Phase feedback comparator
  - MOSFET V<sub>DS</sub> and R<sub>sense</sub> over current monitors
  - MOSFET V<sub>GS</sub> gate fault monitors
  - Device thermal warning and shutdown
  - Fault condition indicator pin

# 2 Applications

- Fuel, Water and Oil Pumps
- · Automotive Fans and Blowers
- Automotive Body Motors
- · Transmission Actuators
- Automotive BLDC and PMSM motors

# 3 Description

The DRV8334-Q1 is an integrated smart gate driver for 12V and 24V automotive three-phase BLDC applications. The device provides three half-bridge gate drivers, each capable of driving high-side and low-side N-channel power MOSFETs. The DRV8334-Q1 generates the correct gate drive voltages using an integrated bootstrap diode and a GVDD charge pump. The Smart Gate Drive architecture supports configurable peak gate drive current from 0.8mA up to 1A source and 2A sink. The DRV8334-Q1 can operate from a single power supply with a wide input range of 4.5 to 60V. A trickle charge pump enables 100% PWM duty cycle control, and provides overdrive supply voltage for external switches.

The DRV8334-Q1 provides low-side current sense amplifiers to support resistor based low-side current sensing. The low offset of the amplifiers enables the system to obtain precise motor current measurement.

A wide range of diagnostics and protection features integrated in the DRV8334-Q1 enable a robust motor drive system design and help eliminate the needs of external components. The highly configurable device response allows the device to be integrated seamlessly into a variety of system designs.

# **Package Information**

| PART<br>NUMBER | PACKAGE <sup>(1)</sup>  | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE (NOM) |
|----------------|-------------------------|--------------------------------|-----------------|
| DRV8334-Q1     | HTQFP (48)              | 9mm x 9mm                      | 7mm × 7mm       |
|                | QFN (48) <sup>(3)</sup> | 7mm × 7mm                      | 7mm × 7mm       |

- For all available packages, see the orderable addendum at the end of the data sheet.
- (2) The package size includes pins, where applicable.
- (3) Product preview only. Contact TI for more information.



## **Simplified Schematic**



# **Table of Contents**

| 1 Features1                           | 6.4 Device Functional Modes                          | 42               |
|---------------------------------------|------------------------------------------------------|------------------|
| 2 Applications1                       | 6.5 Programming                                      | 44               |
| 3 Description1                        | 7 Register Maps                                      |                  |
| 4 Pin Configuration and Functions3    | 7.1 STATUS Registers                                 |                  |
| 4.1 Pin Functions 48-Pin DRV8334-Q13  | 7.2 CONTROL Registers                                | <mark>5</mark> 1 |
| 5 Specification 6                     | 8 Application and Implementation                     | 64               |
| 5.1 Absolute Maximum Ratings6         | 8.1 Application Information                          | 64               |
| 5.2 ESD Ratings Auto7                 |                                                      |                  |
| 5.3 Recommended Operating Conditions7 | 8.3 Layout                                           | 67               |
| 5.4 Thermal Information8              | 9 Device and Documentation Support                   | 69               |
| 5.5 Electrical Characteristics8       | 9.1 Documentation Support                            | 69               |
| 5.6 Timing Requirements20             | 9.2 Receiving Notification of Documentation Updates. | 69               |
| 5.7 SPI Timing Diagrams21             | 9.3 Community Resources                              | 69               |
| 6 Detailed Description22              | 9.4 Trademarks                                       | 69               |
| 6.1 Overview22                        | 10 Revision History                                  | 69               |
| 6.2 Functional Block Diagram23        | 11 Mechanical, Packaging, and Orderable              |                  |
| 6.3 Feature Description24             | Information                                          | 70               |
|                                       |                                                      |                  |



# **4 Pin Configuration and Functions**

# 4.1 Pin Functions 48-Pin DRV8334-Q1



Figure 4-1. DRV8334-Q1 Package 48-Pin HTQFP With Exposed Thermal Pad Top View





Figure 4-2. DRV8334-Q1xRGZ Package 48-Pin QFN (Preview) With Exposed Thermal Pad Top View

Table 4-1. Pin Functions 48-QFP and 48-QFN(Preview)

| PIN NAME NO. |            | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                  |  |
|--------------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              |            | 1/0(*)             | DESCRIPTION                                                                                                                                                                                  |  |
| GLC          | 1          | 0                  | Low-side gate driver output. Connect to the gate of the low-side power MOSFET.                                                                                                               |  |
| SLC          | 2          | I                  | Low-side source sense input. Connect to the low-side power MOSFET source.                                                                                                                    |  |
| SPA          | 3          | I                  | Low-side current shunt amplifier input. Connect to the low-side power MOSFET source and high-side of the current shunt resistor.                                                             |  |
| SNA          | 4          | I                  | Current sense amplifier input. Connect to the low-side of the current shunt resistor.                                                                                                        |  |
| SPB          | 5          | I                  | Low-side current shunt amplifier input. Connect to the low-side power MOSFET source and high-side of the current shunt resistor.                                                             |  |
| SNB          | 6          | 1                  | Current sense amplifier input. Connect to the low-side of the current shunt resistor.                                                                                                        |  |
| SPC          | 7          | I                  | Low-side current shunt amplifier input. Connect to the low-side power MOSFET source high-side of the current shunt resistor.                                                                 |  |
| SNC          | 8          | I                  | Current sense amplifier input. Connect to the low-side of the current shunt resistor.                                                                                                        |  |
| DRVOFF       | 9          | 1                  | Active high shutdown input to pull-down gate driver outputs GHx and GLx.                                                                                                                     |  |
| AGND         | 10         | PWR                | Device ground.                                                                                                                                                                               |  |
| INHA         | 11         | I                  | High-side gate driver control input. This pin controls the output of the high-side gate driver.                                                                                              |  |
| INLA         | 12         | I/O                | Low-side gate driver control input. This pin controls the output of the low-side gate driver. This pin can be configured to output buffer of phase comparator by SPI register bit PHC_OUTEN. |  |
| INHB         | 13         | 1                  | High-side gate driver control input. This pin controls the output of the high-side gate driver.                                                                                              |  |
| INLB         | NLB 14 I/O |                    | Low-side gate driver control input. This pin controls the output of the low-side gate driver. This pin can be configured to output buffer of phase comparator by SPI register bit PHC_OUTEN. |  |
| INHC         | 15         | I                  | High-side gate driver control input. This pin controls the output of the high-side gate driver.                                                                                              |  |

Submit Document Feedback

Table 4-1. Pin Functions 48-QFP and 48-QFN(Preview) (continued)

| PIN    |     |                    |                                                                                                                                                                                              |
|--------|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                  |
| INLC   | 16  | I/O                | Low-side gate driver control input. This pin controls the output of the low-side gate driver. This pin can be configured to output buffer of phase comparator by SPI register bit PHC_OUTEN. |
| SDO    | 17  | 0                  | Serial data output.                                                                                                                                                                          |
| SDI    | 18  | I                  | Serial data input.                                                                                                                                                                           |
| SCLK   | 19  | I                  | Serial clock input.                                                                                                                                                                          |
| nSCS   | 20  | I                  | Serial chip select.                                                                                                                                                                          |
| nSLEEP | 21  | I                  | Gate driver nSLEEP. When this pin is logic low the device goes to a low-power sleep mode.                                                                                                    |
| nFAULT | 22  | OD                 | Fault indicator output. This pin is pulled logic low during a fault condition and requires an external pullup resistor.                                                                      |
| VREF   | 23  | PWR                | External voltage reference for current sense amplifiers.                                                                                                                                     |
| SOC    | 24  | 0                  | Current sense amplifier output.                                                                                                                                                              |
| SOB    | 25  | 0                  | Current sense amplifier output.                                                                                                                                                              |
| SOA    | 26  | 0                  | Current sense amplifier output.                                                                                                                                                              |
| GND    | 27  | PWR                | Device ground                                                                                                                                                                                |
| CPL    | 28  | PWR                | Charge pump switching node. Connect a flying capacitor between the CPH and CPL pins                                                                                                          |
| СРН    | 29  | PWR                | Charge pump switching node. Connect a flying capacitor between the CPH and CPL pins                                                                                                          |
| GVDD   | 30  | PWR                | Gate driver power supply output. Connect a GVDD-rated ceramic between the GVDD and GND pins.                                                                                                 |
| PVDD   | 31  | PWR                | Gate driver power supply input. Connect to the bridge power supply. Connect a PVDD-rated ceramic between the PVDD and GND pins.                                                              |
| CPTL   | 32  | PWR                | Trickle charge pump switching node. Connect a charge pump flying capacitor between CPTL and CPTH pins.                                                                                       |
| СРТН   | 33  | PWR                | Trickle charge pump switching node. Connect a charge pump flying capacitor between CPTL and CPTH pins.                                                                                       |
| VCP    | 34  | PWR                | Trickle charge pump storage capacitor. Connect a ceramic capacitor between VCP and VDRAIN pins.                                                                                              |
| VDRAIN | 35  | PWR                | High-side drain sense and charge pump power supply input.                                                                                                                                    |
| BSTA   | 36  | 0                  | Bootstrap output pin. Connect a bootstrap capacitor between BSTA and SHA                                                                                                                     |
| SHA    | 37  | 1                  | High-side source sense input. Connect to the high-side power MOSFET source.                                                                                                                  |
| GHA    | 38  | 0                  | High-side gate driver output. Connect to the gate of the high-side power MOSFET.                                                                                                             |
| GLA    | 39  | 0                  | Low-side gate driver output. Connect to the gate of the low-side power MOSFET.                                                                                                               |
| SLA    | 40  | I                  | Low-side source sense input. Connect to the low-side power MOSFET source.                                                                                                                    |
| SLB    | 41  | I                  | Low-side source sense input. Connect to the low-side power MOSFET source.                                                                                                                    |
| GLB    | 42  | 0                  | Low-side gate driver output. Connect to the gate of the low-side power MOSFET.                                                                                                               |
| GHB    | 43  | 0                  | High-side gate driver output. Connect to the gate of the high-side power MOSFET.                                                                                                             |
| SHB    | 44  | I                  | High-side source sense input. Connect to the high-side power MOSFET source.                                                                                                                  |
| BSTB   | 45  | 0                  | Bootstrap output pin. Connect a bootstrap capacitor between BSTB and SHB                                                                                                                     |
| BSTC   | 46  | 0                  | Bootstrap output pin. Connect a bootstrap capacitor between BSTC and SHC                                                                                                                     |
| SHC    | 47  | I                  | High-side source sense input. Connect to the high-side power MOSFET source.                                                                                                                  |
| GHC    | 48  | 0                  | High-side gate driver output. Connect to the gate of the high-side power MOSFET.                                                                                                             |
| PAD    | N/A | N/A                | Exposed pad. Connect to the GND plane with the best heat sinking ability. This pad is not used as an electrical connection to GND for circuit operation.                                     |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output., PWR = Power



# **5 Specification**

# **5.1 Absolute Maximum Ratings**

over operating temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |                                                                                                             | MIN                   | MAX                       | UNIT |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|------|
| Power supply pin voltage                             | PVDD                                                                                                        | -0.3                  | 65                        | V    |
| High-side MOSFET drain pin voltage                   | VDRAIN                                                                                                      | -0.3                  | 65                        | V    |
| Voltage difference between ground pins               | AGND, GND                                                                                                   | -0.3                  | 0.3                       | V    |
| Charge pump pin voltage                              | СРН                                                                                                         | -0.3                  | V <sub>GVDD</sub> + 0.3   | V    |
|                                                      | CPL                                                                                                         | 2.2                   | V <sub>GVDD</sub> + 0.9   | .,   |
| Charge pump pin voltage                              | CPL, V <sub>PVDD</sub> < V <sub>GVDD</sub>                                                                  | -0.3                  | V <sub>PVDD</sub> + 0.6   | V    |
| Trickle Charge pump high-side pin voltage            | СРТН                                                                                                        | -0.3                  | 80                        | V    |
| Trickle Charge pump low-side pin voltage             | CPTL                                                                                                        | -0.3                  | V <sub>VDRAIN</sub> + 0.3 | V    |
| Trickle Charge pump output pin voltage               | VCP                                                                                                         | -0.3                  | 80                        | V    |
| Gate driver regulator pin voltage V <sub>GVDD</sub>  | GVDD                                                                                                        | -0.3                  | 18                        | V    |
| Logic pin voltage                                    | nSLEEP                                                                                                      | -0.3                  | 65                        | V    |
| Logic pin voltage                                    | DRVOFF                                                                                                      | -0.3                  | 65                        | V    |
| Logic pin voltage                                    | INHx, INLx, nFAULT, SCLK, SDO, SDI, nSCS                                                                    | -0.3                  | 6.5                       | ٧    |
| Logic pin voltage                                    | INHx, INLx, nFAULT, SCLK, SDO, SDI, nSCS: Transient                                                         | -0.3                  | 7.0                       | ٧    |
|                                                      | BSTx, Continuous                                                                                            | -0.3                  | 80                        | V    |
| Bootstrap pin voltage                                | BSTx with respect to SHx                                                                                    | -0.3                  | 20                        | V    |
|                                                      | BSTx with respect to GHx                                                                                    | -0.3                  | 20                        | V    |
| Bootstrap pin transient current                      | BSTx, Transient (500 ns), Assumed external component $R_{BST} = 2\Omega$ and condition $V(R_{BST}) = -7V$ , |                       | 3.5                       | Α    |
| High-side gate drive pin voltage                     | GHx, Continuous                                                                                             | -8                    | 80                        | V    |
| High-side gate drive pin voltage                     | GHx, Transient 1us                                                                                          | -15                   | 80                        | V    |
| High-side gate drive pin voltage with respect to SHx | GHx - SHx                                                                                                   | -0.3                  | BSTx + 0.3                | V    |
| High-side source pin voltage                         | SHx, Continuous                                                                                             | -8                    | 70                        | V    |
| High-side source pin voltage                         | SHx, Transient 1us                                                                                          | -15                   | 72                        | V    |
| Low-side gate drive pin voltage                      | GLx with respect to SLx (LSS)                                                                               | -0.3                  | 20                        | V    |
| Low-side gate drive pin voltage                      | GLx with respect to GVDD, V <sub>GLx</sub> - V <sub>GVDD</sub> if V <sub>GLx</sub> > V <sub>GVDD</sub>      |                       | 0.3                       | V    |
| Low-side gate drive pin voltage                      | GLx, Continuous                                                                                             | -8                    | 20                        | V    |
| Low-side gate drive pin voltage                      | GLx, Transient 1us                                                                                          | -15                   | 20                        | V    |
| Low-side source sense pin voltage                    | SLx, Continuous                                                                                             | -8                    | $V_{GVDD}$                | V    |
| Low-side source sense pin voltage                    | SLx, Transient 1us                                                                                          | -15                   | $V_{GVDD}$                | V    |
| Gate drive current                                   | GHx, GLx                                                                                                    | Internally<br>Limited | Internally<br>Limited     | Α    |
| Reference input pin voltage                          | VREF                                                                                                        | -0.3                  | 6                         | V    |
| Shunt amplifier input pin voltage                    | SNx, SPx, Continuous                                                                                        | -5                    | 5                         | V    |
| Shunt amplifier input pin voltage                    | SNx, SPx, Transient 1µs                                                                                     | -15                   | 15                        | V    |
| Shunt amplifier output pin voltage                   | SOx                                                                                                         | -0.3                  | VREF + 0.3                | V    |
| Power supply transient voltage ramp                  | PVDD, VDRAIN, VREF                                                                                          |                       | 3                         | V/µs |
| High-side source slew rate                           | SHx, V <sub>BSTx</sub> - V <sub>SHx</sub> ≥ 5.5V<br>nSLEEP = High and ENABLE_DRV = 1b                       | -                     | 4                         | V/ns |
| Ambient temperature, T <sub>A</sub>                  | Ambient temperature, T <sub>A</sub>                                                                         | -40                   | 125                       | °C   |
| Junction temperature, T <sub>.I</sub>                | Junction temperature, T <sub>J</sub>                                                                        | -40                   | 150                       | °C   |



over operating temperature range (unless otherwise noted)(1)

|                                       | MIN | MAX | UNIT |
|---------------------------------------|-----|-----|------|
| Storage temperature, T <sub>stg</sub> | -65 | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime

# 5.2 ESD Ratings Auto

|                 |      |               |                                                                                           |             | VALUE | UNIT |
|-----------------|------|---------------|-------------------------------------------------------------------------------------------|-------------|-------|------|
|                 |      | Electrostatic | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 |             | ±2000 | .,   |
| V <sub>(I</sub> | ESD) | discharge     | Charged device model (CDM), per AEC Q100-011                                              | Corner pins | ±750  | ) V  |
|                 |      |               | CDM ESD Classification Level C4B                                                          | Other pins  | ±500  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **5.3 Recommended Operating Conditions**

over operating temperature range (unless otherwise noted)

|                     |                                                                    |                                                                                                                                                               | MIN | NOM MAX | UNIT |
|---------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
| V <sub>VM</sub>     | Power supply voltage                                               | PVDD Full device functionality. Operation at PVDD = 4.5V only when coming from higher PVDD. Minimum PVDD for startup = 4.85V                                  | 4.5 | 60      | V    |
| $V_{VM}$            | Power supply voltage for logic operation                           | PVDD, Logic and SPI functional after<br>battery falling from min PVDD for startup<br>(during battery cranking after coming<br>from full device functionality) | 4.0 | 60      | V    |
| V <sub>VDRAIN</sub> | High-side MOSFET Drain voltage                                     | VDRAIN, Full functionality                                                                                                                                    | 4.5 | 60      | V    |
| V <sub>VDRAIN</sub> | High-side MOSFET Drain voltage                                     | VDRAIN, Limited functionality (VDS monitor). GVDD, TCP/VCP, BST and Gate drivers are functional.                                                              | 0   | 60      | V    |
| V <sub>BST</sub>    | Bootstrap pin voltage with respect to SHx                          | nSLEEP = High, PWM switching, Gate Driver functional (1)                                                                                                      | 3.9 | 20      | V    |
| I <sub>VCP</sub>    | VCP external load                                                  | VCP, PVDD < 8V                                                                                                                                                |     | 3       | mA   |
| I <sub>VCP</sub>    | VCP external load                                                  | VCP, PVDD > 8V                                                                                                                                                |     | 5       | mA   |
| V <sub>IN</sub>     | Logic input voltage                                                | DRVOFF, INHx, INLx                                                                                                                                            | 0   | 5.5     | V    |
| V <sub>IN</sub>     | Logic input voltage                                                | nSLEEP,                                                                                                                                                       | 0   | 60      | V    |
| V <sub>IN</sub>     | Logic input voltage                                                | SCLK, SDI, nSCS                                                                                                                                               | 0   | 5.5     | V    |
| $V_{OD}$            | Open drain pullup voltage                                          | nFAULT                                                                                                                                                        |     | 5.5     | V    |
| $I_{OD}$            | Open drain output pull-up resistor                                 | nFAULT                                                                                                                                                        | 5   |         | ΚΩ   |
| $I_{OD}$            | Open drain output current                                          | SDO, PHC, DC condition                                                                                                                                        |     | -1      | mA   |
| I <sub>GS</sub>     | Total average gate-drive current (Low Side and High Side Combined) | I <sub>GHx</sub> . I <sub>GLx</sub>                                                                                                                           |     | 50      | mA   |
| V <sub>VREF</sub>   | Current sense amplifier reference voltage                          | VREF                                                                                                                                                          | 3   | 5.5     | V    |
| V <sub>SL</sub>     | DC voltage of SLx                                                  | SLx pin, DC condition                                                                                                                                         | -2  | 2       | V    |
| V <sub>CM_CSA</sub> | Current sense input common mode voltage                            | SP, SN                                                                                                                                                        | -2  | 2       | V    |
| T <sub>A</sub>      | Operating ambient temperature                                      | Operating ambient temperature DRV8334Q device variant                                                                                                         | -40 | 125     | °C   |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



over operating temperature range (unless otherwise noted)

|                |                                          |                                                        | MIN | NOM MAX | UNIT |
|----------------|------------------------------------------|--------------------------------------------------------|-----|---------|------|
| T <sub>A</sub> | Operating ambient temperature (Grade 0)  | Operating ambient temperature DRV8334E device variant  | -40 | 150     | °C   |
| TJ             | Operating junction temperature           | Operating junction temperature DRV8334Q device variant | -40 | 150     | °C   |
| T <sub>J</sub> | Operating junction temperature (Grade 0) | Operating junction temperature DRV8334E device variant | -40 | 175     | °C   |

<sup>(1)</sup> V<sub>BST</sub> needs to be reviewed by users with over / under voltage detection threshold V<sub>BST\_OV</sub>/V<sub>BST\_UV</sub> as well as the requirements of external MOSFET .

# **5.4 Thermal Information**

|                       |                                              | DRV8334-Q1 | DRV8334-Q1        |      |
|-----------------------|----------------------------------------------|------------|-------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PHP (QFP)  | RGZ (QFN) PREVIEW | UNIT |
|                       |                                              | 48 PINS    | 48 PINS           |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 27.0       | 23.7              | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 15.6       | 11.6              | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 11.0       | 6.5               | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.2        | 0.2               | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 10.9       | 6.5               | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.1        | 1.2               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **5.5 Electrical Characteristics**

 $4.5 \text{ V} \le \text{V}_{\text{PVDD}} \le 60 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le \text{ (unless otherwise noted)}$ 

|                    | PARAMETER                | TEST CONDITIONS                                                                                                                                                                               | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| POWER S            | SUPPLIES (PVDD)          |                                                                                                                                                                                               |     |     |     |      |
| I <sub>PVDDQ</sub> | PVDD sleep mode current  | V <sub>PVDD</sub> = 12 V, nSLEEP = 0, T <sub>A</sub> = 25°C, I <sub>PVDDQ</sub> = PVDD + VDRAIN                                                                                               |     | 7   | 10  | μΑ   |
| I <sub>PVDDQ</sub> | PVDD sleep mode current  | $V_{PVDD}$ = 24 V, nSLEEP = 0, $T_A$ = 25°C, $I_{PVDDQ}$ = PVDD + VDRAIN                                                                                                                      |     | 8   | 12  | μΑ   |
| I <sub>PVDDQ</sub> | PVDD sleep mode current  | V <sub>PVDD</sub> = < 36V, nSLEEP = 0, I <sub>PVDDQ</sub> = PVDD + VDRAIN                                                                                                                     |     | 9   | 30  | μΑ   |
| I <sub>PVDD</sub>  | PVDD active mode current | V <sub>PVDD</sub> = 24 V, nSLEEP = HIGH, INHx = INLX = Low. No FETs connected, I <sub>PVDD</sub> = PVDD + VDRAIN, V <sub>DRAIN</sub> = 24 V                                                   |     | 25  | 38  | mA   |
| I <sub>PVDD</sub>  | PVDD active mode current | V <sub>PVDD</sub> = 60 V, nSLEEP = HIGH, INHx = INLX = Low. No FETs connected, I <sub>PVDD</sub> = PVDD + VDRAIN, V <sub>DRAIN</sub> = 60 V, VCP_MODE = 00b, 01b, 11b                         |     | 26  | 40  | mA   |
| I <sub>PVDD</sub>  | PVDD active mode current | V <sub>PVDD</sub> = 24 V, nSLEEP = HIGH, INHx<br>= INLX = Switching@20kHz, No FETs<br>connected, I <sub>PVDD</sub> = PVDD + VDRAIN                                                            |     | 25  | 38  | mA   |
| I <sub>PVDD</sub>  | PVDD active mode current | V <sub>PVDD</sub> = 60 V, nSLEEP = HIGH, INHx<br>= INLX = Switching@20kHz. No FETs<br>connected, I <sub>PVDD</sub> = PVDD + VDRAIN,<br>V <sub>DRAIN</sub> = 60 V, VCP_MODE = 00b, 01b,<br>11b |     | 26  | 40  | mA   |
| t <sub>WAKE</sub>  | Turn-on time             | nSLEEP = Low to High; nFAULT goes<br>High.                                                                                                                                                    |     | 1   | 5   | ms   |

Submit Document Feedback



|                   | PARAMETER                            | TEST CONDITIONS                                                                                                                          | MIN  | TYP | MAX  | UNIT |
|-------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| LOGIC-L           | EVEL INPUTS (INHx, INLx, nSLEEP etc) |                                                                                                                                          |      |     | '    |      |
| V <sub>IL</sub>   | Input logic low voltage              |                                                                                                                                          |      |     | 8.0  | V    |
| V <sub>IH</sub>   | Input logic high voltage             |                                                                                                                                          | 2.1  |     |      | V    |
| V <sub>HYS</sub>  | Input hysteresis                     |                                                                                                                                          | 200  | 330 | 450  | mV   |
| V <sub>IL</sub>   | DRVOFF input logic low voltage       | DRVOFF                                                                                                                                   |      |     | 0.8  | ٧    |
| V <sub>IH</sub>   | DRVOFF input logic high voltage      | DRVOFF                                                                                                                                   | 2.1  |     |      | V    |
| V <sub>HYS</sub>  | DRVOFF input hysteresis              | DRVOFF                                                                                                                                   | 190  | 350 | 600  | mV   |
| R <sub>PD</sub>   | Input pulldown resistance            | To GND; INHx, INLx, SCLK, SDI                                                                                                            | 50   | 100 | 150  | kΩ   |
| R <sub>PD</sub>   | Input pulldown resistance            | nSLEEP, DRVOFF                                                                                                                           | 460  | 800 | 1700 | kΩ   |
| lıL               | Input logic low current              | V <sub>I</sub> = 0 V; nSCS (internal pull up); VIO = 3.3V                                                                                | 11   | 33  | 66   | μA   |
| I <sub>IL</sub>   | Input logic low current              | V <sub>I</sub> = 0 V; nSCS (internal pull up); VIO = 5V                                                                                  | 25   | 50  | 100  | μΑ   |
| Ін                | Input logic high current             | V <sub>I</sub> = 5 V, INHx/INLx/SDI/SCLK                                                                                                 | 30   | 50  | 70   | μA   |
| V <sub>IH</sub>   | nSleep input logic high voltage      |                                                                                                                                          |      |     | 2.1  | V    |
| V <sub>IL</sub>   | nSleep input logic low voltage       |                                                                                                                                          | 0.8  |     |      | V    |
| V <sub>HYST</sub> | nSleep input logic hysteresis        |                                                                                                                                          | 0.1  |     |      | V    |
| LOGIC-L           | EVEL OUTPUTS (nFAULT, SDO, PHCx)     |                                                                                                                                          |      |     | <br> |      |
| V <sub>OL</sub>   | Output logic low voltage             | I <sub>DOUT</sub> = 1 mA, PHCOMP                                                                                                         |      |     | 0.5  | V    |
| V <sub>OL</sub>   | Output logic low voltage             | I <sub>DOUT</sub> = 1 mA, SDO                                                                                                            |      |     | 0.5  | V    |
| V <sub>OH</sub>   | Output logic high voltage            | I <sub>DOUT</sub> = 1 mA, SDO, 3.3V mode                                                                                                 | 2.7  | 3.3 | 3.6  | V    |
| V <sub>OH</sub>   | Output logic high voltage            | I <sub>DOUT</sub> = 1 mA, PHCOMP, 5V mode;<br>V <sub>PVDD</sub> ≥ 4.5V                                                                   | 4.0  | 5   | 5.5  | V    |
| V <sub>OH</sub>   | Output logic high voltage            | I <sub>DOUT</sub> = 1 mA, SDO, 5V mode; V <sub>PVDD</sub> ≥ 4.5V                                                                         | 4.0  | 5   | 5.5  | V    |
| V <sub>OH</sub>   | Output logic high voltage            | I <sub>DOUT</sub> = 1 mA, SDO, 5V mode; 4V<br>≤V <sub>PVDD</sub> < 4.5V                                                                  | 3.6  | 3.8 | 4.5  | V    |
| loz               | Output logic high current            | nFAULT : Force nFAULT = 5 V, no fault event, nSLEEP = High SDO : Force V <sub>SDO</sub> = 5V, nSCS = High or nSLEEP = Low                | -12  |     | 25   | μΑ   |
| l <sub>oz</sub>   | Output logic high current            | SDO : Force V <sub>SDO</sub> = 0V, nSCS = High or nSLEEP = Low                                                                           | -12  |     | 10   | μA   |
| CHARGE            | PUMP (GVDD, VCP)                     |                                                                                                                                          |      |     | '    |      |
|                   | GVDD Gate driver regulator voltage   | 22 V ≤V <sub>PVDD</sub> ; I <sub>GS</sub> ≤50 mA                                                                                         | 11.5 |     | 13.5 | V    |
|                   | (LDO mode)                           | 18 V ≤V <sub>PVDD</sub> ≤ 22 V; I <sub>GS</sub> ≤ 50 mA                                                                                  | 11.5 |     | 13.5 | V    |
|                   |                                      | $7.2 \text{ V} \le \text{V}_{\text{PVDD}} \le 18 \text{ V}; \text{ I}_{\text{GS}} = 50 \text{ mA}; \text{ I}_{\text{VCP}} = 5 \text{mV}$ | 11.5 |     | 13.5 | V    |
| $V_{GVDD}$        | GVDD Gate driver regulator voltage   | $6.5 \text{ V} \le \text{V}_{\text{PVDD}} \le 7.2 \text{ V}; I_{\text{GS}} \le 20 \text{ mA}; I_{\text{VCP}}$<br>= 3mA                   | 11.5 |     | 13.5 | V    |
|                   | (Charge pump mode)                   | $5 \text{ V} \leq \text{V}_{\text{PVDD}} \leq 6.5 \text{ V}; I_{\text{GS}} \leq 20 \text{ mA}; I_{\text{VCP}} = 3\text{mA}$              | 9    |     | 13   | V    |
|                   |                                      | $4.5 \text{ V} \leq \text{V}_{\text{PVDD}} \leq 5 \text{ V}; I_{\text{GS}} \leq 20 \text{ mA}, I_{\text{VCP}} = 3\text{mA};$             | 8    |     | 10   | V    |



|                                       | PARAMETER                                                                 | TEST CONDITIONS                                                                                                                                                                                            | MIN  | TYP  | MAX  | UNIT |
|---------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                                       |                                                                           | $V_{VCP} = V_{(VCP - VDRAIN)}; 13.5 \ge GVDD \ge$<br>11 V; $V_{DRAIN} > 4.5V; I_{VCP} 5 mA;$                                                                                                               | 9.5  |      | 13.5 |      |
| V <sub>VCP</sub>                      | VCP charge pump voltage (with respect to VDRAIN)                          | $V_{VCP} = V_{(VCP - VDRAIN)}$ ; $9V \le GVDD < 11V$ ; $V_{DRAIN} > 4.5V$ ; $I_{VCP} = 3 \text{ mA}$ ;                                                                                                     | 8.3  |      | 11   | V    |
|                                       |                                                                           | $V_{VCP} = V_{(VCP - VDRAIN)}$ ; $8V \le GVDD < 9V$ ; $V_{DRAIN} > 4.5V$ ; $I_{VCP} = 3 \text{ mA}$ ;                                                                                                      | 7.36 |      | 9    |      |
| t <sub>BST_PRECHG</sub>               | VCP charge pump bootstrap cap pre-<br>charge time                         | $ \begin{array}{l} V_{BST-SHX} = 5V ; INHx = INLx = Low. \ Tj \\ = 150C, \ I_{VCP} = 3mA; \ C_{VCP} = 1.5uF; \\ C_{BST} = 1.5uF \ (each \ phase), \ C_{VCP\_FLY} = \\ 1uF; \ V_{PVDD} = 4.5V \end{array} $ |      | 1.7  | 3    | ms   |
| V <sub>BST_TCPOFF</sub>               | BST monitor voltage for VCP to stop charging the BST cap (rising voltage) | INLx = 0; SHx = 0, VDRAIN; VDRAIN<br>= PVDD = 12V, 60V;                                                                                                                                                    | 12.0 | 13.2 | 14.6 | V    |
| BOOTSTRA                              | P DIODES                                                                  |                                                                                                                                                                                                            |      |      |      |      |
| · · · · · · · · · · · · · · · · · · · | Destatron diada famuard valtaga                                           | I <sub>BOOT</sub> = 100 μA                                                                                                                                                                                 |      | 0.55 | 0.85 | V    |
| $V_{BOOTD}$                           | Bootstrap diode forward voltage                                           | I <sub>BOOT</sub> = 10 mA                                                                                                                                                                                  |      | 0.85 | 1.1  | V    |
| V <sub>BOOTD</sub>                    | Bootstrap diode forward voltage                                           | I <sub>BOOT</sub> = 100 mA.T <sub>J</sub> < 150°C                                                                                                                                                          |      |      | 1.6  | V    |
| R <sub>BOOTD</sub>                    | Bootstrap dynamic resistance $(\Delta V_{BOOTD}/\Delta I_{BOOT})$         | I <sub>BOOT</sub> = 100 mA and 50 mA. T <sub>J</sub> < 150C                                                                                                                                                |      | 6.6  | 9.1  | Ω    |
| GATE DRIVE                            | ERS (GHx, GLx, SHx, SLx)                                                  |                                                                                                                                                                                                            |      |      |      |      |
| VGL_L                                 | Low-side Low-level output voltage                                         | IGLx = 10mA, GLx - SLx; IDRVN =<br>100100b: IHOLD_SEL = 0b; V <sub>GVDD</sub> =<br>12V;                                                                                                                    | 0    |      | 0.2  | V    |
| VGL_H                                 | Low-side High-level output voltage                                        | IGLx = 10mA, GVDD - GLx; IDRVP = 100100b; IHOLD_SEL = 0b; V <sub>GVDD</sub> = 12V;                                                                                                                         | 0    |      | 0.2  | V    |
| VGH_L                                 | High-side Low-level output voltage                                        | IGHx = 10mA, GHx - SHx; IDRVN = 100100b; IHOLD_SEL = 0b; V <sub>GVDD</sub> = 12V;                                                                                                                          | 0    |      | 0.2  | V    |
| VGH_H                                 | High-side High-level output voltage                                       | IGHx = 10mA, BSTx - GHx; IDRVP = 100100b ; IHOLD_SEL = 0b; V <sub>GVDD</sub> = 12V;                                                                                                                        | 0    |      | 0.2  | V    |
| R <sub>PDSA_LS</sub>                  | Low side semi active pull down resistor                                   | GLx to SLx; nSLEEP = Low, V <sub>GLx</sub> - V <sub>SLx</sub> = 2V, GVDD (BSTx-SHx) > 2V                                                                                                                   | 2    | 3    | 4.3  | kΩ   |
| R <sub>PDSA_HS</sub>                  | High side semi active pull down resistor                                  | GHx to SHx; nSLEEP = Low, V <sub>GHx</sub> - V <sub>SHx</sub> = 2V, GVDD (BSTx-SHx) > 2V                                                                                                                   | 7    | 9    | 12   | kΩ   |

Submit Document Feedback



|                   | PARAMETER              | TEST CONDITIONS                                | MIN | TYP  | MAX | UNIT |
|-------------------|------------------------|------------------------------------------------|-----|------|-----|------|
|                   |                        | IDRVN=000000b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 0.85 |     |      |
|                   |                        | IDRVN=000001b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 1.2  |     |      |
|                   |                        | IDRVN=000010b; VGSx = 5V; BST-SHx = GVDD = 12V | 1.6 |      |     |      |
|                   |                        | IDRVN=000011b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 2.0  |     |      |
|                   |                        | IDRVN=000100b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 2.4  |     |      |
|                   |                        | IDRVN=000101b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 3.0  |     |      |
|                   |                        | IDRVN=000110b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 3.6  |     |      |
|                   |                        | IDRVN=000111b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 4.2  |     |      |
|                   |                        | IDRVN=001000b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 4.7  |     |      |
|                   |                        | IDRVN=001001b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 5.7  |     |      |
|                   |                        | IDRVN=001010b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 6.7  |     |      |
| I <sub>DRVN</sub> | Peak sink gate current | IDRVN=001011b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 7.8  |     | mA   |
|                   |                        | IDRVN=001100b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 8.8  |     |      |
|                   |                        | IDRVN=001101b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 10   |     |      |
|                   |                        | IDRVN=001110b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 11.5 |     |      |
|                   |                        | IDRVN=001111b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 13   |     |      |
|                   |                        | IDRVN=010000b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 14   |     |      |
|                   |                        | IDRVN=010001b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 17   |     |      |
|                   |                        | IDRVN=010010b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 19   |     |      |
|                   |                        | IDRVN=010011b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 26   |     |      |
|                   |                        | IDRVN=010100b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 29   |     |      |
|                   |                        | IDRVN=010101b; VGSx = 5V; BST-SHx = GVDD = 12V |     | 32   |     |      |



|                   | PARAMETER                        | TEST CONDITIONS                                                                                    | MIN TYP                    | MAX | UNIT |
|-------------------|----------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|-----|------|
|                   |                                  | IDRVN=010110b; VGSx = 5V; BST-SHx = GVDD = 12V                                                     | 37                         |     |      |
|                   |                                  | IDRVN=0101111b; VGSx = 5V; BST-SHx = GVDD = 12V                                                    | 43                         |     |      |
|                   |                                  | IDRVN=011000b; VGSx = 5V; BST-SHx = GVDD = 12V                                                     | 49                         |     |      |
|                   |                                  | IDRVN=011001b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 58                         |     |      |
|                   |                                  | IDRVN=011010b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 77                         |     |      |
|                   |                                  | IDRVN=011011b; VGSx = 5V; BST-SHx = GVDD = 12V                                                     | 92                         |     |      |
|                   |                                  | IDRVN=011100b; VGSx = 5V; BST-SHx = GVDD = 12V                                                     | 100                        |     |      |
| I <sub>DRVN</sub> | Peak sink gate current           | IDRVN=011101b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 120                        |     | mA   |
|                   |                                  | IDRVN=011110b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 140                        |     |      |
|                   |                                  | IDRVN=011111b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 155                        |     |      |
|                   |                                  | IDRVN=100000b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 175                        |     |      |
|                   |                                  | IDRVN=100001b; VGSx = 5V; BST-SHx<br>= GVDD = 12V                                                  | 210                        |     |      |
|                   |                                  | IDRVN=100010b; VGSx = 5V; BST-SHx = GVDD = 12V                                                     | 240                        |     |      |
|                   |                                  | IDRVN=100011b; VGSx = 5V; BST-SHx = GVDD = 12V                                                     | 270                        |     |      |
|                   |                                  | IDRV_CFG = 0b; IDRV_RATIO = 00b;<br>IDRVN = 00000b to 100011b ; VGSx =<br>5V; BST-SHx = GVDD = 12V | 1*l <sub>DRVN</sub>        |     | mA   |
|                   |                                  | IDRV_CFG = 0b; IDRV_RATIO = 01b;<br>IDRVN = 00000b to 100011b; VGSx =<br>5V; BST-SHx = GVDD = 12V  | 0.75*I <sub>DRV</sub><br>N |     | mA   |
| I <sub>DRVP</sub> | Peak source gate current         | IDRV_CFG = 0b; IDRV_RATIO = 10b;<br>IDRVN = 00000b to 100011b; VGSx =<br>5V; BST-SHx = GVDD = 12V  | 0.5*I <sub>DRVN</sub>      |     | mA   |
|                   |                                  | IDRV_CFG = 0b; IDRV_RATIO = 11b;<br>IDRVN = 00000b to 100011b; VGSx =<br>5V; BST-SHx = GVDD = 12V  | 0.25*I <sub>DRV</sub><br>N |     | mA   |
|                   | Park sink outs are stated        | IDRVN=000000b - 010011b, with respect to TYP                                                       | -55                        | +55 | %    |
| DRVN_VAR          | Peak sink gate current variation | IDRVN=010011b - 100011b, with respect to TYP                                                       | -45                        | +45 | %    |



|         | PARAMETER                              | TEST CONDITIONS                                                                               | MIN  | TYP  | MAX  | UNIT |
|---------|----------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|
|         |                                        | IDRVN=100100b; VGSx (GHx-SHx,<br>  GLx-SLx) = 12V; BST-SHx = GVDD =<br>  12V. SGD_TMP_EN = 1b | 370  | 600  | 980  | mA   |
|         |                                        | IDRVN=100101b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 440  | 700  | 1050 | mA   |
|         |                                        | IDRVN=100110b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 500  | 795  | 1250 | mA   |
|         |                                        | IDRVN=100111b; VGSx (GHx-SHx, GLx-SLx) = 12V; BST-SHx = GVDD = 12V. SGD_TMP_EN = 1b           | 580  | 910  | 1365 | mA   |
| DRVN    | Peak sink gate current - switch mode   | IDRVN=101000b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 720  | 1090 | 1600 | mA   |
|         |                                        | IDRVN=101001b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 820  | 1255 | 1820 | mA   |
|         |                                        | IDRVN=101010b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 910  | 1455 | 2200 | mA   |
|         |                                        | IDRVN=101011b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 1000 | 1685 | 2500 | mA   |
|         |                                        | IDRVN=101100b; VGSx (GHx-SHx,<br>GLx-SLx) = 12V; BST-SHx = GVDD =<br>12V. SGD_TMP_EN = 1b     | 1080 | 2000 | 2600 | mA   |
|         |                                        | IDRVP=100100b; VGSx (GHx-SHx,<br>GLx-SLx) = 0V; GVDD = 12V                                    | 160  | 300  | 450  | mA   |
|         |                                        | IDRVP=100101b; VGSx (GHx-SHx,<br>GLx-SLx) = 0V; GVDD = 12V                                    | 160  | 320  | 480  | mA   |
|         |                                        | IDRVP=100110b; VGSx (GHx-SHx, GLx-SLx) = 0V; GVDD = 12V                                       | 200  | 380  | 570  | mA   |
|         |                                        | IDRVP=100111b; VGSx (GHx-SHx, GLx-SLx) = 0V; GVDD = 12V                                       | 215  | 430  | 645  | mA   |
| DRVP    | Peak source gate current - switch mode | IDRVP=101000b;VGSx (GHx-SHx, GLx-SLx) = 0V; GVDD = 12V                                        | 250  | 500  | 750  | mA   |
|         |                                        | IDRVP=101001b;VGSx (GHx-SHx, GLx-SLx) = 0V; GVDD = 12V                                        | 300  | 600  | 850  | mA   |
|         |                                        | IDRVP=101010b; VGSx (GHx-SHx,<br>GLx-SLx) = 0V; GVDD = 12V                                    | 360  | 700  | 970  | mA   |
|         |                                        | IDRVP=101011b; VGSx (GHx-SHx, GLx-SLx) = 0V; GVDD = 12V                                       | 400  | 800  | 1150 | mA   |
|         |                                        | IDRVP=101100b; VGSx (GHx-SHx, GLx-SLx) = 0V; GVDD = 12V                                       | 500  | 1000 | 1300 | mA   |
| HOLD_PU | Gate pull up hold current              | IHOLD_SEL = 1b; BST-SHx = GVDD = 12V.                                                         | 150  | 250  | 400  | mA   |
| HOLD_PU | Gate pull up hold current              | IHOLD_SEL = 0b; BST-SHx = GVDD = 12V.                                                         | 330  | 560  | 900  | mA   |
| HOLD_PD | Gate pull down hold current            | IHOLD_SEL = 1b; BST-SHx = GVDD = 12V.                                                         | 140  | 267  | 480  | mA   |
| HOLD_PD | Gate pull down hold current            | IHOLD_SEL = 0b; BST-SHx = GVDD = 12V.                                                         | 580  | 1100 | 1500 | mA   |



|                       | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                               | MIN  | TYP  | MAX  | UNIT |
|-----------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| STRONG                | Gate pull down strong current                       | GHx-SHx = 12V (High side) or GLx = 12V (Low Side); BST-SHx = GVDD = 12V.                                                                                                      | 1000 | 2000 | 2800 | mA   |
| GATE DRI              | /ER TIMINGS (GHx, GLx)                              |                                                                                                                                                                               |      |      |      |      |
| t <sub>PD</sub>       | Input to output propagation delay GHx/GLx falling   | INHx, INLx to GHx, GLx. IDRVN = IDRVP = 101000b; After INHx/INLx falling edge to VGS = VGHS/VGLS − 1 V; V <sub>GVDD</sub> = V <sub>BSTx-SHx</sub> ≥ 8V                        |      | 90   | 150  | ns   |
| PD                    | Input to output propagation delay GHx/GLx falling   | INHx, INLx to GHx, GLx. IDRVN = IDRVP = 011101b; After INHx/INLx falling edge to VGS = VGHS/VGLS $- 1$ V; $V_{GVDD} = V_{BSTx-SHx} \ge 8V$                                    |      | 110  | 150  | ns   |
| t <sub>PD</sub>       | Input to output propagation delay GHx/GLx rising    | INHx, INLx to GHx, GLx. IDRVN = IDRVP = 101000b; After INHx/INLx rising edge to VGS = 1 V; V <sub>GVDD</sub> = V <sub>BSTx-SHx</sub> ≥ 8V                                     |      | 90   | 152  | ns   |
| t <sub>PD</sub>       | Input to output propagation delay GHx/GLx rising    | INHx, INLx to GHx, GLx.IDRVN = IDRVP = 011101b; After INHx/INLx rising edge to VGS = 1 V; $V_{GVDD} = V_{BSTx-SHx} \ge 8V$                                                    |      | 100  | 150  | ns   |
| <sup>t</sup> PD       | Input to output propagation delay<br>GHx/GLx rising | Rev2p0 new DRV_BIAS_MODE = 01b INHx, INLx to GHx, GLx. IDRVN = IDRVP = 101000b; After INHx/INLx rising edge to VGS = 1 V; V <sub>GVDD</sub> = V <sub>BSTx-SHx</sub> ≥ 8V      |      | 60   | 170  | ns   |
| t <sub>PD</sub>       | Input to output propagation delay<br>GHx/GLx rising | Rev2p0 new DRV_BIAS_MODE = 10b, 11b INHx, INLx to GHx, GLx. IDRVN = IDRVP = 101000b; After INHx/INLx rising edge to VGS = 1 V; V <sub>GVDD</sub> = V <sub>BSTx-SHx</sub> ≥ 8V |      | 100  | 220  | ns   |
| t <sub>PD_match</sub> | Matching propagation delay per phase                | GHx turning OFF to GLx turning ON, GLx turning OFF to GHx turning ON; V <sub>GVDD</sub> = V <sub>BSTx-SHx</sub> ≥ 8V                                                          | -150 | 10   | 150  | ns   |
| PD_match              | Matching propagation delay phase to phase           | GHx/GLx turning ON to GHy/GLy turning ON, GHx/GLx turning OFF to GHy/GLy turning OFF; V <sub>GVDD</sub> = V <sub>BSTx-SHx</sub> ≥ 8V                                          | -50  | 10   | 50   | ns   |
| DRIVE                 | Peak current gate drive time                        | Typical value.TDRVP (TDRVN) = 0000b - 1111b. Refer to register map TDRNP and TDRVN.                                                                                           | 140  |      | 3821 | ns   |
| DRIVE_V               | Peak current gate drive time variation              | With respect to typical value.TDRVP (TDRVN) = 0000b - 1111b                                                                                                                   | -20  |      | 20   | %    |
|                       |                                                     | DEADTIME = 000b;                                                                                                                                                              | 30   | 70   | 130  | ns   |
|                       |                                                     | DEADTIME = 001b;                                                                                                                                                              | 170  | 214  | 300  | ns   |
|                       |                                                     | DEADTIME = 010b                                                                                                                                                               | 230  | 286  | 380  | ns   |
| DEAD                  | Digital Gate drive dead time                        | DEADTIME = 011b                                                                                                                                                               | 420  | 500  | 640  | ns   |
| DEAD                  | Signal Cate alive dead time                         | DEADTIME = 100b                                                                                                                                                               | 640  | 750  | 930  | ns   |
|                       |                                                     | DEADTIME = 101b                                                                                                                                                               | 880  | 1000 | 1280 | ns   |
|                       |                                                     | DEADTIME = 110b                                                                                                                                                               | 1270 | 1500 | 1820 | ns   |
|                       |                                                     | DEADTIME = 111b                                                                                                                                                               | 1700 | 2000 | 2400 | ns   |

Submit Document Feedback



|                        | PARAMETER                             | TEST CONDITIONS                                                                                                       | MIN   | TYP  | MAX                      | UNIT |
|------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|------|--------------------------|------|
|                        |                                       | CSAGAIN = 0000b                                                                                                       |       | 5    |                          | V/V  |
|                        |                                       | CSAGAIN = 0001b;                                                                                                      |       | 10   |                          | V/V  |
|                        |                                       | CSAGAIN = 0010b                                                                                                       |       | 12   |                          | V/V  |
|                        |                                       | CSAGAIN = 0011b                                                                                                       |       | 16   |                          | V/V  |
| A <sub>CSA</sub>       | Sense amplifier gain                  | CSAGAIN = 0100b                                                                                                       |       | 20   |                          | V/V  |
|                        |                                       | CSAGAIN = 0101b                                                                                                       |       | 23   |                          | V/V  |
|                        |                                       | CSAGAIN = 0110b                                                                                                       |       | 25   |                          | V/V  |
|                        |                                       | CSAGAIN = 0111b                                                                                                       |       | 30   |                          | V/V  |
|                        |                                       | CSAGAIN = 1000b                                                                                                       |       | 40   |                          | V/V  |
| EA <sub>CSA</sub>      | Sense amplifier gain error            | All CSAGAIN setting V <sub>GVDD</sub> > 7.2V (this GVDD condition is applied to all CSA items)                        | -0.55 |      | 0.55                     | %    |
| t <sub>SET</sub>       | Settling time to ±1%                  | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 5 V/V, $R_{SO}$ = 160 $\Omega$ , $C_{SO}$ = 470pF ; VREF = 5V/3V                      |       | 0.6  | 1.6                      | μs   |
| t <sub>SET</sub>       | Settling time to ±1%                  | V <sub>STEP</sub> = 1.6 V, A <sub>CSA</sub> = 10 V/V, C <sub>LOAD</sub> = 470pF                                       |       | 0.65 | 1.5                      | μs   |
| t <sub>SET</sub>       | Settling time to ±1%                  | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 20 V/V, $R_{SO}$ = 160 $\Omega$ , $C_{SO}$ = 470pF VREF = 5V/3V                       |       | 0.7  | 1.55                     | μs   |
| SET                    | Settling time to ±1%                  | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 30 V/V, $R_{SO}$ = 160 $\Omega$ , $C_{SO}$ = 470pF VREF = 5V                          |       | 0.7  | 1.5                      | μs   |
| SET                    | Settling time to ±1%                  | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 30 V/V, $R_{SO}$ = 160 $\Omega$ , $C_{SO}$ = 470pF VREF = 3V                          |       | 0.7  | 1.6                      | μs   |
| SET                    | Settling time to ±1%                  | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 40 V/V, $R_{SO}$ = 160 $\Omega$ , $C_{SO}$ = 470pF VREF = 5V                          |       | 0.7  | 1.7                      | μs   |
| t <sub>SET</sub>       | Settling time to ±1%                  | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 40 V/V, $R_{SO}$ = 160 $\Omega$ , $C_{SO}$ = 470pF VREF = 3V                          |       | 0.7  | 1.75                     | μs   |
| UGB                    | Unity Gain Bandwidth                  | C <sub>LOAD</sub> = 470pF; closed loop, BW @ unity gain                                                               | 10    |      |                          | MHz  |
| BW                     | Bandwidth                             | closed loop, -3db, no output load                                                                                     | 1     |      |                          | MHz  |
| V <sub>SWING</sub>     | Output voltage range                  | V <sub>VREF</sub> = 3 to 5.5 V                                                                                        | 0.25  |      | V <sub>VREF</sub> - 0.25 | ٧    |
| V <sub>COM</sub>       | Common-mode input range               | VCOM = (V <sub>SP</sub> + V <sub>SN</sub> ) / 2                                                                       | -2    |      | 2                        | V    |
| com_rec                | Common-mode transient recovery timing | VCOM = -15V to 0V                                                                                                     |       | 2.9  |                          | μs   |
| / <sub>DIFF</sub>      | Differential-mode input range         |                                                                                                                       | -0.3  |      | 0.3                      | V    |
| V <sub>OFF</sub>       | Input offset voltage total            | V <sub>SP</sub> = V <sub>SN</sub> = GND; CSAGAIN = 0000b<br>(Gain 5)<br>Initial offset + Offset drift, Gain = 5       | -0.6  |      | 0.5                      | mV   |
| V <sub>OFF</sub>       | Input offset voltage total            | V <sub>SP</sub> = V <sub>SN</sub> = GND; CSAGAIN = 0001b - 1000b (Gain 10 - Gain 40)<br>Initial offset + Offset drift | -0.5  |      | 0.5                      | mV   |
| V <sub>OFF_DRIFT</sub> | Input drift offset voltage            | $V_{SP} = V_{SN} = GND$ ; temperature drift + aging                                                                   |       | ±0.1 |                          | mV   |
| BIAS                   | Input bias current                    | $V_{SP} = V_{SN} = GND$ . CSA and SENSE_OCP total                                                                     | 20    |      | 100                      | μA   |
| BIAS_OFF               | Input bias current offset             | I <sub>SP</sub> – I <sub>SN.</sub> CSA and SENSE_OCP total                                                            | -1.5  |      | 1.5                      | μA   |
|                        |                                       | V <sub>CSAREF</sub> = 3.3 V                                                                                           | 3     | 6    | 9.25                     | mA   |
| I <sub>VREF</sub>      | Reference input current               | V <sub>CSAREF</sub> = 5 V                                                                                             | 4     | 7    | 9.5                      | mA   |
| CMRR                   | DC Common-mode rejection ratio        | SN/SP = -2V to 2V                                                                                                     | 60    | 90   |                          | dB   |

Product Folder Links: DRV8334-Q1



|                              | PARAMETER                                 | TEST CONDITIONS                                                                      | MIN  | TYP  | MAX  | UNIT |
|------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
| CMRR                         | Transient Common-mode rejection ratio     | 20KHz                                                                                | 60   | 90   |      | dB   |
| PSRR                         | Power-supply rejection ratio              |                                                                                      |      | 100  |      | dB   |
| tCSAAZ_INI<br>T              | Initial CSA Auto Zero                     | From CSA_EN = 1b to the end of initial CSA Auto Zero function                        | 26   | 32   | 38   | μS   |
| tCSAAZ_MI<br>N               | CSA Auto Zero TimeOut Period              | CSA_EN = 1b. INHx and INLx toggling.                                                 | 170  |      |      | μS   |
| tCSAAZ_M<br>AX               | CSA Auto Zero TimeOut Period              | CSA_EN = 1b. INHx=INLx= low                                                          |      |      | 260  | μS   |
| Temperature                  | Reporting                                 |                                                                                      |      |      |      |      |
| SUPPLY VO                    | LTAGE MONITORS                            |                                                                                      |      |      |      |      |
| \/                           | DVDd am alta na la alca est the na alcald | V <sub>PVDD</sub> rising                                                             | 4.5  | 4.65 | 4.8  | \ /  |
| $V_{PVDD\_UV}$               | PVDD undervoltage lockout threshold       | V <sub>PVDD</sub> falling                                                            | 4.05 | 4.2  | 4.35 | V    |
| V <sub>PVDD_UV_H</sub><br>YS | PVDD undervoltage lockout hysteresis      | Rising to falling threshold                                                          | 400  | 450  | 500  | mV   |
| t <sub>PVDD_UV_DG</sub>      | PVDD undervoltage deglitch time           | rising and falling edge                                                              | 8    | 12   | 16   | μs   |
|                              |                                           | V <sub>PVDD</sub> rising; PVDD_UVW_LVL= 0b;                                          | 6.0  |      | 7    | V    |
| M                            | D)/DD underveltere                        | V <sub>PVDD</sub> falling; PVDD_ULW_LVL= 0b;                                         | 5.8  |      | 6.8  | V    |
| $V_{PVDD\_UVW}$              | PVDD undervoltage warning threshold       | V <sub>PVDD</sub> rising; PVDD_UVW_LVL = 1b;                                         | 7.3  |      | 8.3  | V    |
|                              |                                           | V <sub>PVDD</sub> falling; PVDD_UVW_LVL = 1b;                                        | 7.1  |      | 8.1  | V    |
| V <sub>PVDD_UVW</sub> _      | PVDD undervoltage warning hysteresis      | Rising to falling threshold                                                          | 140  | 200  | 260  | mV   |
| t <sub>PVDD_UVW_D</sub>      | PVDD undervoltage warning deglitch time   | rising and falling edge                                                              | 8    | 12   | 16   | μs   |
|                              |                                           | V <sub>PVDD</sub> rising, PVDD_OV_LVL = 00b                                          | 28   |      | 31   |      |
|                              |                                           | V <sub>PVDD</sub> falling, PVDD_OV_LVL = 00b                                         | 27   |      | 30   |      |
| .,                           | 5,455                                     | V <sub>PVDD</sub> rising, PVDD_OV_LVL = 01b                                          | 33   |      | 36   |      |
| $V_{PVDD\_OV}$               | PVDD overvoltage threshold                | V <sub>PVDD</sub> falling, PVDD_OV_LVL = 01b                                         | 32   |      | 35   | V    |
|                              |                                           | V <sub>PVDD</sub> rising, PVDD_OV_LVL = 10b                                          | 50   |      | 55   |      |
|                              |                                           | V <sub>PVDD</sub> falling, PVDD_OV_LVL = 10b                                         | 47   |      | 52   |      |
| V <sub>PVDD_OV_H</sub>       | PVDD overvoltage hysteresis               | Rising to falling threshold PVDD_OV_LVL = 00b, 01b                                   | 0.6  | 0.9  | 1.2  | V    |
| V <sub>PVDD_OV_H</sub>       | PVDD overvoltage hysteresis               | Rising to falling threshold PVDD_OV_LVL = 10b                                        | 2.0  | 2.2  | 2.4  | V    |
| t <sub>PVDD_OV_DG</sub>      | PVDD overvoltage deglitch time            | rising and falling edge                                                              | 8    | 12   | 16   | μs   |
|                              |                                           | V <sub>GVDD</sub> rising - after power up                                            | 7.0  |      | 7.8  | V    |
| $V_{GVDD\_UV}$               | GVDD undervoltage threshold               | V <sub>GVDD</sub> rising - power up only                                             | 7.5  |      | 8.1  | V    |
| _                            |                                           | V <sub>GVDD</sub> falling                                                            | 6.8  |      | 7.6  | V    |
| V <sub>GVDD_UV_H</sub>       | GVDD undervoltage hysteresis              | Rising to falling threshold                                                          | 185  | 215  | 245  | mV   |
| t <sub>GVDD_UV_DG</sub>      | GVDD undervoltage deglitch time           | rising and falling edge                                                              | 8    | 12   | 16   | μs   |
|                              |                                           | V <sub>GVDD</sub> rising                                                             | 15   |      | 17   | .,   |
| $V_{GVDD\_OV}$               | GVDD overvoltage threshold                | V <sub>GVDD</sub> falling                                                            | 14.5 |      | 16.5 | V    |
| V <sub>GVDD_OV_H</sub>       | GVDD overvoltage hysteresis               | Rising to falling threshold                                                          | 490  | 560  | 630  | mV   |
| t <sub>GVDD_OV_DG</sub>      | GVDD overvoltage deglitch time            | rising and falling edge                                                              | 8    | 12   | 16   | μs   |
|                              |                                           | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> rising; BST_UV_LVL<br>= 1b  | 6.3  | 7.4  | 8.5  |      |
| V <sub>BST_UV</sub>          | Bootstrap undervoltage threshold          | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> falling; BST_UV_LVL<br>= 1b | 6.1  | 7.2  | 8.3  | V    |



|                               | PARAMETER                              | TEST CONDITIONS                                                                                              | MIN  | TYP  | MAX  | UNIT |
|-------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|------|
| <b>M</b>                      | Destation undervolteres threehold      | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> rising; BST_UV_LVL<br>= 0b                          | 3.8  | 4.4  | 5    | V    |
| V <sub>BST_UV</sub>           | Bootstrap undervoltage threshold       | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> falling; BST_UV_LVL<br>= 0b                         | 3.60 | 4.2  | 4.8  | V    |
| V <sub>BST_UV_HYS</sub>       | Bootstrap undervoltage hysteresis      | Rising to falling threshold BST_UV_LVL = 0b and 1b                                                           | 120  | 200  | 280  | mV   |
| t <sub>BST_UV_DG</sub>        | Bootstrap undervoltage deglitch time   | rising and falling edge                                                                                      | 4    | 6    | 8    | μs   |
| V                             | Peetstrep everyeltage threehold        | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> rising                                              | 15.2 |      | 18   | V    |
| $V_{BST\_OV}$                 | Bootstrap overvoltage threshold        | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> falling                                             | 15   |      | 17.8 | V    |
| V <sub>BST_OV_HY</sub>        | Bootstrap overvoltage hysteresis       |                                                                                                              | 110  | 200  | 260  | mV   |
| t <sub>BST_OV_DG</sub>        | Bootstrap overvoltage deglitch time    | rising and falling edge                                                                                      | 8    | 12   | 16   | μs   |
| .,                            | V65 1 11 11 1 1 1 1                    | VCP - VDRAIN; rising                                                                                         | 6    | 6.7  | 7.36 |      |
| $V_{CP\_UV}$                  | VCP undervoltage threshold             | VCP - VDRAIN; falling                                                                                        | 5.9  | 6.6  | 7.25 | V    |
| t <sub>CP_UV_DG</sub>         | VCP undervoltage deglitch time         | rising and falling edge                                                                                      | 8    | 12   | 16   | μs   |
|                               | VOD avamualtama the saled              | VCP - VDRAIN; rising                                                                                         | 14.1 |      | 17.1 | .,   |
| V <sub>CP_OV</sub>            | VCP overvoltage threshold              | VCP - VDRAIN; falling                                                                                        | 13.8 |      | 16.7 | V    |
| t <sub>CP_OV_DG</sub>         | VCP overvoltage deglitch time          | rising and falling edge                                                                                      | 8    | 12   | 16   | μs   |
| V <sub>DRAIN_UV</sub>         | VDRAIN undervoltage threshold          | V <sub>VDRAIN</sub> rising                                                                                   | 4.25 | 4.35 | 4.45 | V    |
| V <sub>DRAIN_UV</sub>         | VDRAIN undervoltage threshold          | V <sub>VDRAIN</sub> falling                                                                                  | 4.05 | 4.15 | 4.25 | V    |
| V <sub>DRAIN_UV_H</sub><br>YS | VDRAIN undervoltage hysteresis         |                                                                                                              | 160  | 190  | 210  | mV   |
| t <sub>VDRAIN_UV_D</sub>      | VDRAIN undervoltage deglitch time      | rising and falling edge                                                                                      | 8    | 12   | 16   | μs   |
|                               |                                        | V <sub>VDRAIN</sub> rising, VDRAIN_OV_LVL = 00b                                                              | 28   |      | 31   | V    |
|                               |                                        | V <sub>VDRAIN</sub> falling, VDRAIN_OV_LVL = 00b                                                             | 27   |      | 30   | V    |
|                               |                                        | V <sub>VDRAIN</sub> rising, VDRAIN_OV_LVL = 01b                                                              | 33   |      | 36   | V    |
| V <sub>DRAIN_OV</sub>         | VDRAIN overvoltage threshold           | V <sub>VDRAIN</sub> falling, VDRAIN_OV_LVL = 01b                                                             | 32   |      | 35   | V    |
|                               | -                                      | V <sub>VDRAIN</sub> rising, VDRAIN_OV_LVL = 10b, 11b                                                         | 50   |      | 55   | V    |
|                               |                                        | V <sub>VDRAIN</sub> falling, VDRAIN_OV_LVL = 10b, 11b                                                        | 48   |      | 353  | V    |
| V <sub>DRAIN_OV_H</sub>       | VDRAIN overvoltage hysteresis          | Rising to falling threshold,<br>VDRAIN_OV_LVL = 00b, 01b                                                     | 0.7  | 1.0  | 1.3  | V    |
| V <sub>DRAIN_OV_H</sub>       | VDRAIN overvoltage hysteresis          | Rising to falling threshold, VDRAIN_OV_LVL = 10b, 11b                                                        | 1.9  | 2.3  | 2.6  | V    |
| t <sub>VDRAIN_OV_</sub><br>DG | VDRAIN overvoltage deglitch time       | rising and falling edge                                                                                      | 8    | 12   | 16   | μs   |
| PROTECTIO                     | N CIRCUITS                             |                                                                                                              |      |      |      |      |
| V <sub>GS_LVL_H</sub>         | Gate voltage monitor threshold         | V <sub>GHx</sub> – V <sub>SHx</sub> , V <sub>GLx</sub> – V <sub>SLx</sub> , INLx /<br>INHx=H; VGS_LVL = 1'b1 | 6.9  |      | 8.5  | V    |
| V <sub>GS_LVL_H</sub>         | Gate voltage monitor threshold         | V <sub>GHx</sub> – V <sub>SHx</sub> , V <sub>GLx</sub> – V <sub>SLx</sub> , INLx /<br>INHx=H; VGS_LVL = 1'b0 | 5    |      | 6.3  | V    |
| V <sub>GS_LVL_L</sub>         | Gate voltage monitor threshold         | V <sub>GHx</sub> - V <sub>SHx</sub> , V <sub>GLx</sub> - V <sub>SLx</sub> , INLx / INHx=L                    |      | 1.3  | 2    | V    |
|                               |                                        | VGS_DG = 000b                                                                                                | 0.3  | 0.6  | 0.8  | μs   |
|                               | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | VGS_DG = 001b                                                                                                | 0.6  | 1.0  | 1.3  | μs   |
| t <sub>GS_DG</sub>            | VGS gate voltage monitor deglitch time | VGS_DG = 010b,                                                                                               | 1.1  | 1.5  | 1.9  | μs   |
|                               |                                        | VGS DG = 011b, VGS DG = 1xxb                                                                                 | 1.6  | 2.0  | 2.5  | μs   |



|                     | PARAMETER                                        | TEST CONDITIONS                                                                                                              | MIN   | TYP  | MAX   | UNIT |
|---------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
|                     |                                                  | VGS_BLK = 000b                                                                                                               | 1.7   | 2.25 | 2.9   | μs   |
|                     |                                                  | VGS_BLK = 001b                                                                                                               | 2.4   | 3    | 3.6   | μs   |
| t <sub>GS_BLK</sub> | VGS gate voltage monitor blanking time           | VGS_BLK = 010b                                                                                                               | 4.0   | 5    | 5.8   | μs   |
|                     |                                                  | VGS_BLK = 011b                                                                                                               | 5.9   | 7    | 8.2   | μs   |
|                     |                                                  | VGS_BLK = 100b, 101b, 110b, 111b                                                                                             | 8.6   | 10   | 11.9  | μs   |
| V <sub>DS_LVL</sub> | V <sub>DS</sub> overcurrent protection threshold | VDS_LVL = 0000b; SLx = -0.2V to<br>+2.0V. VDS_CM = 0b                                                                        | 0.036 | 0.06 | 0.085 | V    |
| V <sub>DS_LVL</sub> | V <sub>DS</sub> overcurrent protection threshold | VDS_LVL = 0001b; SLx = -0.2V to<br>+2.0V. VDS_CM = 0b                                                                        | 0.059 | 0.08 | 0.11  | V    |
| V <sub>DS_LVL</sub> | V <sub>DS</sub> overcurrent protection threshold | VDS_LVL = 0010b; SLx = -0.2V to +2.0V. VDS_CM = 0b,                                                                          | 0.064 | 0.10 | 0.13  | V    |
| V <sub>DS_LVL</sub> | V <sub>DS</sub> overcurrent protection threshold | VDS_LVL = 0011b; SLx = -0.3V to +2.0V.                                                                                       | 0.082 | 0.12 | 0.16  | V    |
|                     |                                                  | VDS_LVL = 0100b; SLx = -0.3V to +2.0V.                                                                                       | 0.13  | 0.16 | 0.20  |      |
|                     |                                                  | VDS_LVL = 0101b; SLx = -0.3V to +2.0V.                                                                                       | 0.2   | 0.24 | 0.29  |      |
|                     |                                                  | VDS_LVL = 0110b; SLx = -0.3V to +2.0V.                                                                                       | 0.27  | 0.32 | 0.385 |      |
|                     |                                                  | VDS_LVL = 0111b; SLx = -0.3V to +2.0V.                                                                                       | 0.34  | 0.4  | 0.47  |      |
|                     |                                                  | VDS_LVL = 1000b; SLx = -0.3V to +2.0V.                                                                                       | 0.44  | 0.5  | 0.58  | V    |
| $V_{DS\_LVL}$       | V <sub>DS</sub> overcurrent protection threshold | VDS_LVL = 1001b; SLx = -0.3V to +2.0V.                                                                                       | 0.59  | 0.67 | 0.77  |      |
|                     |                                                  | VDS_LVL = 1010b; SLx = -0.3V to +2.0V.                                                                                       | 0.75  | 0.83 | 0.96  |      |
|                     |                                                  | VDS_LVL = 1011b; SLx = -0.3V to +2.0V.                                                                                       | 0.90  | 1    | 1.15  |      |
|                     |                                                  | VDS_LVL = 1100b; SLx = -0.3V to +2.0V.                                                                                       | 1.12  | 1.27 | 1.43  |      |
|                     |                                                  | VDS_LVL = 1101b; SLx = -0.3V to +2.0V.                                                                                       | 1.35  | 1.53 | 1.71  |      |
|                     |                                                  | VDS_LVL = 1110b;SLx = -0.3V to +2.0V.                                                                                        | 1.57  | 1.78 | 1.99  |      |
|                     |                                                  | VDS_LVL = 1111b;SLx = -0.3V to +2.0V.                                                                                        | 1.79  | 2    | 2.27  |      |
| +DC CMD             | VDC community delay                              | VDS (comparator input voltage) from 0V to max of VDS_LVL (comparator output rising), delay time of internal comparator.      |       | 0.5  | 1.0   |      |
| tDS_CMP             | VDS comparator delay                             | VDS (comparator input voltage) from VDRAIN to min of VDS_LVL (comparator output falling), delay time of internal comparator. |       | 1.0  | 1.6   | μs   |
|                     |                                                  | VDS_DG = 000b                                                                                                                | 0.4   | 0.6  | 0.8   |      |
|                     |                                                  | VDS_DG = 001b                                                                                                                | 0.7   | 1    | 1.3   |      |
|                     |                                                  | VDS_DG = 010b                                                                                                                | 1.2   | 1.5  | 2.0   |      |
| DS_DG               | V <sub>DS</sub> overcurrent deglitch             | VDS_DG = 011b                                                                                                                | 1.5   | 2    | 2.5   | μs   |
|                     |                                                  | VDS_DG = 100b                                                                                                                | 3.3   | 4    | 4.8   |      |
|                     |                                                  | VDS_DG = 101b                                                                                                                | 5.2   | 6    | 7.35  |      |
|                     |                                                  | VDS_DG = 110b, 111b                                                                                                          | 6.8   | 8    | 9.2   |      |



|                        | PARAMETER                                                                             | TEST CONDITIONS                                                                                                                                                 | MIN  | TYP  | MAX  | UNIT |
|------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                        |                                                                                       | VDS_BLK = 000b                                                                                                                                                  | 0    |      | 0.2  |      |
|                        |                                                                                       | VDS_BLK = 001b                                                                                                                                                  | 0.4  | 0.5  | 0.7  |      |
|                        |                                                                                       | VDS_BLK = 010b                                                                                                                                                  | 0.7  | 1    | 1.5  |      |
|                        | V sussessment blanking times                                                          | VDS_BLK = 011b                                                                                                                                                  | 1.4  | 2    | 2.6  |      |
| DS_BLK                 | V <sub>DS</sub> overcurrent blanking time                                             | VDS_BLK = 100b                                                                                                                                                  | 5.0  | 6    | 7.2  | μs   |
|                        |                                                                                       | VDS_BLK = 101b                                                                                                                                                  | 6.8  | 8    | 9.4  |      |
|                        |                                                                                       | VDS_BLK = 110b                                                                                                                                                  | 8.4  | 10   | 11.9 |      |
|                        |                                                                                       | VDS_BLK = 111b                                                                                                                                                  | 10.1 | 12   | 13.9 |      |
|                        |                                                                                       | SNS_OCP_LVL = 000b : Input common mode voltage +/-2V                                                                                                            | 34   | 50   | 64   |      |
|                        |                                                                                       | SNS_OCP_LVL = 001b : Input common mode voltage +/-2V                                                                                                            | 60   | 75   | 87   |      |
|                        |                                                                                       | SNS_OCP_LVL = 010b : Input common mode voltage +/-2V                                                                                                            | 84   | 100  | 112  |      |
| .,                     | V                                                                                     | SNS_OCP_LVL = 011b : Input common mode voltage +/-2V                                                                                                            | 110  | 125  | 138  |      |
| V <sub>SENSE_LVL</sub> | V <sub>SENSE</sub> overcurrent threshold                                              | SNS_OCP_LVL = 100b : Input common mode voltage +/-2V                                                                                                            | 134  | 150  | 165  | mV   |
|                        |                                                                                       | SNS_OCP_LVL = 101b : Input common mode voltage +/-2V                                                                                                            | 183  | 200  | 214  |      |
|                        |                                                                                       | SNS_OCP_LVL = 110b : Input common mode voltage +/-2V                                                                                                            | 280  | 300  | 320  |      |
|                        |                                                                                       | SNS_OCP_LVL = 111b : Input common mode voltage +/-2V                                                                                                            | 474  | 500  | 525  |      |
|                        | V <sub>SENSE</sub> overcurrent deglitch time                                          | SNS_OCP_DG = 00b                                                                                                                                                | 1.5  | 2.0  | 2.5  |      |
|                        |                                                                                       | SNS_OCP_DG = 01b                                                                                                                                                | 3.0  | 4.0  | 5.0  | μs   |
| SENSE_DG               |                                                                                       | SNS_OCP_DG = 10b                                                                                                                                                | 4.5  | 6.0  | 7.5  |      |
|                        |                                                                                       | SNS_OCP_DG = 11b                                                                                                                                                | 8    | 10.0 | 12   |      |
| PHD_SRC                | Phase diagnostic source current                                                       | Source current of SHx; PHDEN_Hx = 1b;<br>V <sub>GVDD</sub> ≥ 8V, V <sub>DRAIN</sub> ≥ 4.5V. VDRAIN -<br>SHx = 4V                                                | 4.3  | 7.3  | 12   |      |
| PHD_SINK               | Phase diagnostic sink current                                                         | Sink current of SHx; PHDEN_Lx = 1b; V <sub>GVDD</sub> ≥ 8V, V <sub>DRAIN</sub> ≥ 4.5V. SHx-GND = 4V                                                             | 4.0  | 4.8  | 5.5  | mA   |
| V <sub>PHC_H</sub>     | Phase comparator high level threshold over VDRAIN (This is a ratio to VDRAIN voltage) | PHC_THR = 0b                                                                                                                                                    | 0.6  | 0.75 | 0.9  | V/V  |
| V <sub>PHC_H</sub>     | Phase comparator high level threshold over VDRAIN (This is a ratio to VDRAIN voltage) | PHC_THR = 1b                                                                                                                                                    | 0.37 | 0.52 | 0.67 | V/V  |
| V <sub>PHC_L</sub>     | Phase comparator low level threshold over VDRAIN (This is a ratio to VDRAIN voltage)  | PHC_THR = 0b                                                                                                                                                    | 0.10 | 0.25 | 0.40 | V/V  |
| √ <sub>PHC_L</sub>     | Phase comparator low level threshold over VDRAIN (This is a ratio to VDRAIN voltage)  | PHC_THR = 1b                                                                                                                                                    | 0.33 | 0.48 | 0.63 | V/V  |
| PHC_PD_HL              | Phase comparator propagation delay                                                    | Propagation delay of phase comparator High to Low from SHx to PHCx, Cload=20pF; SHx input test condition 60V – 0V , From SHx = 88% to 15% of V <sub>DRAIN</sub> |      |      | 1.5  | μs   |



|                         | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                           | MIN | TYP | MAX | UNIT |
|-------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PHC_PD_LH</sub>  | Phase comparator propagation delay            | Propagation delay of phase comparator<br>Low to High from SHx to PHCx,<br>Cload=20pF; SHx input test condition<br>0V – 60V From SHx = 15% to 88% of<br>V <sub>DRAIN</sub> |     |     | 1.5 | μs   |
| t <sub>PHC_OUT_DE</sub> | Phase comparator output deglitch time         | PHCOUT_DG_SEL = 1                                                                                                                                                         | 0.8 | 1.0 | 1.4 | μs   |
| T <sub>OTW</sub>        | Thermal warning temperature                   | T <sub>J</sub> rising, OT_LVL = 0b;                                                                                                                                       | 125 |     | 150 | °C   |
| T <sub>OTW</sub>        | Thermal warning temperature (Grade0           | T <sub>J</sub> rising, OT_LVL = 1b;                                                                                                                                       | 150 |     | 175 | °C   |
| T <sub>OTW_HYS</sub>    | Thermal warning hysteresis                    |                                                                                                                                                                           | 15  | 22  | 25  | °C   |
| t <sub>OTW_DEG</sub>    | Thermal warning deglitch                      |                                                                                                                                                                           | 8   | 12  | 16  | μs   |
|                         | Thermal shutdown temperature                  | $T_J$ rising; $OT_LVL = 0b$                                                                                                                                               | 155 |     | 180 | °C   |
| T <sub>OTSD</sub>       | Thermal shutdown temperature (Grade 0 device) | T <sub>J</sub> rising; OT_LVL = 1b;                                                                                                                                       | 180 |     | 205 | °C   |
| T <sub>OTSD_HYS</sub>   | Thermal shutdown hysteresis                   |                                                                                                                                                                           | 16  | 23  | 27  | °C   |
| t <sub>OTSD_DEG</sub>   | Thermal shutdown deglitch                     |                                                                                                                                                                           | 8   | 12  | 16  | μs   |
| t <sub>DRVN_SD</sub>    | Gate Drive Shutdown Sequence time             |                                                                                                                                                                           |     | 20  |     | μs   |

# **5.6 Timing Requirements**

|                      |                                                                                                                                | MIN | NOM | MAX | UNIT |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>SCLK</sub>    | SCLK minimum period                                                                                                            | 100 |     |     | ns   |
| t <sub>SCLKH</sub>   | SCLK minimum high time                                                                                                         | 50  |     |     | ns   |
| t <sub>SCLKL</sub>   | SCLK minimum low time                                                                                                          | 50  |     |     | ns   |
| t <sub>SU_SDI</sub>  | SDI input data setup time                                                                                                      | 15  |     |     | ns   |
| t <sub>H_SDI</sub>   | SDI input data hold time                                                                                                       | 25  |     |     | ns   |
| t <sub>D_SDO</sub>   | SDO output data delay time; SCLK high to SDO valid (DC VOH x 70% for rise, x30% for fall), C <sub>L</sub> = 20pF; PVDD ≥ 4.5V; | 5   |     | 38  | ns   |
| t <sub>D_SDO</sub>   | SDO output data delay time; SCLK high to SDO valid (DC VOH x 70% for rise, x30% for fall ), $C_L$ = 20pF; $4.5V \ge PVDD 4V$   | 5   |     | 48  | ns   |
| t <sub>SU_nSCS</sub> | nSCS input setup time                                                                                                          | 25  |     |     | ns   |
| t <sub>H_nSCS</sub>  | nSCS input hold time                                                                                                           | 25  |     |     | ns   |
| t <sub>HI_nSCS</sub> | nSCS minimum high time before active low                                                                                       | 450 |     |     | ns   |
| t <sub>EN_SDO</sub>  | SDO enable delay time; nSCS low to SDO ready                                                                                   |     |     | 50  | ns   |
| t <sub>DIS_SDO</sub> | SDO disable delay time; nSCS high to SDO high impedance                                                                        |     |     | 50  | ns   |

Product Folder Links: DRV8334-Q1

# **5.7 SPI Timing Diagrams**



Figure 5-1. SPI Slave Mode Timing Diagram



# 6 Detailed Description

## 6.1 Overview

The DRV8334-Q1 is an integrated 4.5V to 60V gate driver for three-phase motor drive applications. The device decreases system component count, cost, and complexity by integrating three independent half-bridge gate drivers, trickle charge pump, and linear regulator for the supply voltages of the high-side and low-side gate drivers. The device also integrates current shunt (or current sense) amplifiers. A standard serial peripheral interface (SPI) provides a simple method for configuring the various device settings and reading fault diagnostic information through an external controller.

The gate driver supports external N-channel high-side and low-side power MOSFETs and can drive up to 1A source, 2A sink peak currents. A bootstrap capacitor generates the supply voltage of the high-side gate drive. The supply voltage of the low-side gate driver is generated using a linear regulator GVDD from the PVDD power supply that regulates to 12V.

A Smart Gate Drive architecture provides the ability to dynamically adjust the strength of the gate drive output current which lets the gate driver control the VDS switching speed of the power MOSFET. This feature lets the user remove the external gate drive resistors and diodes, reducing the component count in the bill of materials (BOM), cost, and area of the printed circuit board (PCB). The architecture also uses an internal state machine to protect against short-circuit events in the gate driver, control the half-bridge dead time, and protect against dV/dt parasitic turn on of the external power MOSFET.

The DRV8334-Q1 integrates current sense amplifiers for monitoring current level through all the external half-bridges using a low-side shunt resistor. The gain setting of the current sense amplifier can be adjusted through SPI commands.

In addition to the high level of device integration, the DRV8334-Q1 provides a wide range of integrated protection features. These features include power supply under voltage lockout (PVDD UV), regulator under voltage lockout (GVDDUV), VDS over current monitoring (VDS OCP), R<sub>SENSE</sub> over current monitoring (SNS\_OCP), and over temperature shutdown (OTW and OTSD). Fault events are indicated by the nFAULT pin.

Product Folder Links: DRV8334-Q1



# 6.2 Functional Block Diagram



Figure 6-1. Block Diagram of DRV8334-Q1

## **6.3 Feature Description**

### 6.3.1 Three BLDC Gate Drivers

The DRV8334-Q1 integrates three half-bridge gate drivers, each capable of driving high-side and low-side N-channel power MOSFETs. A charge pump is used to generate the GVDD to supply the correct gate bias voltage across a wide operating voltage range of the PVDD supply input. The low side gate outputs are driven directly from GVDD, while the high side gate outputs are driven using a bootstrap circuit with an integrated diode. An internal trickle charge pump (VCP) provides 100% duty cycle support and an overdrive voltage of external switches. The half-bridge gate drivers can be used in combination to drive a three-phase motor or separately to drive other types of loads.

#### 6.3.1.1 PWM Control Modes

The DRV8334-Q1 provides four different PWM control modes to support various commutation and control methods. The PWM control mode is adjustable through PWM MODE register bits.

## 6.3.1.1.1 6x PWM Mode

In 6x PWM mode, the corresponding INHx and INLx signals control the output state as listed in Table 6-1.

**INLx** INHx GLx **GHx** Note 0 0 L L 0 L Н 1 0 Н L Shoot 1 1 L L through protection

Table 6-1. 6x PWM Mode Truth Table

## 6.3.1.1.2 3x PWM Mode with INLx enable control

In 3x PWM mode, the INHx pin controls each half-bridge and supports two output states: low or high. The INLx pin is used to put both high-side and low-side gate drive outputs low. If the state is not required, tie all INLx pins to logic high. The corresponding INHx and INLx signals control the output state as listed in Table 6-2.

Table 6-2. 3x PWM Mode Truth Table

| INLx | INHx | GLx | GHx |  |  |
|------|------|-----|-----|--|--|
| 0    | Х    | L   | L   |  |  |
| 1    | 0    | Н   | L   |  |  |
| 1    | 1    | L   | Н   |  |  |

### 6.3.1.1.3 3x PWM Mode with SPI enable control

In 3x PWM mode, the INHx pin controls output states of GHx and GLx. If SPI register bit DRVEN\_x (x=A,B,C) is 0b, GHx and GLx are pulled low. INLx is not used by the device for PWM control. The corresponding INHx signal and DRVEN x control the output state as listed in table.

Table 6-3. 3x PWM Mode (SPI Enable Control) Truth
Table

| DRVEN_x | INL | INHx | GLx | GHx |
|---------|-----|------|-----|-----|
| 0       | Х   | Х    | L   | L   |
| 1       | Х   | 0    | Н   | L   |
| 1       | Х   | 1    | L   | Н   |

Note

SPI register bit DRVEN\_x is valid for any PWM mode settings.

Product Folder Links: DRV8334-Q1

#### 6.3.1.1.4 1x PWM Mode

In 1x PWM mode, the device uses 6-step block commutation tables that are stored internally. This feature allows for a three-phase BLDC motor to be controlled using one PWM sourced from a simple controller. The PWM is applied on the INHA pin and determines the output frequency and duty cycle of the half-bridges.

The half-bridge output states are managed by the INLA, INHB, and INLB pins which are used as state logic inputs. The state inputs can be controlled by an external controller or connected directly to the digital outputs of the Hall effect sensor from the motor (INLA = HALL\_A, INHB = HALL\_B, INLB = HALL\_C). The 1x PWM mode usually operates with synchronous rectification (low-side MOSFET recirculation).

The INHC input controls the direction through the 6-step commutation table which is used to change the direction of the motor when Hall effect sensors are directly controlling the state of the INLA, INHB, and INLB inputs. Tie the INHC pin low if this feature is not required.

The INLC input brakes the motor by turning off all high-side MOSFETs and turning on all low-side MOSFETs when the INLC pin is pulled low. This brake is independent of the state of the other input pins. Tie the INLC pin high if this feature is not required.

|                       | Table 0-4. Syliciliolious 1X Favili Mode (Favili 1X_COM = 0b) |          |      |      |          |      |                                   |                 |     |      |         |      |                   |
|-----------------------|---------------------------------------------------------------|----------|------|------|----------|------|-----------------------------------|-----------------|-----|------|---------|------|-------------------|
| LOGIC AND HALL INPUTS |                                                               |          |      |      |          |      | GATE DRIVE OUTPUTS <sup>(1)</sup> |                 |     |      |         |      |                   |
| CTATE                 |                                                               | INHC = 0 |      |      | INHC = 1 |      | PHA                               | PHASE A PHASE B |     |      | PHASE C |      | DECODIBIION       |
| STATE                 | INLA                                                          | INHB     | INLB | INLA | INHB     | INLB | GHA                               | GLA             | GHB | GLB  | GHC     | GLC  | DESCRIPTION       |
| Stop                  | 0                                                             | 0        | 0    | 0    | 0        | 0    | L                                 | L               | L   | L    | L       | L    | Stop              |
| Align                 | 1                                                             | 1        | 1    | 1    | 1        | 1    | PWM                               | !PWM            | L   | Н    | L       | Н    | Align             |
| 1                     | 1                                                             | 1        | 0    | 0    | 0        | 1    | L                                 | L               | PWM | !PWM | L       | Н    | $B\toC$           |
| 2                     | 1                                                             | 0        | 0    | 0    | 1        | 1    | PWM                               | !PWM            | L   | L    | L       | Н    | $A \rightarrow C$ |
| 3                     | 1                                                             | 0        | 1    | 0    | 1        | 0    | PWM                               | !PWM            | L   | Н    | L       | L    | $A \rightarrow B$ |
| 4                     | 0                                                             | 0        | 1    | 1    | 1        | 0    | L                                 | L               | L   | Н    | PWM     | !PWM | $C \rightarrow B$ |
| 5                     | 0                                                             | 1        | 1    | 1    | 0        | 0    | L                                 | Н               | L   | L    | PWM     | !PWM | $C \rightarrow A$ |
| 6                     | 0                                                             | 1        | 0    | 1    | 0        | 1    | L                                 | Н               | PWM | !PWM | L       | L    | $B \to A$         |

Table 6-4. Synchronous 1x PWM Mode (PWM1X\_COM = 0b)

## (1) !PWM is the inverse of the PWM signal.

| Table 6-5. A | Asynchronous | 1x PWM Mode | (PWM1X | COM = 1b) |
|--------------|--------------|-------------|--------|-----------|
|              |              |             |        |           |

| LOGIC AND HALL INPUTS |      |          |      |          |      | GATE DRIVE OUTPUTS |     |         |     |         |     |             |                   |
|-----------------------|------|----------|------|----------|------|--------------------|-----|---------|-----|---------|-----|-------------|-------------------|
| STATE                 |      | INHC = 0 |      | INHC = 1 |      | PHASE A            |     | PHASE B |     | PHASE C |     | DESCRIPTION |                   |
| SIAIE                 | INLA | INHB     | INLB | INLA     | INHB | INLB               | GHA | GLA     | GHB | GLB     | GHC | GLC         | DESCRIPTION       |
| Stop                  | 0    | 0        | 0    | 0        | 0    | 0                  | L   | L       | L   | L       | L   | L           | Stop              |
| Align                 | 1    | 1        | 1    | 1        | 1    | 1                  | PWM | L       | L   | Н       | L   | Н           | Align             |
| 1                     | 1    | 1        | 0    | 0        | 0    | 1                  | L   | L       | PWM | L       | L   | Н           | $B \rightarrow C$ |
| 2                     | 1    | 0        | 0    | 0        | 1    | 1                  | PWM | L       | L   | L       | L   | Н           | $A \rightarrow C$ |
| 3                     | 1    | 0        | 1    | 0        | 1    | 0                  | PWM | L       | L   | Н       | L   | L           | $A \rightarrow B$ |
| 4                     | 0    | 0        | 1    | 1        | 1    | 0                  | L   | L       | L   | Н       | PWM | L           | $C \rightarrow B$ |
| 5                     | 0    | 1        | 1    | 1        | 0    | 0                  | L   | Н       | L   | L       | PWM | L           | $C \rightarrow A$ |
| 6                     | 0    | 1        | 0    | 1        | 0    | 1                  | L   | Н       | PWM | L       | L   | L           | $B\toA$           |

Figure 6-2 and Figure 6-3 show the different possible configurations in 1x PWM mode.



Figure 6-2. 1x PWM—Simple Controller



Figure 6-3. 1x PWM—Hall Effect Sensor

#### 6.3.1.1.5 SPI Gate Drive Mode

In SPI Gate Drive Mode, the output state of GLx and GHx are controlled by the corresponding DRV\_GLx and DRV\_GHx SPI register bits as listed in Table 6-6.

SPI DRV GLx | SPI DRV GHx GLx 0 L 0 1 L Н 1 0 Н L 1 L 1 L

Table 6-6. SPI Gate Drive Mode Truth Table

#### 6.3.1.2 Gate Drive Architecture

The gate driver device use a complimentary, push-pull topology for both the high-side and low-side drivers. This topology allows for both a strong pullup and pulldown of the external MOSFET gates. The low side gate drivers are supplied directly from the GVDD regulator supply. For the high-side gate drivers, a bootstrap diode and capacitor are used to generate the floating high-side gate voltage supply. The bootstrap diode is integrated and an external bootstrap capacitor is used on the BSTx pin. To support 100% duty cycle control, a trickle charge pump is integrated into the device. The trickle charge pump is connected to the BSTx node to prevent bootstrap voltage drop during 100% duty cycle operation due to the leakage currents of the driver and external MOSFET.



Figure 6-4. DRV8334-Q1 Gate Driver Power Supply Architecture

#### 6.3.1.2.1 Bootstrap diode

The bootstrap diode is necessary to generate the high-side bias and is integrated inside the driver. The diode anode is connected to GVDD through an internal resistor and the cathode is connected to BSTx. With the  $C_{BST}$  capacitor connected to the BSTx and the SHx pins, the  $C_{BST}$  capacitor charge is refreshed every switching cycle when SHx transitions to ground. The capacitor value  $C_{BST}$  is dependent on the gate charge of the high-side MOSFET and must be selected considering PWM control and voltage drop of the MOSFET gate. The boot diode provides fast recovery times, low diode resistance, and voltage rating margin to allow for efficient and reliable operation.

## 6.3.1.2.2 GVDD Charge pump/LDO

The GVDD charge pump/LDO provides a regulated voltage of approximately 12V on the GVDD pin. GVDD is a power supply source of the bootstrap diode and also the VCP trickle charge pump.

## 6.3.1.2.3 VCP Trickle Charge pump

The device has a trickle charge pump that provides current to the  $C_{BST}$  bootstrap capacitors so that the bootstrap capacitor stays charged. This allows the gate driver to operate at 100% duty cycle. The charge pump also supports pre-charge of the  $C_{BST}$  capacitors at power up.

By default, the device monitors INLx pins and charging the bootstrap capacitor by VCP is enabled while INLx are inactive (=low). If TCP\_SW\_MODE register bit is 1b, charging bootstrap capacitor is enabled regardless of INLx pins.

In addition to the support of 100% PWM duty cycle operation, the VCP charge pump is designed to support an overdrive supply for external components. The supply voltage  $V_{VCP}$  is available on VCP pin and the voltage is regulated with respect to VDRAIN, where a capacitor is connected between VCP and VDRAIN pins. The VCP voltage may be used for an overdrive supply of external switch control circuits such as battery reverse protection switch, high-side switch, or motor phase isolation switches. While the VCP charge pump is designed to support these external loads, care must be taken to avoid exceeding the total current limit of the overdrive supply.



#### Note

At the device power up, a VCP under voltage flag VCP\_UV is reported and remains latched. The VCP UV status flag can be cleared through a SPI write command CLR FLT by MCU.

#### 6.3.1.2.4 Gate Driver Output

The gate drivers use a Smart Gate Drive architecture to provide switching control of the external power MOSFETs, additional steps to protect the MOSFETs, and optimize tradeoffs between efficiency and robustness. This architecture is implemented through two components called IDRIVE and TDRIVE. The IDRIVE gate drive current and TDRIVE gate drive time are initially selected based on the parameters of the external power MOSFET used in the system and the desired rise and fall times.



Figure 6-5. Gate Driver Architecture

#### 6.3.1.2.5 Passive and Semi-active pull-down resistor

Each gate driver has a passive pull down between the gate and source to keep the external MOSFETs turned off in unpowered conditions. In addition a semi-active pull down circuit of low-side gate driver reduces the gate impedance during SLEEP mode.

Submit Document Feedback

## 6.3.1.2.6 TDRIVE Gate Drive Timing Control

The device integrates TDRIVE gate drive timing control to prevent parasitic dV/dt gate turn on of external MOSFETs. Strong pull-down I<sub>STRONG</sub> current is enabled on the opposite MOSFET gate whenever a MOSFET is switching. The strong pulldown lasts for the TDRIVE duration. This feature helps to remove parasitic charge that couples into the MOSFET gate when the half-bridge switch-node voltage slews rapidly.



Figure 6-6. TDRIVE Gate Drive Timing Control (DEADT\_MODE = 0b)



Figure 6-7. TDRIVE Gate Drive Timing Control (DEADT\_MODE = 1b)



#### 6.3.1.2.7 Propagation Delay

The propagation delay time  $(t_{pd})$  is measured as the time between an input logic edge to a detected output change. This time has two parts consisting of the digital propagation delay, and the delay through the analog gate drivers.

To support multiple control modes and dead time insertion, a small digital delay is added as the input command propagates through the device. Lastly, the analog gate drivers have a small delay that contributes to the overall propagation delay of the device.

### 6.3.1.2.8 Deadtime and Cross-Conduction Prevention

In 6xPWM mode of DRV8334-Q1, high-side INHx and low-side INLx inputs operate independently, with an exception to prevent cross conduction when the high and low side of the same half-bridge are turned ON at same time. The device pulls high- and low- side gate outputs low to prevent shoot through condition of power stage and a fault STP\_FLT is reported when high- and low-side inputs are logic high at the same time.

In 6xPWM mode, if SPI register bit DEADT\_MODE is 0b and DEADT\_MODE\_6X is 00b, the device monitors INHx and INLx and inserts dead time if the period of INHx=INLx=low is shorter than t<sub>DEAD</sub>. Other than 6xPWM mode, dead time is always inserted regardless of the configuration.



Figure 6-8. Cross Conduction Prevention and Dead time Insertion

Submit Document Feedback

# 6.3.2 Low-Side Current Sense Amplifiers

The DRV8334-Q1 devices integrate high-performance low-side current sense amplifier for current measurements using low-side shunt resistors. Low-side current measurements are commonly used to implement overcurrent protection, external torque control, or brushless DC commutation with the external controller. The current sense amplifiers feature nine configurable gain settings between 5 and 40V/V, which can be configured through SPI commands. The CSA output is referenced to the external voltage reference pin (VREF). The CSA output offset can be configured between 1/2 xVREF or 1/8 xVREF to support bidirectional or unidirectional current sensing as needed.

#### Note

By default, CSA output is disabled. CSA output can be enabled in SPI register IC\_CTRL2. After CSA is enabled, the external MCU must wait 100us before sampling CSA output signals.



Figure 6-9. Current-Sense Amplifier Diagram

#### 6.3.2.1 Unidirectional Current Sense Operation

The DRV8334-Q1 internally generates a common mode voltage of  $1/8 \times VREF$  to obtain maximum resolution for current measurement. The current sense amplifier operates in a unidirectional mode and the SO pin outputs an analog voltage equal to the voltage across the SP and SN pins multiplied by the gain setting ( $G_{CSA}$ ).

Use Equation 1 to calculate the current through the shunt resistor.



(1)



Figure 6-10. Unidirectional Current-Sense Output



Figure 6-11. Unidirectional Current-Sense Regions

## 6.3.2.2 Bidirectional Current Sense Operation

In this mode, DRV8334-Q1 internally generates a common mode voltage of  $\frac{1}{2}$  x VREF to enable bidirectional current measurement. The current sense amplifier operates in a bidirectional mode and the SO pin outputs an analog voltage equal to the voltage across the SP and SN pins multiplied by the gain setting ( $G_{CSA}$ ).

Use Equation 2 to calculate the current through the shunt resistor (AREF\_DIV = VREF / 2 case).

$$I = \frac{V_{SOX} - \frac{V_{VREF}}{2}}{G_{CSA} \times R_{SENSE}}$$
(2)



Figure 6-12. Bidirectional Current Sense Output



Figure 6-13. Bidirectional Current Sense Regions



#### 6.3.3 Gate Driver Shutdown

If a fault condition is detected or DRVOFF pin is driven by system, the device takes an action of gate driver shutdown. The high-side and low-side gate driver outputs are pulled down to turn off external MOSFETs.

### 6.3.3.1 DRVOFF Gate Driver Shutdown

When DRVOFF is driven high, the gate driver goes into shutdown mode, overriding signals on inputs pins INHx and INLx. DRVOFF bypasses the internal digital logic and is connected directly to the predriver. This pin provides a mechanism for externally monitored faults to disable the gate driver directly bypassing the external controller. When the DRVOFF pin is driven high, the device disables the gate driver and triggers the shutdown sequence.



Figure 6-14. DRVOFF Gate Driver Output State

## 6.3.3.2 Gate Driver Shutdown Timing Sequence

The device initiates gate driver shutdown sequence as shown in figure. The shutdown drive current can be programmed with SPI register IDRVN\_SD. The gate driver uses  $I_{DRVN\_SDD}$  for  $t_{DRVN\_SDD}$  time to discharge gate of MOSFET. The shutdown current changes to  $I_{DRVN\_SD}$  current and is hold until end of  $t_{DRVN\_SD}$  time. After completion of shutdown sequence, gate driver outputs are in semi-active pull-down mode.

Submit Document Feedback



Figure 6-15. Gate Drive Shutdown Sequence



#### 6.3.4 Gate Driver Protective Circuits

The DRV832x family of devices is protected against PVDD undervoltage and overvoltage, AVDD POR, Bootstrap undervoltage, GVDD undervoltage, MOSFET  $V_{DS}$  and  $V_{SENSE}$  overcurrent events.

## 6.3.4.1 PVDD Supply Undervoltage Warning (PVDD\_UVW)

If at any time the power supply voltage on the PVDD pin falls below the  $V_{PVDD\_UVW}$  threshold for longer than the  $t_{PVDD\_UVW\_DG}$  time, the DRV8334-Q1 detects a PVDD undervoltage warning event. After detecting the undervoltage condition, the device asserts a warning in accordance with the WARN\_MODE bit. The  $V_{PVDD\_UVW}$  threshold is adjustable through the SPI register bit PVDD\_UVW\_LVL.

## 6.3.4.2 PVDD Supply Undervoltage Lockout (PVDD\_UV)

If at any time the power supply voltage on the PVDD pin falls below the  $V_{PVDD\_UV}$  threshold for longer than the  $t_{PVDD\_UV\_DG}$  time, the DRV8334-Q1 detects a PVDD undervoltage event. After detecting the undervoltage condition, the gate driver disabled, charge pump disabled and nFAULT pin is driven low. After PVDD\_UV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

## 6.3.4.3 PVDD Supply Overvoltage Fault (PVDD\_OV)

If at any time the power supply voltage on the PVDD pin exceeds the  $V_{PVDD\_OV}$  threshold for longer than the  $t_{PVDD\_OV\_DG}$  time, the DRV8334-Q1 detects a PVDD overvoltage event. After detecting the overvoltage condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After PVDD\_OV condition is cleared, the fault state remains latched and can be cleared through an SPI command. The PVDD\_OV threshold is adjustable through the SPI register field PVDD\_OV\_LVL. The PVDD OV threshold is adjustable through the SPI register field PVDD\_OV\_LVL, with settings available for 28V, 33V, or 50V.

## 6.3.4.4 GVDD Undervoltage Lockout (GVDD\_UV)

If at any time the voltage on the GVDD pin falls lower than the  $V_{GVDD\_UV}$  threshold voltage for longer than the  $t_{GVDD\_UV\_DG}$  time, the device detects a GVDD undervoltage event. After detecting the GVDD\_UV undervoltage event, the gate driver is disabled, VCP charge pump is disabled and nFAULT pin is driven low if the GVDD\_UV\_MODE bit is 1b. After GVDD\_UV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

## 6.3.4.5 GVDD Overvoltage Fault (GVDD\_OV)

If at any time the power supply voltage on the GVDD pin exceeds the  $V_{\text{GVDD\_OV}}$  threshold for longer than the  $t_{\text{GVDD\_OV\_DG}}$  time, the DRV8334-Q1 detects a GVDD overvoltage event. After detecting the overvoltage condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After PVDD\_OV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

### 6.3.4.6 BST Undervoltage Lockout (BST\_UV)

If at any time the voltage across BTSx and SHx pins falls lower than the  $V_{BST\_UV}$  threshold voltage for longer than the  $t_{BST\_UV\_DG}$  time, the device detects a BST undervoltage event. After detecting the BST\_UV undervoltage event, the high-side gate driver is disabled and nFAULT pin is driven low if the BST\_UV\_MODE register bit is 1b. The low-side gate driver remains active during BST\_UV event. After the BST\_UV condition is cleared, the fault state remains latched if BST\_UV\_LATCH register bit is 1b, and the flag can be cleared through an SPI command.

#### 6.3.4.7 BST Overvoltage Fault (BST OV)

If at any time the power supply voltage on one of the BSTx pins exceeds the  $V_{BST\_OV}$  threshold for longer than the  $t_{BST\_OV\_DG}$  time, the DRV8334-Q1 detects a BST overvoltage event. After detecting the overvoltage condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After BST\_OV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

#### 6.3.4.8 VCP Undervoltage Fault (CP\_OV)

If at any time the voltage between the VCP and VDRAIN pins falls below the  $V_{CP\_UV}$  threshold for longer than the  $t_{CP\_UV\_DG}$  time, the DRV8334-Q1 detects a VCP undervoltage event. After detecting the undervoltage

Product Folder Links: DRV8334-Q1

condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After the VCP\_UV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

#### 6.3.4.9 VCP Overvoltage Fault (CP\_OV)

If at any time the between the VCP and VDRAIN pins exceeds the  $V_{CP\_OV}$  threshold for longer than the  $t_{CP\_OV\_DG}$  time, the DRV8334-Q1 detects a VCP overvoltage event. After detecting the overvoltage condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After VCP\_OV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

#### 6.3.4.10 VDRAIN Undervoltage Fault (VDRAIN\_UV)

If at any time the supply voltage on the VDRAIN pins falls below the  $V_{DRAIN\_UV}$  threshold for longer than the  $t_{vdrain\_uv\_dg}$  time, the DRV8334-Q1 detects a VDRAIN undervoltage event. After detecting the undervoltage condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After the VDARIN\_UV condition is cleared, the fault state remains latched and can be cleared through an SPI command.

#### 6.3.4.11 VDRAIN Overvoltage Fault (VDRAIN OV)

If at any time the power supply voltage on the VDRAIN pin exceeds the  $V_{DRFAIN\_OV}$  threshold for longer than the  $t_{VDRAIN\_OV\_DG}$  time, the DRV8334-Q1 detects a VDRAIN overvoltage event. After detecting the overvoltage condition, the gate driver is disabled, charge pump is disabled, and nFAULT pin is driven low. After the VDRAIN\_OV condition is cleared, the fault state remains latched and can be cleared through an SPI command. The VDRAIN\_OV threshold can be adjusted based on expected supply range using the VDRAIN\_OV\_LVL register field.

#### 6.3.4.12 MOSFET VGS Monitoring Protection

The DRV8334-Q1 utilizes integrated gate to source voltage (VGS) monitors to monitor the state of the external MOSFETs. When the output state of the MOSFETs is commanded OFF (INxx = low), the monitor provides that the output stays turned off. If at any point the VGS voltage exceeds the VGS threshold for a duration longer than tvgs\_dg, the nFAULT pin is driven low and the VGS\_XX flag is set for the corresponding output channel. When the output state of the MOSFETs is commanded ON (INxx = high), the monitor verifies that the output turns on and the MOSFETs are driven with sufficient VGS to be strongly enhanced. If at any point the VGS drops below the VGS threshold for a duration longer than tvgs\_dg, the nFAULT pin is driven low and the VGS\_XX flag is set for the corresponding output channel. The VGS monitor blanking time can be adjusted through the VGS\_BLK register field. TI recommends to set this value based on the expected switching time for the external MOSFETs. The VGS monitor deglitch time can be adjusted through the VGS\_DEG register field. The deglitch timer does not start until after the VGS blanking time has elapsed following a rising/falling PWM signal. TI recommends to set this value based on the system noise level and acceptable fault tolerance timing.



Figure 6-16. DRV8334-Q1 V<sub>GS</sub> Monitors



Figure 6-17. DRV8334-Q1 V<sub>GS</sub> Monitor Timing (Output High)



Figure 6-18. DRV8334-Q1 V<sub>GS</sub> Monitor Timing (Output Low)

#### 6.3.4.13 MOSFET V<sub>DS</sub> Overcurrent Protection (VDS\_OCP)

The device has adjustable  $V_{DS}$  voltage monitors to detect overcurrent or short-circuit conditions on the external power MOSFETs. A MOSFET overcurrent event is sensed by monitoring the  $V_{DS}$  voltage drop across the external MOSFET  $R_{DS(on)}$ . The high-side VDS monitors measure between the VDRAIN and SHx pins and the low-side VDS monitors measure between the SHx and SLx pins. If the voltage across external MOSFET exceeds the  $V_{DS\_LVL}$  threshold for longer than the  $t_{DS\_DG}$  deglitch time, a VDS\_OCP event is recognized. After detecting the VDS overcurrent event, all of the gate driver outputs are driven low to disable the external MOSFETs and nFAULT pin is driven low. VDS level and deglitch time are programmable.



Figure 6-19. DRV8334-Q1 V<sub>DS</sub> Monitors



Figure 6-20. DRV8334-Q1 V<sub>DS</sub> Monitor Timing

#### 6.3.4.14 V<sub>SENSE</sub> Overcurrent Protection (SEN\_OCP)

Overcurrent is also monitored by sensing the voltage drop across the external current sense resistor between SPx and SNx pin. If at any time the difference voltage of SPx-SNx exceeds the  $V_{\text{SEN\_OCP}}$  threshold for longer than the  $t_{\text{OCP\_DEG}}$  deglitch time, a SEN\_OCP event is recognized. After detecting the SEN\_OCP over current event, all of the gate driver outputs are driven low to disable the external MOSFETs and nFAULT pin is driven low. The  $V_{\text{SENSE}}$  threshold and deglitch time are programmable. After SEN\_OCP condition is cleared, the fault state remains latched and can be cleared through SPI command.



#### 6.3.4.15 Phase Comparators

The device has three integrated phase comparators, each of which monitors the voltage at the SHx pin against the voltage on the VDRAIN pin. The phase comparators can be used to monitor the voltage of the SHx pin for motor commutation control, measurement of the time from input to output, or for diagnostics of the drivers, external MOSFETs, and external load.

The phase comparator thresholds are created with a resistor divider between the VDRAIN and GND pins. The threshold voltage is sent to the phase comparator and compared against the SHx voltage with respect to GND.

The device can be configured to enable three push-pull digital outputs on INLA, INLB and INLC pins. The outputs indicate the status of each phase comparator output. When INLx are used for phase comparator outputs, SPI register bit PWM MODE must be configured to 010b (3xPWM mode with SPIN enable control) to control low-side gate drivers.

The device integrates a logic to compare the digital inputs INHx and the phase comparator outputs. If a mis-compare is detected, the fault is reported on SPI register bits PHCx FLT.



Figure 6-21. Phase Comparator Functional Diagram

#### 6.3.4.16 Thermal Shutdown (OTSD)

If the die temperature exceeds the trip point of the thermal shutdown limit (T<sub>OTSD</sub>), OTSD event is recognized. After detecting the OTSD overtemperature event, if OTSD MODE is Fault mode, all of the gate driver outputs are driven low to disable the external MOSFETs, charge pump and current sense are disabled, and nFAULT pin is driven low. After OTSD condition is cleared, the fault state remains latched and can be cleared through an SPI command (CLR\_FLT). The OTSD\_MODE is Fault mode by default. If OTSD condition is detected during device power up, nFAULT stays low and charge pump and current sense remain disabled until OTSD condition is removed and SPI command (CLR FLT) is sent by MCU.

Product Folder Links: DRV8334-Q1

#### 6.3.4.17 Thermal Warning (OTW)

If the die temperature exceeds the trip point of the thermal warning (T<sub>OTW</sub>), the OTW bit is set in the registers of SPI devices. The device performs no additional action and continues to function. After the die temperature falls lower than the hysteresis point of the thermal warning, the OTW bit remains latched and can be cleared through an SPI command CLR\_FLT. If OTW bit is 1b, nFAULT remains high.

#### 6.3.4.18 OTP CRC

After each power up, the device performs an OTP CRC check. If the calculated CRC8 checksum does not match the CRC8 checksum stored in the internal OTP memory, the OTP\_CRC failed flag is set.

#### 6.3.4.19 SPI Watchdog Timer

The device integrates a programmable window-type SPI watchdog timer to verify that the external controller is operating. The SPI watchdog timer can be enabled by writing a 1 to WDT\_EN SPI register bit. The watchdog timer is disabled by default. When the watchdog timer is enabled, an internal timer starts to count up. A valid SPI access resets the timer. This valid SPI access must be issued between the lower window time and the upper window time. If a watchdog timer fault is detected, the WDT\_FLT status bit is set to 1b and nFAULT pin is asserted low.



Figure 6-22. SPI Watchdog Timer timing diagram

#### 6.3.4.20 Phase Diagnostic

The device integrates a current source and a switch between VDRAIN and SHx device pins and between SHx device pin and the device ground for each channel. The switches can be individually enabled and disabled via SPI register bits PHDEN\_Hx and PHDEN\_Lx. If PHDEN\_Hx is 1b, the source current I<sub>PHD\_SRC</sub> of SHx pin is enabled. If PHDEN\_Lx is 1b, the sink current I<sub>PHD\_SNK</sub> of SHx pin is enabled. When any of PHDEN\_Hx and PHDEN\_Lx register bits are set to 1, the VDS overcurrent detection flags, VDS\_Hx and VDS\_Lx, change from the fault detection flag to the status flag of VDS comparators. The combination of the integrated current sources and VDS status flags can be used for the phase diagnostics such as an open fault detection of motor load, without activating external MOSFETs.

By default, the gate drivers are disabled when PHDEN\_x register bits are 1b. If PHDEN\_DRV register bit is 1b, the gate driver outptus can be controlled by INHx and INLx input pins while PHDEN\_x register bits are 1b, and the external MOSFETs can be turned ON during the phase diagnostic.

If PDHEN\_x register bits are 1b, VCP charge pump stays enabled but the charging path from VCP to the bootstrap capacitor is disabled. After phase diagnostic, the bootstrap capacitor needs to be pre-charged before PWM operation.



Figure 6-23. Phase Diagnostic (Preview only)

#### 6.4 Device Functional Modes

#### 6.4.1 Gate Driver Functional Modes

#### 6.4.1.1 Sleep Mode

The nSLEEP pin manages the state of the DRV8334-Q1. When the nSLEEP pin is low, the device goes to a low-power sleep mode. In sleep mode, all gate drivers are disabled, sense amplifiers are disabled, all external MOSFETs are disabled, and the GVDD regulator is disabled. The t<sub>SLEEP</sub> time must elapse after a falling edge on the nSLEEP pin before the device goes to sleep mode. The device comes out of sleep mode automatically if the nSLEEP pin is pulled high. The t<sub>WAKE</sub> time must elapse before the device is ready for inputs.

#### 6.4.1.2 Operating Mode

When the nSLEEP pin is high and the  $V_{PVDD}$  voltage is greater than the  $V_{UVLO}$  voltage, the device goes to operating mode. The  $t_{WAKE}$  time must elapse before the device is ready for inputs. In this mode the GVDD regulator and AVDD regulator are active

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

#### 6.4.2 Device Power Up Sequence





Figure 6-24. Device Power Up Sequence and twake

Figure 6-24 explains the device power up sequence including the device internal information. As described in Section 6.4, if the nSLEEP pin is driven high, the device starts the power up sequence to enable the internal LDOs, GVDD and VCP charge pump. The nFAULT output is low when the device completes the power up sequence and enters the Operating Mode. The external MCU may additionally wait for the pre-charge of bootstrap capacitors before toggling the high-side gate drivers, and the SPI status flag BST\_UVx can be used to check the status of pre-charge operation.



#### 6.5 Programming

#### 6.5.1 SPI

The device uses a serial peripheral interface (SPI) bus to set device configurations, operating parameters, and read out diagnostic information. The device SPI operates in slave mode and connects to a master external controller. If SPI CRC (SPI\_CRC\_EN = 1b) is enabled, the SPI input data (SDI) word consists of a 32 bit word, with an 8 bit command, 16 bits of data, and 8 bit CRC (initial value 0xFF, polynomial 0x2F). The SPI output data (SDO) word consists of a 32 bit word, with an 8-bit status data, 16 bits of register data and 8bit CRC (initial value 0xFF, polynomial 0x2F). If SPI CRC is disabled (SPI\_CRC\_EN = 0b), the SPI data word consists of 24 bit word, where 8 bit CRC is excluded.

#### Note

CRC is enabled by default. To disable CRC, transmit "0x0009" to register 0x1C with CRC value "0x6E" (full SPI frame is "0x3800096E") after device power-up.

A valid frame must meet the following conditions:

- The SCLK pin is low when the nSCS pin transitions from high to low and from low to high.
- The nSCS pin is pulled high for at least 450ns between words.
- When the nSCS pin is pulled high, any signals at the SCLK and SDI pins are ignored and the SDO pin is set Hi-Z.
- Data is captured on the falling edge of SCLK and data is propagated on the rising edge of SCLK.
- The most significant bit (MSB) is shifted in and out first.
- A full 32 (or 24) SCLK cycles must occur for transaction to be valid.
- If the data word sent to the SDI pin is not 32 (or 24) bits, a frame error occurs and the data word is ignored.
- For a write command, the existing data in the register being written to is shifted out on the SDO pin following the 8 bit command data.
- The SDO pin is a push-pull type output.
- The SPI fault is confirmed at the rising edge of nSCS.

#### 6.5.2 SPI Format

The SDI input data word is 32 (or 24) bits long and consists of the following format:

- 7 address bits, A6-A0
- 1 read or write bit, W0. W0 = 0b for write command and W0 = 1b for read command.
- 16 data bits, D15-D0
- 8-bit CRC if SPI\_CRC\_EN = 1b.

The SDO output data word is 32 (or 24) bits long and consists of the following format.

- 1 fault status bit, F. This bit is identical to IC\_STAT1 FAULT register bit.
- 7 read back bits, A6-A0. This is the read back of incoming 7 address bits of SDI in the same SPI frame. The device captures SDI at the rising edge of SCLK and pushes it out on falling edge of SCLK.
- 16 data bits, D15-D0. This is read data of the addressed register. For write command, it is the data previously stored in the addressed register.
- 8-bit CRC if SPI\_CRC\_EN = 1b.

## 6.5.3 SPI Format Diagrams



Figure 6-25. SPI Format - 32-bit frame (SPI\_CRC\_EN = 1b)



Figure 6-26. SPI Format - 24-bit frame (SPI\_CRC\_EN = 0b)



# 7 Register Maps

#### 7.1 STATUS Registers

Table 7-1 lists the memory-mapped registers for the STATUS registers. All register offset addresses not listed in Table 7-1 should be considered as reserved locations and the register contents should not be modified.

**Table 7-1. STATUS Registers** 

| Address | Acronym  | Register Name        | Section       |
|---------|----------|----------------------|---------------|
| 0h      | IC_STAT1 | IC Status Register 1 | Section 7.1.1 |
| 1h      | IC_STAT2 | IC Status Register 2 | Section 7.1.2 |
| 2h      | IC_STAT3 | IC Status Register 3 | Section 7.1.3 |
| 3h      | IC_STAT4 | IC Status Register 4 | Section 7.1.4 |
| 4h      | IC_STAT5 | IC Status Register 5 | Section 7.1.5 |
| 5h      | IC_STAT6 | IC Status Register 6 | Section 7.1.6 |

Complex bit access types are encoded to fit into small table cells. Table 7-2 shows the codes that are used for access types in this section.

Table 7-2. STATUS Access Type Codes

| Access Type            | Code | Description                            |  |  |
|------------------------|------|----------------------------------------|--|--|
| Read Type              |      |                                        |  |  |
| R                      | R    | Read                                   |  |  |
| Reset or Default Value |      |                                        |  |  |
| -n                     |      | Value after reset or the default value |  |  |

#### 7.1.1 IC\_STAT1 Register (Address = 0h) [Reset = 8000h]

IC\_STAT1 is shown in Table 7-3.

Return to the Summary Table.

Table 7-3. IC\_STAT1 Register Field Descriptions

| Bit | Field   | Туре | Reset | Description                                                                                                                                                  |
|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | SPI_OK  | R    | 1b    | No SPI Fault is detected 0b = SPI Fault is detected 1b = No fault                                                                                            |
| 14  | FAULT   | R    | 0b    | Logic OR of FAULT status registers. Mirrors nFAULT pin.  0b = nFAULT status logic-low  1b = nFAULT status logic-high. One or multiple fault events detected. |
| 13  | WARN    | R    | 0b    | Logic OR of WARN status, except OTW  0b = No warning event detected  1b = One or multiple warning event detected                                             |
| 12  | VDS     | R    | 0b    | Logic OR of VDS overcurrent detection  0b = No VDS events detected.  1b = One or multiple VDS events detected.                                               |
| 11  | VGS     | R    | 0b    | Logic OR of VGS detection  0b = No VGS events detected.  1b = One or multiple VGS events detected.                                                           |
| 10  | SNS_OCP | R    | 0b    | Logic OR of Sense overcurrent detection 0b = No sense overcurrent events detected. 1b = One or multiple sense overcurrent events detected.                   |
| 9   | OV      | R    | 0b    | Logic OR of supply voltage overvoltage detection 0b = No overvoltage events detected. 1b = One or more overvoltage events detected.                          |

#### Table 7-3. IC\_STAT1 Register Field Descriptions (continued)

|     |          |      |       | . ,                                                                                                                                      |
|-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field    | Туре | Reset | Description                                                                                                                              |
| 8   | UV       | R    | 0b    | Logic OR of supply voltage undervoltage detection  0b = No undervoltage events detected.  1b = One or more undervoltage events detected. |
| 7-2 | RESERVED | R    | 0b    | Reserved                                                                                                                                 |
| 1   | ОТЖ      | R    | Ob    | Overtemperature Warning Status Bit 0b = No event is detected 1b = Overtemperature warning event detected                                 |
| 0   | DRV_STAT | R    | 0b    | Indicates Driver Enable Status. Mirrors ENABLE_DRV register bit                                                                          |

## 7.1.2 IC\_STAT2 Register (Address = 1h) [Reset = 0000h]

IC\_STAT2 is shown in Table 7-4.

Return to the Summary Table.

Table 7-4. IC STAT2 Register Field Descriptions

| Bit   | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | CBC_ST    | R    | ОЬ    | VDS and SNS_OCP monitor Cycle By Cycle (CBC) counter activity status. If CBC is enabled (CBC is 1b), CBC counter is incremented when VDS or SNS_OCP condition is detected. CBC_ST is 1 if CBC counter is not 0 (CBC counter > 0) to indicate one or multiple VDS or SNS_OCP conditions have been detected.  0b = CBC counter is 0 1b = CBC counter is not 0 if CBC is enabled. |
| 14-11 | RESERVED  | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                       |
| 10    | SNS_OCP_A | R    | 0b    | Overcurrent on External Sense Resistor Status Bit on phase A                                                                                                                                                                                                                                                                                                                   |
| 9     | SNS_OCP_B | R    | 0b    | Overcurrent on External Sense Resistor Status Bit on phase B                                                                                                                                                                                                                                                                                                                   |
| 8     | SNS_OCP_C | R    | 0b    | Overcurrent on External Sense Resistor Status Bit on phase C                                                                                                                                                                                                                                                                                                                   |
| 7-6   | RESERVED  | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                       |
| 5     | VDS_HA    | R    | 0b    | VDS Overcurrent Status on the A High-side MOSFET                                                                                                                                                                                                                                                                                                                               |
| 4     | VDS_LA    | R    | 0b    | VDS Overcurrent Status on the A Low-side MOSFET                                                                                                                                                                                                                                                                                                                                |
| 3     | VDS_HB    | R    | 0b    | VDS Overcurrent Status on the B High-side MOSFET                                                                                                                                                                                                                                                                                                                               |
| 2     | VDS_LB    | R    | 0b    | VDS Overcurrent Status on the B Low-side MOSFET                                                                                                                                                                                                                                                                                                                                |
| 1     | VDS_HC    | R    | 0b    | VDS Overcurrent Status on the C High-side MOSFET                                                                                                                                                                                                                                                                                                                               |
| 0     | VDS_LC    | R    | 0b    | VDS Overcurrent Status on the C Low-side MOSFET                                                                                                                                                                                                                                                                                                                                |

## 7.1.3 IC\_STAT3 Register (Address = 2h) [Reset = 0000h]

IC\_STAT3 is shown in Table 7-5.

Submit Document Feedback

Return to the Summary Table.

Table 7-5. IC\_STAT3 Register Field Descriptions

| Bit  | Field    | Туре | Reset | Description                                         |
|------|----------|------|-------|-----------------------------------------------------|
| 15-6 | RESERVED | R    | 0b    | Reserved                                            |
| 5    | VGS_HA   | R    | 0b    | Gate driver fault status on the A High-side MOSFET. |
| 4    | VGS_LA   | R    | 0b    | Gate driver fault status on the A Low-side MOSFET.  |
| 3    | VGS_HB   | R    | 0b    | Gate driver fault status on the B High-side MOSFET. |
| 2    | VGS_LB   | R    | 0b    | Gate driver fault status on the B Low-side MOSFET.  |
| 1    | VGS_HC   | R    | 0b    | Gate driver fault status on the C High-side MOSFET. |
| 0    | VGS_LC   | R    | 0b    | Gate driver fault status on the C Low-side MOSFET.  |

Product Folder Links: DRV8334-Q1

## 7.1.4 IC\_STAT4 Register (Address = 3h) [Reset = 0000h]

IC\_STAT4 is shown in Table 7-6.

Return to the Summary Table.

Table 7-6. IC\_STAT4 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                |
|-----|-----------|------|-------|--------------------------------------------|
| 15  | PVDD_OV   | R    | 0b    | PVDD overvoltage status                    |
| 14  | PVDD_UV   | R    | 0b    | PVDD undervoltage status                   |
| 13  | VDRAIN_OV | R    | 0b    | VDRAIN overvoltage status                  |
| 12  | VDRAIN_UV | R    | 0b    | VDRAIN undervoltage status                 |
| 11  | VCP_OV    | R    | 0b    | VCP overvoltage status                     |
| 10  | VCP_UV    | R    | 0b    | VCP undervoltage status                    |
| 9   | GVDD_OV   | R    | 0b    | GVDD overvoltage status                    |
| 8   | GVDD_UV   | R    | 0b    | GVDD undervoltage status                   |
| 7   | RESERVED  | R    | 0b    | Reserved                                   |
| 6   | RESERVED  | R    | 0b    | Reserved                                   |
| 5   | BSTA_OV   | R    | 0b    | BST overvoltage on the A High-side MOSFET  |
| 4   | BSTA_UV   | R    | 0b    | BST undervoltage on the A High-side MOSFET |
| 3   | BSTB_OV   | R    | 0b    | BST overvoltage on the B High-side MOSFET  |
| 2   | BSTB_UV   | R    | 0b    | BST undervoltage on the B High-side MOSFET |
| 1   | BSTC_OV   | R    | 0b    | BST overvoltage on the C High-side MOSFET  |
| 0   | BSTC_UV   | R    | 0b    | BST undervoltage on the C High-side MOSFET |

# 7.1.5 IC\_STAT5 Register (Address = 4h) [Reset = 0000h]

IC\_STAT5 is shown in Table 7-7.

Return to the Summary Table.

Table 7-7. IC STAT5 Register Field Descriptions

|       | Table 7 The Logistics Tion Boost phone |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Field                                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15    | RESERVED                               | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 14    | PVDD_UVW                               | R    | 0b    | PVDD undervoltage warning status                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 13-11 | RESERVED                               | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10    | GVDD_CP_LDO                            | R    | 0b    | GVDD operating mode status 0b = Charge pump 1b = LDO mode                                                                                                                                                                                                                                                                                                                                                                                            |
| 9     | OTSD                                   | R    | 0b    |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8     | WDT_FLT                                | R    | 0b    | Watch dog timer fault bit                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7     | SPI_CRC_FLT                            | R    | 0b    | SPI CRC fault bit                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6     | SPI_ADDR_FLT                           | R    | 0b    | SPI Address fault bit                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5     | SPI_CLK_FLT                            | R    | 0b    | SPI Clock Framing fault bit. For 32-bit frame (SPI_CRC_EN is 1), the SPI_CLK_FLT is set to 1 if the number of SPI clock of one SPI frame is 1 to 31, 33 or higher. The SPI_CLK_FLT is 0 if the number of SPI clocks is 0 or 32. For 24-bit frame (SPI_CRC_EN is 0b), the SPI_CLK_FLT is 0 if the number of SPI clocks is 0 or 24. For 96-bit frame, the SPI_CLK_FLT is 0 if the number of SPI clocks is 0 or 96. Otherwise, SPI_CLK_FLT is set to 1. |
| 4     | OTP_CRC_FLT                            | R    | 0b    | OTP CRC fault bit. A fault of OTP memory used for device production has been detected.                                                                                                                                                                                                                                                                                                                                                               |

Table 7-7. IC\_STAT5 Register Field Descriptions (continued)

|     | rabio / // re_c // register / rola 2000/ptions (continuou) |      |       |                                                                                                                                                                                                                                                                                  |  |
|-----|------------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field                                                      | Туре | Reset | Description                                                                                                                                                                                                                                                                      |  |
| 3   | OTP_USR_CRC_FLT                                            | R    | 0b    | USER OTP CRC fault. A fault of OTP memory used for user configuration has been detected. The OTP_USR_CRC_FLT will always be set to 1b if USER OTP is not used (programmed), and the flag must be cleared at power up. The OTP_USR_CRC_FLT doesn't affect nFAULT or Gate Drivers. |  |
| 2   | RESERVED                                                   | R    | 0b    | Reserved                                                                                                                                                                                                                                                                         |  |
| 1   | STP_FLT                                                    | R    | 0b    | Shoot Through Protection violation                                                                                                                                                                                                                                               |  |
| 0   | DEADT_FLT                                                  | R    | 0b    | Dead time violation                                                                                                                                                                                                                                                              |  |
|     |                                                            |      |       |                                                                                                                                                                                                                                                                                  |  |

# 7.1.6 IC\_STAT6 Register (Address = 5h) [Reset = 0000h]

IC\_STAT6 is shown in Table 7-8.

Return to the Summary Table.

Table 7-8. IC\_STAT6 Register Field Descriptions

| Bit | Field        | Type | Reset | Description                                                    |
|-----|--------------|------|-------|----------------------------------------------------------------|
| 15  | PHCA_FLT     | R    | 0b    | Indicates phase comparator fault of PHCA                       |
| 14  | PHCB_FLT     | R    | 0b    | Indicates phase comparator fault of PHCB                       |
| 13  | PHCC_FLT     | R    | 0b    | Indicates phase comparator fault of PHCC                       |
| 12  | RESERVED     | R    | 0b    | Reserved                                                       |
| 11  | VREF_OV      | R    | 0b    | VREF input overvoltage status                                  |
| 10  | VREF_UV      | R    | 0b    | VREF input undervoltage status                                 |
| 9   | VDDSDO_UV    | R    | 0b    | Device internal regulator VDDSDO regulator undervoltage status |
| 8   | RESERVED     | R    | 0b    | Reserved                                                       |
| 7   | DVDD_OV      | R    | 0b    | DVDD overvoltage status                                        |
| 6-5 | RESERVED     | R    | 0b    | Reserved                                                       |
| 4   | ABIST_FLT    | R    | 0b    | Analog BIST fault status                                       |
| 3   | DEV_MODE_FLT | R    | 0b    | Device mode fault status                                       |
| 2-1 | RESERVED     | R    | 0b    | Reserved                                                       |
| 0   | CLK_MON_FLT  | R    | 0b    | Clock monitor fault status                                     |

Product Folder Links: DRV8334-Q1



#### 7.2 CONTROL Registers

Table 7-9 lists the memory-mapped registers for the CONTROL registers. All register offset addresses not listed in Table 7-9 are considered as reserved locations and the register contents are not to be modified.

**Table 7-9. CONTROL Registers** 

| Address | Acronym   | Register Name                  | Section        |
|---------|-----------|--------------------------------|----------------|
| 1Ah     | IC_CTRL1  | IC Control Register 1          | Section 7.2.1  |
| 1Bh     | IC_CTRL2  | IC Control Register 2          | Section 7.2.2  |
| 1Ch     | IC_CTRL3  | IC Control Register 3          | Section 7.2.3  |
| 1Eh     | GD_CTRL1  | Gate Drive Control Register 1  | Section 7.2.4  |
| 1Fh     | GD_CTRL2  | Gate Drive Control Register 2  | Section 7.2.5  |
| 21h     | GD_CTRL3  | Gate Drive Control Register 3  | Section 7.2.6  |
| 22h     | GD_CTRL3B | Gate Drive Control Register 3B | Section 7.2.7  |
| 23h     | GD_CTRL4  | Gate Drive Control Register 4  | Section 7.2.8  |
| 24h     | GD_CTRL5  | Gate Drive Control Register 5  | Section 7.2.9  |
| 25h     | GD_CTRL6  | Gate Drive Control Register 6  | Section 7.2.10 |
| 26h     | GD_CTRL7  | Gate Drive Control Register 7  | Section 7.2.11 |
| 29h     | CSA_CTRL  | CSA Control Register           | Section 7.2.12 |
| 2Bh     | MON_CTRL1 | Monitor Control Register 1     | Section 7.2.13 |
| 2Ch     | MON_CTRL2 | Monitor Control Register 2     | Section 7.2.14 |
| 2Dh     | MON_CTRL3 | Monitor Control Register 3     | Section 7.2.15 |
| 2Eh     | MON_CTRL4 | Monitor Control Register 4     | Section 7.2.16 |
| 36h     | SPI_TEST  | SPI Test Register              | Section 7.2.17 |
| 48h     | OTP_USR   | OTP User control               | Section 7.2.18 |

Complex bit access types are encoded to fit into small table cells. Table 7-10 shows the codes that are used for access types in this section.

Table 7-10. CONTROL Access Type Codes

|                        |         | <b> </b>                               |  |  |
|------------------------|---------|----------------------------------------|--|--|
| Access Type            | Code    | Description                            |  |  |
| Read Type              |         |                                        |  |  |
| R                      | R       | Read                                   |  |  |
| R-0                    | R<br>-0 | Read<br>Returns 0s                     |  |  |
| Write Type             |         |                                        |  |  |
| W                      | W       | Write                                  |  |  |
| Reset or Default Value |         |                                        |  |  |
| -n                     |         | Value after reset or the default value |  |  |

#### 7.2.1 IC\_CTRL1 Register (Address = 1Ah) [Reset = 0000h]

IC\_CTRL1 is shown in Table 7-11.

Return to the Summary Table.

Table 7-11, IC CTRL1 Register Field Descriptions

| Bit  | Field    | Туре | Reset | Description |  |  |  |
|------|----------|------|-------|-------------|--|--|--|
| 15-1 | RESERVED | R    | 0b    | Reserved    |  |  |  |



Table 7-11. IC\_CTRL1 Register Field Descriptions (continued)

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                   |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | VDDSDO_SEL | R/W  | 0b    | VDDSDO regulator output selection bit. The bit determines VOH level of SDO and PHCx between 3.3V mode or 5V mode. The VIH/VIL of input buffers are not affected by VDDSDO_SEL bit. Before VDDSDO_SEL is set, VDDSDO_MON_LVL needs to be correctly configured.  0b = SDO/PHCx 3.3V mode  1b = SDO/PHCx 5V mode |

# 7.2.2 IC\_CTRL2 Register (Address = 1Bh) [Reset = 0006h]

IC\_CTRL2 is shown in Table 7-12.

Return to the Summary Table.

Table 7-12. IC\_CTRL2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ENABLE_DRV  | R/W  | Ob    | Enable predriver bit. The bit is cleared to 0b if one or multiple predriver shutdown conditions are detected and fault flags are set to 1b and if ALL_CH is 1b, or if DRVOFF is driven high. The ENABLE_DRV bit is forced to 0b by device while the fault condition exists or while DRVOFF is high. At power up, write access to ENABLE_DRV is ignored and the bit cannot be set to 1 until nFAULT goes high. After nFAULT goes high, wait 5us and set ENABLE_DRV to 1b. During initial setup, it's recommended to set the gate drive current IDRVx settings before ENABLE_DRV is set to 1b. 0b = INHx and INLx digital inputs are ignored and the gate driver outputs are pulled low (active pull down) by default. 1b = Gate driver outputs are controlled by INHx and INL digital inputs. If IDRVP or IDRVN register values is modified while ENABLE_DRV is 1b, the one PWM cycle delay is expected to get the gate driver current updated. |
| 14  | MODE_NSLEEP | R/W  | 0b    | nSLEEP Mode.  0b = nSLEEP is active low and device enters sleep mode when nSLEEP is driven low.  1b = nSLEEP is active low and device enters DRVOFF shutdown mode when nSLEEP is driven low. Internal regulators including GVDD charge pump and TCP/VCP charge pumps are active. If WDT_FLT is detected, the device enters sleep mode when nSLEEP is low regardless of MODE_NSLEEP bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13  | CFG_CRC_EN  | R/W  | 0b    | Enable configuration data CRC function  0b = Configuration DATA CRC function is disabled.  1b = Configuration Data CRC function is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12  | CLKMON_EN   | R/W  | 0b    | Clock monitor enable 0b = Clock monitor is disabled. 1b = Clock monitor is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11  | CSA_EN      | R/W  | Ob    | Current Sense Amplifier Enable. If GVDD_UV_MODE is 0b (Warning mode), MCU must maintain GVDD_UV flag is 0b before CSA_EN bit is set to 1b. If GVDD_UV_MODE is 1b (Fault mode), IC disables CSA amplifier when GVDD_UV is detected.  0b = CSA is disabled. SOx are HiZ state.  1b = CSA is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10  | CSA_AZ_DIS  | R/W  | Ob    | Current Sense Amplifier Auto Zero function disable 0b = CSA Auto Zero function is enabled. This bit is 0b during normal PWM/CSA operation. 1b = CSA Auto Zero function is disabled. The purpose of this bit is to disable switching activity of current sense amplifier for auto zero function. Refer to timing requirements if this bit is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 9   | RESERVED    | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Product Folder Links: DRV8334-Q1



Table 7-12. IC\_CTRL2 Register Field Descriptions (continued)

|     | 145.6 1 12.10_01.1421.169.040. |      |       | Tiola Boodifptiono (continuou)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----|--------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field                          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 8   | GVDD_MODE                      | R/W  | 0b    | GVDD Charge pump LDO mode control 0b = Normal GVDD operation. Charge pump mode and LDO mode are controlled by device. 1b = LDO mode. GVDD charge pump clock is disabled. (charge pump switching operation is disabled).                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 7-6 | VCP_MODE                       | R/W  | 00Ь   | VCP/TCP mode control 00b = Normal VCP/TCP operation. VCP/TCP is enabled at power up. TCP SW is enabled when SPI ENABLE_DRV is 0. When DRVOFF is high and if system expects the device to keep BST cap stay charged, VCP_MODE must be 00b. 01b = VCP/CPTH-SHx switch is disabled. VCP/TCP charge pump clock is active. This bit is valid regardless of SPI ENABLE_DRV. 10b = VCP/TCP shutdown. Both VCP/CPTH-SHx switch and VCP/TCP charge pump clock are disabled. This bit is valid regardless of SPI ENABLE_DRV. 11b = Normal VCP/TCP operation. VCP/TCP is enabled at power up. TCP SW is disabled when SPI ENABLE_DRV is 0. |  |
| 5-4 | RESERVED                       | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3-1 | LOCK                           | R/W  | 011b  | Lock and unlock the register setting Bit settings not listed have no effect. 011b = Unlock all the registers 110b = Lock the settings by ignoring further register writes except to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 0   | CLR_FLT                        | R/W  | Ob    | Clear fault. After fault event is detected and fault flag is set, TI recommends to issue CLR_FLT command first, then ENABLE_DRV command next in a separate SPI frame. If CLR_FLT and ENABLE_DRV commands are issued in the same SPI frame, CLR_FLT is higher priority and ENABLE_DRV is not set if the fault flag is already latched and the device is waiting CLR_FLT. 0b = No action 1b = Clear faults. Self-clear to 0b.                                                                                                                                                                                                     |  |

## 7.2.3 IC\_CTRL3 Register (Address = 1Ch) [Reset = 8009h]

IC\_CTRL3 is shown in Table 7-13.

Return to the Summary Table.

#### Table 7-13. IC\_CTRL3 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                               |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | SPI_CRC_EN | R/W  | 1b    | SPI CRC Enable 0b = SPI CRC is disabled. One SPI frame is 8-bit command, 16-bit data. 1b = SPI CRC is enabled. One SPI frame is 8-bit command, 16-bit data, and 8-bit CRC.                                                                                                                                |
| 14  | WARN_MODE  | R/W  | 0b    | Warning nFAULT mode; Control nFAULT response for warning events  0b = No nFAULT reporting for warning response. Status flags are set.  1b = nFAULT is driven low for warning response. Status flags are set.                                                                                              |
| 13  | RESERVED   | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                  |
| 12  | DIS_SSC    | R/W  | 0b    | TI Internal design parameter: No change is required unless notified by TI. The bit disables Spread Spectrum Clocking feature of the device internal oscillator  0b = Normal operation. Spread Spectrum Clocking feature is enabled.  1b = Spread Spectrum Clock feature is disabled for TI debug purpose. |



## Table 7-13. IC\_CTRL3 Register Field Descriptions (continued)

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                               |
|-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | RESERVED        | R    | 0b    | Reserved                                                                                                                                                                                                                                  |
| 10  | TCP_EN_DLY      | R/W  | Ob    | Delay time to activate trickle charge pump after the device detects PWM inactive (INHx=INLx=Low) 0b = 100us (typ) 1b = 250us (typ)                                                                                                        |
| 9   | DRVOFF_PDSEL_HS | R/W  | ОЬ    | DROVFF Pull-down select for high-side gate driver 0b = High-side gate driver outputs GHx are semi active pull-down (RPDSA_HS) if DRVOFF is high. 1b = High-side gate driver outputs GHx are passive pull-down (RPD_HS) if DRVOFF is high. |
| 8   | DRVOFF_PDSEL_LS | R/W  | Ob    | DROVFF Pull-down select for low-side gate driver 0b = Low-side gate driver outputs GLx are semi active pull-down (RPDSA_LS) if DRVOFF is high. 1b = Low-side gate driver outputs GLx are passive pull-down (RPD_LS) if DRVOFF is high.    |
| 7-4 | RESERVED        | R    | 0b    | Reserved                                                                                                                                                                                                                                  |
| 3   | OT_LVL          | R/W  | 1b    | Overtemperature shutdown threshold selection 0b = Grade 1 mode 1b = Grade 0 mode                                                                                                                                                          |
| 2   | RESERVED        | R    | 0b    | Reserved                                                                                                                                                                                                                                  |
| 1-0 | OTSD_MODE       | R/W  | 01b   | Overtemperature shutdown mode  00b = Warning mode  01b = Fault (shutdown) mode  10b = No report. No shutdown.  11b = No report. No shutdown                                                                                               |

## 7.2.4 GD\_CTRL1 Register (Address = 1Eh) [Reset = 0138h]

GD\_CTRL1 is shown in Table 7-14.

Return to the Summary Table.

#### Table 7-14. GD\_CTRL1 Register Field Descriptions

| Bit   | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESERVED | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 14-12 | PWM_MODE | R/W  | 000Ь  | PWM mode.  000b = 6x PWM mode (INHx/INLx)  001b = 3x PWM mode with INLx enable control  010b = 3x PWM mode with SPI enable control (DRVEN_x). INLx  don't affect PWM control. MCU must use this mode to generate  PWM if PHC_OUTEN is 1b.  011b = 1x PWM mode (INHx/INLx)  100b = Reserved.  101b = SPI Gate Drive Mode. DRV_GHx and DRV_GLx register bits  are valid.  110b = 6x PWM mode (INHx/INLx)  111b = 6x PWM mode (INHx/INLx) |
| 11    | RESERVED | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10-9  | SGD_MODE | R/W  | 00b   | Smart Gate Drive mode  00b = Smart Gate Drive with fixed peak current control. TDRVN_D is not valid and ignored.  01b = Smart Gate Drive with dynamic peak current control.  TDRVN_D is enabled.                                                                                                                                                                                                                                       |

Product Folder Links: DRV8334-Q1



Table 7-14. GD\_CTRL1 Register Field Descriptions (continued)

| Bit | Field         | Type | Reset | ter Field Descriptions (continued)  Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | SGD_TMP_EN    | R/W  | 1b    | Enable dynamic temperature control of Smart Gate Drive.  0b = SGD temperature control is disabled. IDRVP and IDRVN are constant.  1b = SGD temperature control is enabled. IDRVP (300mA or higher) and IDRVN (600mA or higher) are adjusted based on DIE_TEMP information. The IDRIVx adjustment takes place every 9ms by the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7   | STP_MODE      | R/W  | Ob    | device or when the SGD_TMP_EN bit changes from 0b to 1b.  Shoot-through protection report mode  Note  Other than PWM_MODE 000b, STP_MODE shall be set to 1b, otherwise a false STP_FLT flag is reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |               |      |       | 0b = Shoot-through protection is enabled. The gate driver outputs are forced low during a shoot-through condition. The SPI fault flag is set and the nFAULT pin is driven low when the condition is detected. Set STP_MODE to 0b only for PWM_MODE 000b (6xPWM mode). 1b = Shoot-through protection is enabled but no reporting is performed. The gate driver outputs are forced low during a shoot-through condition. No SPI fault flag is set, and the nFAULT pin stays high when the condition is detected. Other than PWM_MODE 000b, STP_MODE shall be set to 1b not to report a false STP_FLT flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | RESERVED      | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5-3 | DEADT         | R/W  | 111b  | Gate driver dead time<br>000b = 70ns<br>001b = 200ns<br>010b = 300ns<br>011b = 500ns<br>100b = 750ns<br>101b = 1000ns<br>110b = 1500ns<br>111b = 2000ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2   | DEADT_MODE    | R/W  | 0b    | Dead Time Insertion Mode.  0b = Dead time is inserted when device input (INHx or INLx) goes low.  1b = Dead time is inserted by monitoring gate driver outputs (GHx or GLx).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1-0 | DEADT_MODE_6X | R/W  | 00b   | Dead Time Violation Response Mode for 6 PWM mode only. NOTE: Other than 6 PWM mode, dead time is always inserted regardless of the DEADT_MODE bit and no fault is reported to the MCU.  00b = Dead-time protection is enabled. The gate driver control signals are enforced low during the dead time period. The SPI fault flag is set and the nFAULT pin is driven low when the dead time condition is detected.  01b = Dead-time protection is enabled but no reporting is performed. The gate driver outputs are forced low during the dead time period. The SPI fault flag is never set and the nFAULT pin stays high when the dead time condition is detected  10b = Dead-time protection is disabled. No dead time is inserted. No SPI fault flag is set and the nFAULT1 pin stays high. This is applied to both the cases when DEADT_MODE is 0b (monitoring INH or INL) and 1b (monitoring GHx or GLx).  11b = Dead-time protection is enabled and SPI fault is set but no nFAULT reporting is performed. The gate driver outputs are forced low during the dead time period. The nFAULT pin stays high when the dead time condition is detected. |

Product Folder Links: DRV8334-Q1

# 7.2.5 GD\_CTRL2 Register (Address = 1Fh) [Reset = 0717h]

GD\_CTRL2 is shown in Table 7-15.



Return to the Summary Table.

Table 7-15. GD\_CTRL2 Register Field Descriptions

| Table 7-15. GD_CTRL2 Register Field Descriptions |          |      |       |                                                                                                                                                                                                                                                                                                  |  |
|--------------------------------------------------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                              | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                      |  |
| 15-12                                            | RESERVED | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                         |  |
| 11-8                                             | TDRVP    | R/W  | 0111b | Peak source pull up drive timing 0000b = 0.143us 0001b = 0.179us 0010b = 0.321us 0011b = 0.464us 0100b = 0.607us 0101b = 0.750us 0110b = 0.893us 0111b = 1.036us 1000b = 1.321us 1001b = 1.607us 1010b = 1.893us 1011b = 2.179us 1100b = 2.536us 1101b = 2.964us 1110b = 3.393us 1111b = 3.821us |  |
| 7-4                                              | TDRVN_D  | R/W  | 0001Ь | Peak sink pull down pre-discharge timing 0000b = 70ns 0001b = 140ns 0010b = 211ns 0011b = 281ns 0100b = 351ns 0101b = 421ns 0110b = 491ns 0111b = 561ns 1000b = 632ns 1001b = 772ns 1011b = 842ns 1100b = 912ns 1101b = 982ns 1110b = 1053ns 1111b = 1123ns                                      |  |
| 3-0                                              | TDRVN    | R/W  | 0111b | Peak sink pull down drive timing. Refer to TDRVP                                                                                                                                                                                                                                                 |  |

## 7.2.6 GD\_CTRL3 Register (Address = 21h) [Reset = 0700h]

GD\_CTRL3 is shown in Table 7-16.

Return to the Summary Table.

Table 7-16. GD\_CTRL3 Register Field Descriptions

| Bit   | Field     | Туре | Reset   | Description                                       |
|-------|-----------|------|---------|---------------------------------------------------|
| 15-12 | RESERVED  | R    | 0b      | Reserved                                          |
| 11-8  | TDRVN_SDD | R/W  | 0111b   | Smart shutdown discharge timing. Refer to TDRVN_D |
| 7-6   | RESERVED  | R    | 0b      | Reserved                                          |
| 5-0   | IDRVN_SD  | R/W  | 000000b | Smart shutdown drive current.                     |

## 7.2.7 GD\_CTRL3B Register (Address = 22h) [Reset = 0000h]

GD\_CTRL3B is shown in Table 7-17.

Return to the Summary Table.



Table 7-17. GD\_CTRL3B Register Field Descriptions

| Bit   | Field     | Туре | Reset   | Description                                                                                      |  |  |
|-------|-----------|------|---------|--------------------------------------------------------------------------------------------------|--|--|
| 15-14 | RESERVED  | R    | 0b      | Reserved                                                                                         |  |  |
| 13-8  | IDRVN_D_H | R/W  | 000000b | Peak sink pull down pre-discharge current for high-side gate driver. Refer to IDRIVE description |  |  |
| 7-6   | RESERVED  | R    | 0b      | Reserved                                                                                         |  |  |
| 5-0   | IDRVN_D_L | R/W  | 000000b | Peak sink pull down pre-discharge current for low-side gate driver. Refer to IDRIVE description  |  |  |

# 7.2.8 GD\_CTRL4 Register (Address = 23h) [Reset = 0000h]

GD\_CTRL4 is shown in Table 7-18.

Return to the Summary Table.

# Table 7-18. GD\_CTRL4 Register Field Descriptions

|       | Table 7-18. GD_CTRL4 Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-------|--------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit   | Field                                            | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 15    | PWM1X_COM                                        | R/W  | 0b    | 1x PWM Commutation Control 0b = 1x PWM mode uses synchronous rectification 1b = 1x PWM mode uses asynchronous rectification                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 14    | PWM1X_DIR                                        | R/W  | 0b    | 1x PWM Direction. In 1x PWM mode this bit is ORed with the INHC (DIR) input                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 13-12 | PWM1X_BRAKE                                      | R/W  | 00b   | 1x PWM output configuration 00b = Outputs follow commanded inputs 01b = Turn on all three low-side MOSFETs 10b = Turn on all three high-side MOSFETs 11b = Turn off all six MOSFETs (coast)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 11-10 | RESERVED                                         | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 9     | IDRVP_CFG                                        | R/W  | 0b    | IDRVP configuration mode  0b = IDRVP register is not valid and ignored. IDRV_RATIO is used to determine IDRVP parameter if IDRVN is in the range of 000000b (0.7mA) - 100011b (247mA). If IDRVN is 100100b (600mA) - 101100b (2000mA), IDRVP uses the same setting as IDRVN. For example, if IDRVN is set to 100100b (600mA), IDRVP is 100100b (300mA) where pull-up current is typically half of pull-down current. 1b = IDRVP register is used to determine IDRVP parameter. IDRV_RATIO is not valid and is ignored. |  |  |  |  |
| 8     | IHOLD_SEL                                        | R/W  | 0b    | Select IHOLD pull-up and pull-down current. IHOLD_SEL bit must be configured while PWM is inactive (ENABLE_DRV is 0b).  0b = IHOLD pull-up/down 500mA/1000mA (typ)  1b = IHOLD pull-up/down 260mA/260mA (typ)                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 7-6   | RESERVED                                         | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 5     | DRV_GHA                                          | R/W  | Ob    | Drive GHA by SPI command. PWM_MODE = 101b (SPI gate drive mode) only. This bit is valid when ENABLE_DRV is 1b.  0b = GHA is driven low  1b = GHA is driven high                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 4     | DRV_GHB                                          | R/W  | Ob    | Drive GHB by SPI command. PWM_MODE = 101b (SPI gate drive mode) only. This bit is valid when ENABLE_DRV is 1b.  0b = GHB is driven low 1b = GHB is driven high                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 3     | DRV_GHC                                          | R/W  | Ob    | Drive GHC by SPI command. PWM_MODE = 101b (SPI gate drive mode) only. This bit is valid when ENABLE_DRV is 1b.  0b = GHC is driven low  1b = GHC is driven high                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 2     | DRV_GLA                                          | R/W  | Ob    | Drive GLA by SPI command. PWM_MODE = 101b (SPI gate drive mode) only. This bit is valid when ENABLE_DRV is 1b.  0b = GLA is driven low  1b = GLA is driven high                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

#### Table 7-18. GD\_CTRL4 Register Field Descriptions (continued)

| Bit | Field   | Туре | Reset | Description                                                                                                                                                    |
|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | DRV_GLB | R/W  | 0b    | Drive GLB by SPI command. PWM_MODE = 101b (SPI gate drive mode) only. This bit is valid when ENABLE_DRV is 1b.  0b = GLB is driven low 1b = GLB is driven high |
| 0   | DRV_GLC | R/W  | 0b    | Drive GLC by SPI command. PWM_MODE = 101b (SPI gate drive mode) only. This bit is valid when ENABLE_DRV is 1b.  0b = GLC is driven low 1b = GLC is driven high |

#### 7.2.9 GD\_CTRL5 Register (Address = 24h) [Reset = 0007h]

GD\_CTRL5 is shown in Table 7-19.

Return to the Summary Table.

Table 7-19. GD CTRL5 Register Field Descriptions

|      |          |      |       | La                                                                                                                                                                                                                                                                                                                                                               |
|------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                      |
| 15-3 | RESERVED | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                         |
| 2    | DRVEN_A  | R/W  | 1b    | DRVEN_A = 0 enforces GHA and GLA low with active pull down without shutdown sequence. This bit is valid for any PWM_MODE settings. This bit is valid when ENABLE_DRV is 1b.  0b = GHA and GLA are actively pulled down (low). ENABLE_DRV is not affected by this bit.  1b = No affect. GHA and GLA are controlled normally depending following PWM_MODE setting. |
| 1    | DRVEN_B  | R/W  | 1b    | DRVEN_B = 0 enforces GHB and GLB low with active pull down without shutdown sequence. This bit is valid for any PWM_MODE settings. This bit is valid when ENABLE_DRV is 1b.  0b = GHB and GLB are actively pulled down (low). ENABLE_DRV is not affected by this bit.  1b = No affect. GHB and GLB are controlled normally depending following PWM_MODE setting. |
| 0    | DRVEN_C  | R/W  | 1b    | DRVEN_C = 0 enforces GHC and GLC low with active pull down without shutdown sequence. This bit is valid for any PWM_MODE settings. This bit is valid when ENABLE_DRV is 1b.  0b = GHC and GLC are actively pulled down (low). ENABLE_DRV is not affected by this bit.  1b = No affect. GHC and GLC are controlled normally depending following PWM_MODE setting. |

## 7.2.10 GD\_CTRL6 Register (Address = 25h) [Reset = 0000h]

GD\_CTRL6 is shown in Table 7-20.

Return to the Summary Table.

Table 7-20. GD CTRL6 Register Field Descriptions

| Bit   | Field    | Туре | Reset   | Description                                                                                                                    |  |  |  |
|-------|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15-14 | RESERVED | R    | 0b      | Reserved                                                                                                                       |  |  |  |
| 13-8  | IDRVP_H  | R/W  | 000000b | High-side peak source pull up current. IDRVP_H is valid if IDRVP_CFG = 1b. IDRVP_H is not valid and ignored if IDRVP_CFG = 0b. |  |  |  |
| 7-6   | RESERVED | R    | 0b      | Reserved                                                                                                                       |  |  |  |
| 5-0   | IDRVP_L  | R/W  | 000000b | Low-side peak source pull up current. IDRVP_L is valid if IDRVP_CFG = 1b. IDRVP_H is not valid and ignored if IDRVP_CFG = 0b.  |  |  |  |

Product Folder Links: DRV8334-Q1



## 7.2.11 GD\_CTRL7 Register (Address = 26h) [Reset = 0000h]

GD\_CTRL7 is shown in Table 7-21.

Return to the Summary Table.

Table 7-21. GD\_CTRL7 Register Field Descriptions

| Bit   | Field        | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | IDRV_RATIO_H | R/W  | 00ь     | High-side IDRVP and IDRVN ratio. IDRV_RATIO_H is valid if IDRVP_CFG = 0b and if the range of IDRVN_H is from 00000b (0.7mA) to 100011b (typ 247mA). IDRIVE_RATIO_H doesn't affect gate driver performance if IDRVN_H is 100100b(600mA) or higher setting. If IDRVP_CFG = 1b, IDRV_RATIO_H is not valid and ignored.  00b = IDRVP is IDRVN x 1 01b = IDRVP is IDRVN x 0.75 10b = IDRVP is IDRVN x 0.5 11b = IDRVP is IDRVN x 0.25 |
| 13-8  | IDRVN_H      | R/W  | 000000b | High-side peak sink pull down current. Refer to Electrical Characteristics table, IDRVN parameter.                                                                                                                                                                                                                                                                                                                               |
| 7-6   | IDRV_RATIO_L | R/W  | 00ь     | Low-side IDRVP and IDRVN ratio. IDRV_RATIO_L is valid if IDRVP_CFG = 0b and if the range of IDRVN_H is from 00000b (0.7mA) to 100011b (typ 247mA). IDRIVE_RATIO_L doesn't affect gate driver performance if IDRVN_H is 100100b(600mA) or higher setting. If IDRVP_CFG = 1b, IDRV_RATIO_L is not valid and ignored.  00b = IDRVP is IDRVN x 1 01b = IDRVP is IDRVN x 0.75 10b = IDRVP is IDRVN x 0.5 11b = IDRVP is IDRVN x 0.25  |
| 5-0   | IDRVN_L      | R/W  | 000000b | Low-side peak sink pull down current. Refer to Electrical Characteristics table, IDRVN parameter.                                                                                                                                                                                                                                                                                                                                |

## 7.2.12 CSA\_CTRL Register (Address = 29h) [Reset = 0000h]

CSA\_CTRL is shown in Table 7-22.

Return to the Summary Table.

Table 7-22. CSA\_CTRL Register Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                      |
|-------|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | AREF_DIV   | R/W  | Ob    | VREF dividing ratio 0b = 1/2 1b = 1/8                                                                                                                                                                            |
| 14-12 | RESERVED   | R    | 0b    | Reserved                                                                                                                                                                                                         |
| 11-8  | CSA_GAIN_A | R/W  | 0000Ь | CSA Gain of SOA. Gain can be updated during PWM operation. Undefined settings (1001b - 1111b) are 40.  0000b = 5  0001b = 10  0010b = 12  0011b = 16  0100b = 20  0101b = 23  0110b = 25  0111b = 30  1000b = 40 |



#### Table 7-22. CSA\_CTRL Register Field Descriptions (continued)

| Bit | Field      | Туре | Reset | Description (continuou)                                                                                                                                                                                 |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CSA_GAIN_B | R/W  | 0000Ь | CSA Gain of SOB. Gain can be updated during PWM operation. Undefined settings (1001b - 1111b) are 40. 0000b = 5 0001b = 10 0010b = 12 0011b = 16 0100b = 20 0101b = 23 0110b = 25 0111b = 30 1000b = 40 |
| 3-0 | CSA_GAIN_C | R/W  | 0000Ь | CSA Gain of SOC. Gain can be updated during PWM operation. Undefined settings (1001b - 1111b) are 40. 0000b = 5 0001b = 10 0010b = 12 0011b = 16 0100b = 20 0101b = 23 0110b = 25 0111b = 30 1000b = 40 |

# 7.2.13 MON\_CTRL1 Register (Address = 2Bh) [Reset = 4002h]

MON\_CTRL1 is shown in Table 7-23.

Return to the Summary Table.

Table 7-23. MON\_CTRL1 Register Field Descriptions

| Bit   | Field           | Туре | Reset | Description                                                                                                                                                                                                             |
|-------|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | VDRAIN_OV_LVL   | R/W  | 01b   | VDRAIN Overvoltage threshold level<br>00b = 29.5V (typ)<br>01b = 34.5V (typ)<br>10b = 53.5V (typ)<br>11b = 53.5V (typ)                                                                                                  |
| 13    | VDRAIN_MON_MODE | R/W  | 0b    | VDRAIN monitor mode for under and over voltage monitors 0b = Warning mode 1b = Fault mode                                                                                                                               |
| 12    | BST_OV_MODE     | R/W  | 0b    | BST pin overvoltage monitor mode 0b = Warning mode 1b = Fault mode                                                                                                                                                      |
| 11    | BST_UV_LATCH    | R/W  | 0b    | BST pin undervoltage latch mode 0b = BST_UV is real time monitor. BST_UV is cleared to 0b when VBST exceeds VBST_UV threshold. BST_UV_MODE is ignored. 1b = BST_UV is latched when under voltage condition is detected. |
| 10    | BST_UV_MODE     | R/W  | 0b    | BST pin monitor mode. If BST_UV_LATCH is 1b, BST_UV_MODE determines Warning mode or Fault mode. Refer to BST_UV_LATCH register bit.  0b = Warning mode 1b = Fault mode                                                  |
| 9     | BST_UV_LVL      | R/W  | Ob    | BST pin undervoltage threshold level V <sub>BST_UV</sub> 0b = 4.2V (typ) 1b = 7.2V (typ)                                                                                                                                |
| 8     | DVDD_OV_MODE    | R/W  | 0b    | DVDD monitor mode of over voltage monitor 0b = Warning mode 1b = Fault mode                                                                                                                                             |

Product Folder Links: DRV8334-Q1

Table 7-23. MON\_CTRL1 Register Field Descriptions (continued)

| Bit | Field        | Туре | Reset | Description                                                                    |
|-----|--------------|------|-------|--------------------------------------------------------------------------------|
| 7   | GVDD_OV_MODE | R/W  | 0b    | GVDD monitor mode of over voltage monitor  0b = Warning mode  1b = Fault mode  |
| 6   | GVDD_UV_MODE | R/W  | 0b    | GVDD monitor mode of under voltage monitor  0b = Warning mode  1b = Fault mode |
| 5   | VCP_OV_MODE  | R/W  | 0b    | VCP monitor mode of over voltage monitor  0b = Warning mode  1b = Fault mode   |
| 4   | VCP_UV_MODE  | R/W  | 0b    | VCP monitor mode of under voltage monitor 0b = Warning mode 1b = Fault mode    |
| 3   | PVDD_UVW_LVL | R/W  | 0b    | PVDD UV Warning threshold level                                                |
| 2-1 | PVDD_OV_LVL  | R/W  | 01b   | PVDD OV threshold level                                                        |
| 0   | PVDD_OV_MODE | R/W  | 0b    | PVDD OV threshold monitor mode 0b = Warning mode 1b = Fault mode               |

## 7.2.14 MON\_CTRL2 Register (Address = 2Ch) [Reset = 1101h]

MON\_CTRL2 is shown in Table 7-24.

Return to the Summary Table.

Table 7-24. MON\_CTRL2 Register Field Descriptions

| Bit   | Field    | Туре | Reset | Description                                                                                             |
|-------|----------|------|-------|---------------------------------------------------------------------------------------------------------|
| 15-14 | VDS_MODE | R/W  | 00b   | VDS overcurrent mode 00b = Warning mode. 01b = Fault mode. 10b = Reserved 11b = No report. No shutdown. |
| 13-11 | VDS_BLK  | R/W  | 010b  | VDS overcurrent blanking time                                                                           |
| 10-8  | VDS_DEG  | R/W  | 001b  | VDS overcurrent deglitch time                                                                           |
| 7-6   | VGS_MODE | R/W  | 00b   | VGS monitor mode 00b = Warning mode. 01b = Fault mode. 10b = Reserved 11b = No report. No shutdown.     |
| 5-3   | VGS_BLK  | R/W  | 000b  | VGS monitor blanking time                                                                               |
| 2-0   | VGS_DEG  | R/W  | 001b  | VGS monitor deglitch time                                                                               |

# 7.2.15 MON\_CTRL3 Register (Address = 2Dh) [Reset = 003Bh]

MON\_CTRL3 is shown in Table 7-25.

Return to the Summary Table.

Table 7-25. MON\_CTRL3 Register Field Descriptions

| _ |      |          |      |       | <u> </u>                                                                                                           |
|---|------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------|
|   | Bit  | Field    | Туре | Reset | Description                                                                                                        |
|   | 15-9 | RESERVED | R    | 0b    | Reserved                                                                                                           |
|   | 8    | VGS_LVL  | R/W  |       | Gate voltage monitor threshold level when INLx/INHx = High.  V <sub>GS_LVL_H</sub> 0b = 5.7V (typ) 1b = 7.7V (typ) |



## Table 7-25. MON\_CTRL3 Register Field Descriptions (continued)

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | SNS_OCP_MODE | R/W  | 00b   | Monitor mode of V <sub>SENSE</sub> overcurrent protection (Rshunt monitor) 00b = Warning mode. 01b = Fault mode. 10b = Reserved 11b = No report. No shutdown.                                                                                                                                                                                                            |
| 5-3 | SNS_OCP_LVL  | R/W  | 111b  | Threshold voltage of $V_{SENSE}$ overcurrent protection (Rshunt monitor) $000b = 50 \text{mV}$ (typ) $001b = 75 \text{mV}$ (typ) $010b = 100 \text{mV}$ (typ) $011b = 125 \text{mV}$ (typ) $100b = 150 \text{mV}$ (typ) $100b = 150 \text{mV}$ (typ) $101b = 200 \text{mV}$ (typ) $110b = 300 \text{mV}$ (typ) $110b = 300 \text{mV}$ (typ) $111b = 500 \text{mV}$ (typ) |
| 2   | RESERVED     | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                 |
| 1-0 | SNS_OCP_DEG  | R/W  | 11b   | Deglitch time of V <sub>SENSE</sub> overcurrent protection (Rshunt monitor) 00b = 2.0us (typ) 01b = 4.0us (typ) 10b = 6.0us (typ) 11b = 10.0us (typ)                                                                                                                                                                                                                     |

# 7.2.16 MON\_CTRL4 Register (Address = 2Eh) [Reset = 0000h]

MON\_CTRL4 is shown in Table 7-26.

Return to the Summary Table.

Table 7-26. MON\_CTRL4 Register Field Descriptions

| Bit  | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                       |
|------|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-6 | RESERVED     | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                          |
| 5    | WDT_FLT_MODE | R/W  | 0b    | Watchdog Time Fault Mode 0b = Report on nFAULT. No gate driver shutdown. 1b = Report on nFAULT. Gate Driver shutdown.                                                                                                                                                                                                             |
| 4    | WDT_CNT      | R/W  | 0b    | Watchdog Time Fault Count 0b = One time WDT fault reports status flag and asserts nFAULT1 pin low. 1b = Three consecutive faults report status flag and assert nFAULT pin low. Internal counter is cleared to 0 after the three consecutive faults are detected. Internal counter can also be cleared if WDT_EN is cleared to 0b. |
| 3    | WDT_MODE     | R/W  | 0b    | Watchdog Time MODE 0b = Any valid read access reset the watchdog timer 1b = A valid write access to SPI_TEST resets the watchdog timer                                                                                                                                                                                            |
| 2-1  | WDT_W        | R/W  | 00b   | Watchdog Timer window t <sub>WDL</sub> (lower window) and t <sub>WDU</sub> (upper window) 00b = tWDL 0.5ms tWDU 10ms 01b = tWDL 1ms tWDU 20ms 10b = tWDL 2ms tWDU 40ms 11b = tWDL 2ms tWDU 40ms                                                                                                                                   |
| 0    | WDT_EN       | R/W  | 0b    | Watchdog Time Enable 0b = Watchdog timer disabled 1b = Watchdog timer enabled                                                                                                                                                                                                                                                     |

## 7.2.17 SPI\_TEST Register (Address = 36h) [Reset = 0000h]

SPI\_TEST is shown in Table 7-27.



Return to the Summary Table.

## Table 7-27. SPI\_TEST Register Field Descriptions

| Bit  | Field    | Туре | Reset               | Description                                                                         |
|------|----------|------|---------------------|-------------------------------------------------------------------------------------|
| 15-0 | SPI_TEST | R/W  | 00000000<br>000000b | SPI Test register. Write access to this register has no effect on device operation. |

## 7.2.18 OTP\_USR Register (Address = 48h) [Reset = 0000h]

OTP\_USR is shown in Table 7-28.

Return to the Summary Table.

## Table 7-28. OTP\_USR Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15-5 | RESERVED      | R    | 0b    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 4    | OTP_USR_P_VER | R/W  | 0b    | Enables memory verification of User OTP Program. The bit is used after user OTP is programmed by user. MCU waits until the bit is cleared to 0 by the device, and then MCU must check OTP_USR_CRC_FLT for the verification result. OTP_USR_PRG and OTP_USR_P_VER shall never be set to 1b at the same time.  0b = User OTP Verification is inactive 1b = User OTP Verification is enabled and is active. The device runs CRC automatically, and OTP_USR_CRC_FLT status bit is set to 1b if User OTP Verification is failing.                                                                                                                                                                                                                                                          |  |  |  |  |
| 3-1  | OTP_USR_P_ACC | R/W  | 000Ь  | Access control of User OTP Program and User OTP Verification. The write access of OTP_USR_PRG bit is not available unless the following value is written in sequence; 0x2, 0x1, 0x4. Any other undefined values are ignored and the reset the internal sequence logic. The device returns read 0x7 if the sequence values are accepted. After the sequence is accepted by device (read =0x7), any write access (including 0x2, 0x1, 0x4) to this register resets the sequence logic (read = 0x0).  000b = Read returned data if sequence logic is reset.  001b = The 2nd data to be entered in the sequence  100b = The 3rd data to be entered in the sequence  111b = Read returned data if the sequence commands are accepted by device and write access to OTP_USR_PRG is allowed. |  |  |  |  |
| 0    | OTP_USR_PRG   | W    | Ob    | Program User OTP. MCU sets the bit to 1 to enable OTP program. MCU waits until the bit is cleared to 0 by the device. OTP_USR_PRG and OTP_USR_P_VER shall never be set to 1b at the same time. When OTP_USR_PRG is set to 1, the following SPI register bits shall be configured accordingly; ENABLE_DRV=0, ADC_EN=0, ADC_EN2=0, PWSPI_EN=0, WDT_EN=0, VCP_MODE=11, CLKMON_EN=0, DRVEN_A=0, DRVEN_B=0, DRVEN_C=0, CSA_EN=0, GVDD_MODE=1. Ob = User OTP Program is inactive.                                                                                                                                                                                                                                                                                                           |  |  |  |  |



## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **8.1 Application Information**

The DRV8334-Q1 is primarily used in applications for three-phase brushless DC motor control. The design procedures in the Section 8.2 section highlight how to use and configure the DRV8334-Q1 device.

### **8.2 Typical Application**

#### 8.2.1 Typical Application with 48-pin package

Figure shows a typical application diagram of DRV8334-Q1 48-pin package.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated







Figure 8-1.



#### 8.2.1.1 External Components

External components lists the recommended external components. Note that the capacitances below are considered effective capacitances under nominal conditions. Consider the impact of DC derating when selecting these components.

Table 8-1, External Components (48-pin Package)

| COMPONENT                         | PIN1                  | PIN2                      | RECOMMENDED                                                                                                                                                         |
|-----------------------------------|-----------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PVDD</sub>                 | V <sub>BAT</sub>      | PVDD                      | OPTIONAL: 1Ω (or smaller) series resistor                                                                                                                           |
| C <sub>PVDD</sub>                 | PVDD                  | GND                       | 10μF ceramic capacitor rated for PVDD.                                                                                                                              |
| C <sub>GVDD</sub>                 | GVDD                  | GND                       | 10μF ceramic capacitor rated for GVDD.                                                                                                                              |
| C <sub>CP_FLY</sub>               | СРН                   | CPL                       | 1.0µF ceramic capacitor rated for GVDD voltage                                                                                                                      |
| C <sub>CPT_FLY</sub>              | CPTH                  | CPTL                      | 1.0µF ceramic capacitor rated for GVDD voltage                                                                                                                      |
| C <sub>VCP</sub>                  | VCP                   | VDRAIN                    | 1.0µF ceramic capacitor rated for VCP voltage                                                                                                                       |
| R <sub>nFAULT</sub>               | VCCIO                 | nFAULT                    | 10kΩ pulled up the MCU I/O power supply                                                                                                                             |
| C <sub>VREF</sub>                 | VREF                  | GND                       | 0.1µF ceramic capacitor rated for VREF                                                                                                                              |
| C <sub>BULK</sub>                 |                       |                           | 100μF - 1000μF rated for V <sub>MOTOR</sub> ; Depending on system configuration                                                                                     |
| C <sub>VDRAIN</sub>               | VDRAIN                | GND                       | 1μF rated for VDRAIN                                                                                                                                                |
| C <sub>BST</sub>                  | C <sub>BST</sub> BSTx |                           | 1.0μF, 20V ceramic capacitor between BSTx and SHx depending on the total gate charge of external MOSFET $Q_g$ . $C_{BST} > 20 \text{ X } Q_g / (V_{GHX}-V_{SHx})$   |
| R <sub>BST</sub>                  | BSTx                  | SHx                       | OPTIONAL: $2\Omega$ series resistor between BSTx and SHx to help prevent $C_{BST}$ from being overcharged if big negative transient voltage is observed on SHx pin. |
| $R_{G}$                           | GHx, GLx              | Gate of external MOSFET   | OPTIONAL: $3\Omega$ series resistor between GHx/GLx and Gate of external MOSFET.                                                                                    |
| R <sub>GS</sub>                   | GHx, GLx              | Source of external MOSFET | $100k\Omega$ pull down resistor between GHx/GLx and Source of external MOSFET.                                                                                      |
| R <sub>SENSE</sub>                | SPx                   | SNx                       | $0.5 \text{m}\Omega$ Shunt resistor for current sense amplifier. System design parameter.                                                                           |
| R <sub>SO</sub>                   | MCU ADC               | SOx                       | 160 $\Omega$ for current sense amplifier output filter                                                                                                              |
| C <sub>SO</sub>                   | MCU ADC               | GND                       | 470pF ceramic capacitor rated for AREF for current sense amplifier output filter                                                                                    |
| R <sub>SP</sub> , R <sub>SN</sub> | SPx/SNx               | R <sub>SENSE</sub>        | OPTIONAL: 10Ω for current sense amplifier input filter.                                                                                                             |
| C <sub>SPSN</sub>                 | SPx                   | SNx                       | OPTIONAL: 1nF ceramic capacitor for current sense amplifier input filter.                                                                                           |
| C <sub>SP</sub> , C <sub>SN</sub> | SPx/SNx               | GND                       | OPTIONAL: 1nF ceramic capacitor for current sense amplifier input filter.                                                                                           |

Submit Document Feedback Product Folder Links: DRV8334-Q1

#### 8.2.2 Application Curves



Figure 8-2. Device Powerup

#### 8.3 Layout

#### 8.3.1 Layout Guidelines

- Minimize length and impedance of GHx, SHx, GLx, and SLx traces. Use as few vias as possible to minimize parasitic inductance. TI recommends to increase these trace widths shortly after routing away from the device pin to minimize parasitic resistance.
- Keep BSTx capacitors close to the respective pins
- Keep CPH/CPL flying capacitor as close to the device pins as possible
- Keep PVDD capacitors close to PVDD pin
- Keep VDRAIN capacitor close to VDRAIN pin to supply steady switching current for the charge pump.
- Additional bulk capacitance is required to bypass the high current path on the external MOSFETs. This bulk
  capacitance is placed to minimize the length of any high current paths through the external MOSFETs. The
  connecting metal traces are as wide as possible, with numerous vias connecting PCB layers. These practices
  minimize inductance and let the bulk capacitor deliver high current.
- Connect SLx pins to MOSFET source, not directly to GND, for accurate VDS detection.
- Route SNx/SPx pins in parallel from the sense resistor to the device. Place filtering components close to the device pins to minimize post-filter noise coupling. Maintain that SNx/SPx stays separated from GND plane to achieve best CSA accuracy. The bypass capacitor across VREF and GND is placed closer to the device pin.



• The exposed pad is used for thermal dissipation, not electrical grounding, and has a high-impedance connection to the GND/AGND pins. Therefore, TI recommends to connect the exposed pad to the best thermal GND, and to connect the GND/AGND pins to the MCU-reference GND.

## 8.3.2 Layout Example



## 9 Device and Documentation Support

#### 9.1 Documentation Support

#### 9.1.1 Related Documentation

- Texas Instruments, Understanding Smart Gate Drive (Rev. D) application report
- Texas Instruments, Brushless-DC Motor Driver Considerations and Selection Guide (Rev. A) application report
- Texas Instruments, Designing High-Side and 3-Phase Isolator MOSFET Circuits in Motor Apps application note
- Texas Instruments, Best Practices for Board Layout of Motor Drivers (Rev. B) application note
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application report
- Texas Instruments, PowerPAD™ Made Easy application report
- Texas Instruments, Sensored 3-Phase BLDC Motor Control Using MSP430 application report
- Texas Instruments, Hardware Design Considerations for an Electric Bicycle Using a BLDC Motor application report

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Community Resources

#### 9.4 Trademarks

All trademarks are the property of their respective owners.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE     | REVISION | NOTES           |  |  |  |
|----------|----------|-----------------|--|--|--|
| May 2023 | *        | Initial Release |  |  |  |



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com 19-Dec-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)   |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------------|
|                       |        |               |                  |                       |      | (4)                           | (5)                        |              |                    |
| DRV8334EPHPRQ1        | Active | Production    | HTQFP (PHP)   48 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 150   | DRV8334E           |
| DRV8334QPHPRQ1        | Active | Production    | HTQFP (PHP)   48 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | DRV8334Q           |
| DRV8334QRGZRQ1        | Active | Production    | VQFN (RGZ)   48  | 4000   LARGE T&R      | -    | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | DRV8334<br>QRGZ Q1 |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DRV8334-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 19-Dec-2025

● Catalog : DRV8334

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224671/A





# **VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



7 x 7, 0.5 mm pitch

QUAD FLATPACK

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD™ HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MS-026.
  5. Feature may not be present.



PLASTIC QUAD FLATPACK



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. See technical brief, Powerpad thermally enhanced package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



PLASTIC QUAD FLATPACK



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025