











DS90UH928Q-Q1

SNLS440C - MARCH 2013 - REVISED JULY 2016

# DS90UH928Q-Q1 5 MHz to 85 MHz 24-bit Color FPD-Link III to FPD-Link Deserializer With **HDCP**

### **Features**

- Qualified for Automotive Applications AEC-Q100
  - Device Temperature Grade 2: -40°C to +105°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level ±8 kV
  - Device CDM ESD Classification Level C6
- Integrated HDCP Cipher Engine with On-Chip Key Storage
- Supports HDCP Repeater Application
- Bidirectional Control Channel Interface with I<sup>2</sup>C Compatible Serial Control Bus
- Low EMI FPD-Link Video Output
- Supports High Definition (720p) Digital Video
- RGB888 + VS, HS, DE and I2S Audio Supported
- 5 MHz to 85 MHz Pixel Clock Support
- Up to 4 I2S Digital Audio Outputs for Surround Sound Applications
- 4 Bidirectional GPIO Channels with 2 Dedicated
- Single 3.3 V supply with 1.8 V or 3.3 V Compatible LVCMOS I/O Interface
- AC-Coupled STP Interconnect Up to 10 Meters
- DC-Balanced and Scrambled Data with Embedded Clock
- Adaptive Cable Equalization
- Image Enhancement (White Balance & Dithering) and Internal Pattern Generation
- **Backward Compatible Modes**

## **Applications**

- Automotive Displays for Navigation
- Rear Seat Entertainment Systems

## Description

The DS90UH928Q-Q1 deserializer, in conjunction with a DS90UH925Q-Q1 or DS90UH927Q-Q1 serializer, provides a solution for secure distribution of content-protected digital video and audio within automotive infotainment systems. The converts a high-speed serialized interface with an embedded clock, delivered over a single signal pair (FPD-Link III), to four LVDS data/control streams, one LVDS clock pair (OpenLDI (FPD-Link)), and I2S audio data. The digital video and audio data is protected using the industry standard HDCP copy protection scheme. The serial bus scheme, FPD-Link supports high-speed forward channel data transmission and low-speed full duplex back channel communication over a single differential link. Consolidation of audio, video data and control over a single differential pair reduces the interconnect size and weight, while also eliminating skew issues and simplifying system design.

Adaptive input equalization of the serial input stream provides compensation for transmission medium losses and deterministic jitter. EMI is minimized by the use of low voltage differential signaling.

The HDCP cipher engine is implemented in both the serializer and deserializer. HDCP keys are stored in on-chip memory.

## Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE   | BODY SIZE (NOM)   |
|---------------|-----------|-------------------|
| DS90UH928Q-Q1 | WQFN (48) | 7.00 mm × 7.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# 4 Application Diagram





# **Table of Contents**

| 1 | Features 1                                                                    | 8.4 Device Functional Modes                            | 31 |
|---|-------------------------------------------------------------------------------|--------------------------------------------------------|----|
| 2 | Applications 1                                                                | 8.5 Programming3                                       | 36 |
| 3 | Description 1                                                                 | 8.6 Register Maps3                                     | 38 |
| 4 | Application Diagram 1                                                         | 9 Application and Implementation 5                     | 55 |
| 5 | Revision History2                                                             | 9.1 Application Information 5                          | 55 |
| 6 | Pin Configuration and Functions 4                                             | 9.2 Typical Application5                               | 55 |
| 7 | _                                                                             | 9.3 AV Mute Prevention 5                               | 58 |
| ′ | Specifications 7 7.1 Absolute Maximum Ratings 7                               | 9.4 OEN Toggling Limitation 5                          | 58 |
|   | · · · · · · · · · · · · · · · · · · ·                                         | 10 Power Supply Recommendations 5                      | 58 |
|   | 3                                                                             | 10.1 Power Up Requirements and PDB Pin 5               | 58 |
|   | 7.3 Recommended Operating Conditions                                          | 11 Layout 6                                            | 30 |
|   | 7.5 DC Electrical Characteristics                                             | 11.1 Layout Guidelines 6                               |    |
|   | 7.6 AC Electrical Characteristics                                             | 11.2 Layout Example 6                                  | 31 |
|   |                                                                               | 12 Device and Documentation Support 6                  |    |
|   | 7.7 Timing Requirements for the Serial Control Bus 12 7.8 Timing Requirements | 12.1 Documentation Support                             |    |
|   | 7.9 DC and AC Serial Control Bus Characteristics 13                           | 12.2 Receiving Notification of Documentation Updates 6 |    |
|   |                                                                               | 12.3 Community Resources                               |    |
| 8 | 5,1                                                                           | 12.4 Trademarks                                        |    |
| 0 | Detailed Description                                                          | 12.5 Electrostatic Discharge Caution                   | 33 |
|   | 8.1 Overview                                                                  | 12.6 Glossary                                          |    |
|   | 8.2 Functional Block Diagram                                                  | 13 Mechanical, Packaging, and Orderable                |    |
|   | 8.3 Feature Description                                                       | Information 6                                          | 33 |

# **5 Revision History**

| Changes from Revision B (January 2015) to Revision C | Page |
|------------------------------------------------------|------|
| Added "OpenLDI".                                     | 1    |
| Added AV Mute Prevention section.                    | 2    |
| Added OEN Toggling Limitation.                       | 2    |
| Changed the shared function.                         | 4    |
| Added the shared function                            | 5    |
| Changed Pin name                                     | 11   |
| Added Input Jitter specification.                    | 11   |
| Added I2S Set-up Time.                               | 12   |
| Added I2S Hold Time.                                 | 12   |
| Added Read Register at the first step.               | 26   |
| Changed the updated GPIO Configuration table.        | 27   |
| Changed to one tenth of Resistor value               | 33   |
| Changed and swapped IDEAL RATIO and IDEAL VR2 values | 37   |
| Changed to one tenth of Resistor value               | 37   |
| Changed and Revised data to 0x01                     | 43   |
| Changed and revised GPIO Direction description.      | 45   |
| Changed and revised Register Type to RW from R.      | 46   |
| Added and disclosed Link Error Count Register.       | 49   |
| Added and disclosed LVDS Setting Register.           | 50   |
| Changed and revised Register Address.                | 52   |
| Added AV Mute Prevention section.                    | 58   |
| Added OEN Toggling Limitation.                       | 58   |
| Changed and updated Power-Up Requirements and PDB    | 58   |
|                                                      |      |





## **Revision History (continued)**

## Changes from Revision A (April 2013) to Revision B

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



## 6 Pin Configuration and Functions



**Pin Functions** 

| Pi          | IN                |                           |                                                                                                                        |
|-------------|-------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------|
| NAME        | IAME NO.          |                           | DESCRIPTION                                                                                                            |
| FPD-LINK OU | TPUT INTERF       | ACE                       |                                                                                                                        |
| TxCLKOUT-   | 18                | O, LVDS                   | Inverting LVDS Clock Output The pair requires external 100 $\Omega$ differential termination for standard LVDS levels  |
| TxCLKOUT+   | 17                | O, LVDS                   | True LVDS Clock Output The pair requires external 100 $\Omega$ differential termination for standard LVDS levels       |
| TxOUT[3:0]- | 16, 20, 22,<br>24 | O, LVDS                   | Inverting LVDS Data Outputs Each pair requires external 100 $\Omega$ differential termination for standard LVDS levels |
| TxOUT[3:0]+ | 15, 19, 21,<br>23 | O, LVDS                   | True LVDS Data Outputs Each pair requires external 100 $\Omega$ differential termination for standard LVDS levels      |
| LVCMOS INTE | ERFACE            |                           |                                                                                                                        |
| GPIO[1:0]   | 13, 14            | I/O, LVCMOS with pulldown | · ·                                                                                                                    |
| GPIO[3:2]   | 36, 37            | I/O, LVCMOS with pulldown | · ·                                                                                                                    |

Submit Documentation Feedback

Copyright © 2013–2016, Texas Instruments Incorporated



# Pin Functions (continued)

| PIN                                  |                    |                            |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------------------------------|--------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                 | NO.                | I/O, TYPE                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| GPIO_REG[8<br>:5]                    | 8, 10, 7, 3        | I/O, LVCMOS with pulldown  | General Purpose I/O, register access only<br>Shared with I2S_CLK, I2S_WC, I2S_DA, I2S_DB                                                                                                                                                                                                                                                                                                                                   |  |  |
| 12S_DA<br>12S_DB<br>12S_DC<br>12S_DD | 7<br>3<br>37<br>36 | O, LVCMOS                  | Digital Audio Interface I2S Data Outputs Shared with GPIO_REG6, GPIO_REG5, GPIO2, GPIO3                                                                                                                                                                                                                                                                                                                                    |  |  |
| INTB_IN                              | 43                 | I, LVCMOS with pulldown    | HDCP Interrupt Input<br>Shared with BISTC                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| MCLK<br>I2S_WC<br>I2S_CLK            | 11<br>10<br>8      | O, LVCMOS                  | Digital Audio Interface I2S Master Clock, Word Clock and I2S Bit Clock Outputs I2S_WC and I2S_CLK are shared with GPIO_REG7 and GPIO_REG8                                                                                                                                                                                                                                                                                  |  |  |
| SDOUT<br>SWC                         | 13, 14             | I/O, LVCMOS with pulldown  | Auxiliary Digital Audio Interface I2S Data Output and Word Clock<br>Shared with GPIO1 and GPIO0                                                                                                                                                                                                                                                                                                                            |  |  |
| CONTROL AN                           | D CONFIGURA        | ATION                      |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| BISTC                                | 43                 | I, LVCMOS<br>with pulldown | BIST Clock Select Shared with INTB_IN Requires a 10 k $\Omega$ pullup if set HIGH                                                                                                                                                                                                                                                                                                                                          |  |  |
| BISTEN                               | 9                  | I, LVCMOS with pulldown    | BIST Enable Requires a 10 $k\Omega$ pullup if set HIGH                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| IDx                                  | 12                 | I, Analog                  | I2C Address Select External pullup to $V_{DD33}$ is required under all conditions. <b>DO NOT FLOAT.</b> Connect to external pullup to $V_{DD33}$ and pulldown to GND to create a voltage divider. See Table 7                                                                                                                                                                                                              |  |  |
| LFMODE                               | 32                 | I, LVCMOS with pulldown    | Low Frequency Mode Select LFMODE = 0, 15 MHz $\leq$ TxCLKOUT $\leq$ 85 MHz (Default) LFMODE = 1, 5 MHz $\leq$ TxCLKOUT $<$ 15 MHz Requires a 10 k $\Omega$ pullup if set HIGH                                                                                                                                                                                                                                              |  |  |
| MAPSEL                               | 26                 | I, LVCMOS<br>with pulldown | FPD-Link Output Map Select MAPSEL = 0, LSBs on TxOUT3± (Default) MAPSEL = 1, MSBs on TxOUT3± Requires a 10 kΩ pullup if set HIGH                                                                                                                                                                                                                                                                                           |  |  |
| MODE_SEL                             | 48                 | I, Analog                  | Device Configuration Select Configures Backwards Compatibility (BKWD), Repeater (REPEAT), I2S 4-channel (I2S_B), and Long Cable (LCBL) modes Connect to external pullup to V <sub>DD33</sub> and pulldown to GND resistors to create a voltage divider. <b>DO NOT FLOAT</b> See Table 6                                                                                                                                    |  |  |
| OEN                                  | 30                 | I, LVCMOS<br>with pulldown | Output Enable Requires a 10 k $\Omega$ pullup if set HIGH See Table 5                                                                                                                                                                                                                                                                                                                                                      |  |  |
| OSS_SEL                              | 35                 | I, LVCMOS<br>with pulldown | Output Sleep State Select Requires a 10 k $\Omega$ pullup if set HIGH See Table 5                                                                                                                                                                                                                                                                                                                                          |  |  |
| PDB                                  | 1                  | I, LVCMOS                  | Power-down Mode Input Pin Must be driven or pulled up to $V_{DD33}$ . Refer to <i>Power Up Requirements and PDB Pin</i> Power Up Requirements and PDB Pin in . PDB = H, device is enabled (normal operation) PDB = L, device is powered down When the device is in the powered down state, the LVDS and LVCMOS outputs are tri-state, the PLL is shutdown, and $I_{DD}$ is minimized. Control Registers are <b>RESET</b> . |  |  |
| SCL                                  | 5                  | I/O, Open<br>Drain         | $\rm I^2C$ Clock Input/Output Interface Must have an external pullup to $\rm V_{DD33}.$ DO NOT FLOAT Recommended pullup: 4.7 $\rm k\Omega$                                                                                                                                                                                                                                                                                 |  |  |
| SDA                                  | 4                  | I/O, Open<br>Drain         | I2C Data Input/Output Interface Must have an external pullup to $V_{DD33}$ . <b>DO NOT FLOAT</b> Recommended pullup: 4.7 k $\Omega$                                                                                                                                                                                                                                                                                        |  |  |
| STATUS                               |                    | 1                          |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



# Pin Functions (continued)

| Р                                                | IN                        |           |                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------|---------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                             | NO.                       | I/O, TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                     |
| LOCK                                             | 27                        | O, LVCMOS | LOCK Status Output 0: PLL is unlocked, I2S, GPIO, TxOUT[3:0]±, and TxCLKOUT± are idle with output states controlled by OEN and OSS_SEL. May be used to indicate Link Status or Display Enable. 1: PLL is locked, outputs are active with output states controlled by OEN and OSS_SEL Route to test point or pad (Recommended). Float if unused. |
| PASS                                             | 28                        | O, LVCMOS | PASS Status Output 0: One or more errors were detected in the received BIST payload (BIST Mode) 1: Error-free transmission (BIST Mode) Route to test point or pad (Recommended). Float if unused.                                                                                                                                               |
| FPD-LINK III S                                   | SERIAL INTER              | FACE      |                                                                                                                                                                                                                                                                                                                                                 |
| CMF                                              | 42                        | Analog    | Common Mode Filter Requires a 0.1 µF capacitor to GND                                                                                                                                                                                                                                                                                           |
| CMLOUTN                                          | 45                        | O, LVDS   | Inverting Loop-through Driver Output Monitor point for equalized forward channel differential signal. Connect a 100 $\Omega$ resistor between CMLOUTN and CMLOUTP pins to monitor.                                                                                                                                                              |
| CMLOUTP                                          | 44                        | O, LVDS   | True Loop-through Driver Output Monitor point for equalized forward channel differential signal. Connect a 100 $\Omega$ resistor between CMLOUTN and CMLOUTP pins to monitor.                                                                                                                                                                   |
| RIN-                                             | 41                        | I/O, LVDS | FPD-Link III Inverting Input The output must be AC-coupled with a 0.1 $\mu$ F capacitor. This pin has 100 $\Omega$ (typ.) internal termination between RIN- and RIN+ pins.                                                                                                                                                                      |
| RIN+                                             | 40                        | I/O, LVDS | FPD-Link III True Input The output must be AC-coupled with a 0.1 $\mu$ F capacitor. This pin has 100 $\Omega$ (typ.) internal termination between RIN- and RIN+ pins.                                                                                                                                                                           |
| POWER AND                                        | GROUND <sup>(1)</sup>     | *         |                                                                                                                                                                                                                                                                                                                                                 |
| GND                                              | DAP                       | Ground    | Large metal contact at the bottom center of the device package Connect to the ground plane (GND) with at least 9 vias                                                                                                                                                                                                                           |
| VDD33_A<br>VDD33_B                               | 38<br>31                  | Power     | 3.3 V Power to on-chip regulator Each pin requires a 4.7 µF capacitor to GND                                                                                                                                                                                                                                                                    |
| VDDIO                                            | 6                         | Power     | 1.8 V/3.3 V LVCMOS I/O Power<br>Requires a 4.7 µF capacitor to GND                                                                                                                                                                                                                                                                              |
| REGULATOR                                        | CAPACITOR                 |           |                                                                                                                                                                                                                                                                                                                                                 |
| CAPI2S<br>CAPLV25<br>CAPLV12<br>CAPR12<br>CAPP12 | 2<br>25<br>29<br>46<br>47 | CAP       | Decoupling capacitor connection for on-chip regulator Each requires a 4.7 μF decoupling capacitor to GND                                                                                                                                                                                                                                        |
| CAPL12                                           | 33                        | CAP       | Decoupling capacitor connection for on-chip regulator Requires two 4.7 μF decoupling capacitors to GND                                                                                                                                                                                                                                          |
| OTHER                                            | 1                         |           |                                                                                                                                                                                                                                                                                                                                                 |
| RES[1:0]                                         | 39, 34                    | GND       | Reserved<br>Connect to GND                                                                                                                                                                                                                                                                                                                      |

<sup>(1)</sup> The  $V_{DD}$  ( $V_{DD33}$  and  $V_{DDIO}$ ) supply ramp should be faster than 1.5 ms with a monotonic rise.



## 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup> (2)

|                                                   | MIN  | MAX                       | UNIT |
|---------------------------------------------------|------|---------------------------|------|
| Supply Voltage – V <sub>DD33</sub> <sup>(3)</sup> | -0.3 | 4                         | ٧    |
| Supply Voltage – V <sub>DDIO</sub> <sup>(3)</sup> | -0.3 | 4                         | V    |
| LVCMOS I/O Voltage                                | -0.3 | (V <sub>DDIO</sub> + 0.3) | V    |
| Deserializer Input Voltage                        | -0.3 | 2.75                      | V    |
| Junction Temperature                              |      | 150                       | °C   |
| Storage temperature, T <sub>stg</sub>             | -65  | 150                       | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

For soldering specifications, see product folder at www.ti.com and SNOA549.

## 7.2 ESD Ratings

|             |                           |                                                                                                                                                                                                                                      |                                             | VALUE  | UNIT |
|-------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------|------|
|             |                           | Human body model (HBM), pe                                                                                                                                                                                                           | er AEC Q100-002, all pins <sup>(1)</sup>    | ±8000  | V    |
| $V_{(ESD)}$ |                           | Charged device model (CDM)                                                                                                                                                                                                           | , per AEC Q100-011, all pins                | ±1250  | V    |
|             |                           | Machine model (MM)                                                                                                                                                                                                                   |                                             | ±250   | V    |
|             | Electrostatic I discharge | Electrostatic discharge $R_D = 330~\Omega,~C_S = 150~pF$ Contact Discharge (Pins 40, 41, 44, RD = 330 $\Omega,~C_S = 150~pF$ Contact Discharge (Pins 40, 41, 44, Contact Discharge (Pins 40, 41, 44, RD = 330 $\Omega,~C_S = 150~pF$ | Air Discharge (Pins 40, 41, 44, and 45)     | ±15000 | V    |
|             |                           |                                                                                                                                                                                                                                      | Contact Discharge (Pins 40, 41, 44, and 45) | ±8000  | V    |
|             |                           |                                                                                                                                                                                                                                      | Air Discharge (Pins 40, 41, 44, and 45)     | ±15000 | V    |
|             |                           |                                                                                                                                                                                                                                      | Contact Discharge (Pins 40, 41, 44, and 45) | ±8000  | V    |
|             |                           |                                                                                                                                                                                                                                      | Air Discharge (Pins 40, 41, 44, and 45)     | ±15000 | V    |
|             |                           | $R_D = 2 \text{ k}\Omega, C_S = 150 \text{ pF or} $ 330 pF                                                                                                                                                                           | Contact Discharge (Pins 40, 41, 44, and 45) | ±8000  | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

|                                                               |                                                      | MIN  | NOM | MAX  | UNIT       |
|---------------------------------------------------------------|------------------------------------------------------|------|-----|------|------------|
| Supply Voltage (V <sub>DD33</sub> ) <sup>(1)</sup>            |                                                      |      | 3.3 | 3.6  | V          |
| LVCMOS Supply Voltage (V <sub>DDIO</sub> ) <sup>(1)</sup> (2) | Connect V <sub>DDIO</sub> to 3.3 V and use 3.3 V IOs | 3    | 3.3 | 3.6  | V          |
|                                                               | Connect V <sub>DDIO</sub> to 1.8 V and use 1.8 V IOs | 1.71 | 1.8 | 1.89 | >          |
| Operating Free Air Temperature (T <sub>A</sub> )              |                                                      | -40  | 25  | 105  | °C         |
| PCLK Frequency (out of TxCLKOUT±)                             |                                                      | 5    |     | 85   | MHz        |
| Supply Noise (3)                                              |                                                      |      |     | 100  | $mV_{P-P}$ |

 $<sup>(1) \</sup>quad \text{The DS90UH928Q-Q1V}_{DD33} \text{ and V}_{DDIO} \text{ voltages require a specific ramp rate during power up. The power supply ramp time must be}$ less than 1.5 ms with a monotonic rise.

The DS90UH928Q-Q1V<sub>DD33</sub> and V<sub>DDIO</sub> voltages require a specific ramp rate during power up. The power supply ramp time must be less than 1.5 ms with a monotonic rise.

 $V_{DDIO}$  should not exceed  $V_{DD33}$  by more than 300 mV ( $V_{DDIO} < V_{DD33} + 0.3 \text{ V}$ ). Supply noise testing was done with minimum capacitors on the PCB. A sinusoidal signal is AC-coupled to the  $V_{DD33}$  and  $V_{DDIO}$  supplies with amplitude >100 mVp-p measured at the device VDD33 and VDDIO pins. Bit error rate testing of input to the Ser and output of the Des with 10 meter cable shows no error when the noise frequency on the Ser is less than 50 MHz. The Des on the other hand shows no error when the noise frequency is less than 50 MHz.



## 7.4 Thermal Information

|                        |                                              | DS90UH928Q-Q1 |      |
|------------------------|----------------------------------------------|---------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RHS (WQFN)    | UNIT |
|                        |                                              | 48 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 26.4          | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 4.4           | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 4.3           | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.1           | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 4.3           | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 0.8           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.5 DC Electrical Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified. (1) (2) (3)

|                 | PARAMETER                    | TEST CONDITIONS                                                     | PIN/FREQ.                             | MIN | TYP         | MAX        | UNIT |
|-----------------|------------------------------|---------------------------------------------------------------------|---------------------------------------|-----|-------------|------------|------|
| 3.3 V LV        | CMOS I/O                     |                                                                     |                                       |     |             |            |      |
| V <sub>IH</sub> | High Level Input Voltage     | V 20V to 26V                                                        | GPIO[3:0],                            | 2.0 |             | $V_{DDIO}$ | V    |
| V <sub>IL</sub> | Low Level Input Voltage      | $V_{\rm DDIO} = 3.0 \text{ V to } 3.6 \text{ V}$                    | REG_GPIO[8:<br>5], LFMODE,            | GND |             | 0.8        | V    |
| I <sub>IN</sub> | Input Current                | V <sub>IN</sub> = 0 V or V <sub>IN</sub> = 3.0 V to 3.6 V           | MAPSEL,<br>BISTEN,                    | -10 | ±1          | +10        | μΑ   |
| V <sub>IH</sub> | High Level Input Voltage     |                                                                     |                                       | 2.0 |             | $V_{DDIO}$ | V    |
| V <sub>IL</sub> | Low Level Input Voltage      |                                                                     | (4)PDB                                | GND |             | 0.7        | V    |
| I <sub>IN</sub> | Input Current                | $V_{IN} = 0 \text{ V or } V_{IN} = 3.0 \text{ V to } 3.6 \text{ V}$ |                                       | -10 | ±1          | +10        | μΑ   |
| V <sub>OH</sub> | HIGH Level Output Voltage    | I <sub>OH</sub> = -4 mA                                             | GPIO[3:0],                            | 2.4 |             | $V_{DDIO}$ | V    |
| V <sub>OL</sub> | LOW Level Output Voltage     | $I_{OL} = +4 \text{ mA}$                                            | REG_GPIO[8:<br>5], MCLK,              | 0   |             | 0.4        | V    |
| I <sub>OS</sub> | Output Short Circuit Current | V <sub>OUT</sub> = 0 V <sup>(5)</sup>                               | I2S_WC,                               |     | <b>-</b> 55 |            | mA   |
| I <sub>OZ</sub> | Tri-state Output Current     | V <sub>OUT</sub> = 0 V or V <sub>DDIO</sub> , PDB = L               | I2S_CLK,<br>I2S_D[A:D],<br>LOCK, PASS | -20 |             | +20        | μА   |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics conditions and/or notes. Typical specifications are estimations only and are not ensured.

Typical values represent most likely parametric norms at  $V_{DD33} = 3.3 \text{ V}$ ,  $V_{DDIO} = 1.8 \text{ V}$  or 3.3 V,  $T_A = 25 ^{\circ}\text{C}$ , and at the Recommended Operating Conditions at the time of product characterization and are not ensured.

Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except  $V_{OD}$  and  $\Delta V_{OD}$ , which are differential voltages.

PDB is specified to 3.3 V LVCMOS only and must be driven or pulled up to  $V_{DD33}$  or to  $V_{DDIO} \ge 3.0 \text{ V}$ .  $I_{OS}$  is not specified for an indefinite period of time. Do not hold in short circuit for more than 500 ms or part damage may result.



# **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1) (2) (3)

|                    | PARAMETER                                           | TEST CONDITIONS                                                              | PIN/FREQ.                             | MIN                         | TYP  | MAX                         | UNIT |
|--------------------|-----------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------|-----------------------------|------|-----------------------------|------|
| 1.8 V LVC          | MOS I/O                                             |                                                                              |                                       |                             |      |                             |      |
| V <sub>IH</sub>    | High Level Input Voltage                            | V = 1.71 V to 1.80 V                                                         | GPIO[3:0],<br>REG_GPIO[8:             | 0.65 *<br>V <sub>DDIO</sub> |      | $V_{DDIO}$                  | ٧    |
| V <sub>IL</sub>    | Low Level Input Voltage                             | V <sub>DDIO</sub> = 1.71 V to 1.89 V                                         | 5], LFMODE,<br>MAPSEL,<br>BISTEN,     | 0                           |      | 0.35 *<br>V <sub>DDIO</sub> | ٧    |
| I <sub>IN</sub>    | Input Current                                       | V <sub>IN</sub> = 0 V or V <sub>IN</sub> = 1.71 V to 1.89 V                  | BISTC,<br>INTB_IN,<br>OEN,<br>OSS_SEL | -10                         |      | 10                          | μΑ   |
| V <sub>OH</sub>    | HIGH Level Output Voltage                           | I <sub>OH</sub> = -4 mA                                                      | GPIO[3:0],<br>REG_GPIO[8:             | V <sub>DDIO</sub> -<br>0.45 |      | $V_{DDIO}$                  | V    |
| V <sub>OL</sub>    | LOW Level Output Voltage                            | $I_{OL} = +4 \text{ mA}$                                                     | 5], MCLK,<br>12S_WC,                  | 0                           |      | 0.45                        | V    |
| Ios                | Output Short Circuit Current                        | V <sub>OUT</sub> = 0 V <sup>(5)</sup>                                        | 12S_CLK,                              |                             | -35  |                             | mA   |
| l <sub>OZ</sub>    | TRI-STATE® Output Current                           | $V_{OUT} = 0 \text{ V or } V_{DDIO}, PDB = L,$                               | I2S_D[A:D],<br>LOCK, PASS             | -20                         |      | 20                          | μА   |
|                    | (OpenLDI) LVDS OUTPUT                               | 25.0                                                                         | LOOK, 1 AOO                           |                             |      |                             | •    |
| V <sub>OD</sub>    | Output Voltage Swing (single-                       | Register $0x4B[1:0] = b'00$<br>R <sub>L</sub> = $100 \Omega$                 |                                       | 140                         | 200  | 300                         | mV   |
| - 00               | ended)                                              | Register 0x4B[1:0] = b'01<br>R <sub>L</sub> = 100 $\Omega$                   | TxCLK±,                               | 220                         | 300  | 380                         |      |
| V                  | Differential Output Voltage                         | Register $0x4B[1:0] = b'00$<br>R <sub>L</sub> = $100 \Omega$                 | TxOUT[3:0]±                           |                             | 400  |                             | mV   |
| V <sub>ODp-p</sub> | Differential Output Voltage                         | Register $0x4B[1:0] = b'01$<br>R <sub>L</sub> = $100 \Omega$                 |                                       |                             | 600  |                             |      |
| $\Delta V_{OD}$    | Output Voltage Unbalance                            | $R_L = 100 \Omega$                                                           |                                       |                             | 1    | 50                          | mV   |
| Vos                | Common Mode Voltage                                 |                                                                              |                                       | 1.125                       | 1.25 | 1.375                       | ٧    |
| $\Delta V_{OS}$    | Offset Voltage Unbalance                            |                                                                              |                                       |                             | 1    | 50                          | mV   |
| I <sub>OS</sub>    | Output Short Circuit Current                        | V <sub>OUT</sub> = GND                                                       |                                       |                             | -5   |                             | mA   |
| I <sub>OZ</sub>    | Output TRI-STATE® Current                           | OEN = GND, $V_{OUT} = V_{DDIO}$ or GND, 0.8 $V \le V_{IN} \le 1.6 \text{ V}$ |                                       | -500                        |      | 500                         | μΑ   |
| FPD-LINK           | III RECEIVER                                        |                                                                              |                                       |                             |      | •                           |      |
| $V_{TH}$           | Input Threshold High                                |                                                                              |                                       |                             |      | 50                          | mV   |
| V <sub>TL</sub>    | Input Threshold Low                                 | V <sub>CM</sub> = 2.1 V (Internal V <sub>BIAS</sub> )                        |                                       | -50                         |      |                             | mV   |
| $V_{\text{ID}}$    | Input Differential Threshold                        |                                                                              | RIN±                                  |                             |      | 100                         | mV   |
| $V_{CM}$           | Common-mode Voltage                                 |                                                                              |                                       |                             | 2.1  |                             | V    |
| $R_{T}$            | Internal Termination Resistance (Differential)      |                                                                              |                                       | 80                          | 100  | 120                         | Ω    |
| SUPPLY (           | CURRENT                                             |                                                                              |                                       |                             |      |                             |      |
| I <sub>DD1</sub>   |                                                     |                                                                              | V <sub>DD33</sub> = 3.6 V             |                             | 190  | 250                         | mA   |
| lanua :            |                                                     | Checkerboard Pattern                                                         | $V_{DDIO} = 3.6 \text{ V}$            |                             | 0.1  | 1                           | mA   |
| I <sub>DDIO1</sub> | Supply Current $R_L = 100 \Omega$ , $PCLK = 85 MHz$ |                                                                              | V <sub>DDIO</sub> = 1.89 V            |                             | 0.1  | 1                           | mA   |
| I <sub>DD2</sub>   |                                                     |                                                                              | V <sub>DD33</sub> = 3.6 V             |                             | 185  |                             | mA   |
| Innios             |                                                     | Random Pattern                                                               | $V_{DDIO} = 3.6 \text{ V}$            |                             | 0.1  |                             | mA   |
| I <sub>DDIO2</sub> |                                                     |                                                                              | $V_{\rm DDIO} = 1.89 \text{ V}$       |                             | 0.1  |                             | mA   |
| $I_{DDZ}$          |                                                     | DDD = 0.1/ All athor 1.1/04/00                                               | $V_{DD33} = 3.6 \text{ V}$            |                             | 3    | 8                           | mA   |
| I <sub>DDIOZ</sub> | Supply Current — Power Down                         | PDB = 0 V, All other LVCMOS inputs = 0 V                                     | $V_{DDIO} = 3.6 \text{ V}$            |                             | 100  | 500                         | μΑ   |
| -טוטע              |                                                     |                                                                              | $V_{DDIO} = 1.89 V$                   |                             | 50   | 250                         | μΑ   |

Submit Documentation Feedback

Copyright © 2013–2016, Texas Instruments Incorporated



#### 7.6 AC Electrical Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified. (1) (2) (3)

| PARAMETER            |                                                              | TEST CONDITIONS PIN/FREQ.                                            |                                            | MIN TYP          | MAX                                   | UNIT             |
|----------------------|--------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------|------------------|---------------------------------------|------------------|
| GPIO                 |                                                              |                                                                      |                                            |                  |                                       |                  |
| t <sub>GPIO,FC</sub> | GPIO Pulse Width, Forward<br>Channel                         | See <sup>(4)</sup>                                                   | GPIO[3:0],<br>PCLK = 5<br>MHz to 85<br>MHz | 2/PCLK           |                                       | s                |
| $t_{\text{GPIO},BC}$ | GPIO Pulse Width, Back Channel                               | See (4)                                                              | GPIO[3:0]                                  | 20               |                                       | μs               |
| RESET                |                                                              |                                                                      |                                            |                  |                                       |                  |
| t <sub>LRST</sub>    | PDB Reset Low Pulse                                          | See (4)                                                              | PDB                                        | 2                |                                       | ms               |
| LOOP-TH              | ROUGH MONITOR OUTPUT                                         |                                                                      |                                            |                  |                                       |                  |
| E <sub>W</sub>       | Differential Output Eye Opening Width                        | $R_L = 100 \Omega$ , Jitter freq > f/40                              | CMLOUTP,<br>CMLPUTN                        | 0.4              |                                       | UI               |
| E <sub>H</sub>       | Differential Output Eye Height                               |                                                                      |                                            | 300              |                                       | mV               |
| FPD-LINK             | LVDS OUTPUT                                                  | 1                                                                    |                                            |                  | L                                     |                  |
| t <sub>TLHT</sub>    | Low to High Transition Time                                  | $R_L = 100 \Omega$                                                   | TxCLK±,                                    | 0.25             | 0.5                                   | ns               |
| t <sub>THLT</sub>    | High to Low Transition Time                                  | -                                                                    | TxOUT[3:0]±                                | 0.25             | 0.5                                   | ns               |
| t <sub>DCCJ</sub>    | Cycle-to-Cycle Output Jitter                                 | PCLK = 5 MHz                                                         | TxCLK±                                     | 170              | 275                                   | ps               |
| : = = =              |                                                              | PCLK = 85 MHz                                                        | 7                                          | 35               | 55                                    |                  |
| t <sub>TTPn</sub>    | Transmitter Pulse Position                                   | 5 MHz ≤ PCLK ≤ 85 MHz<br>n = [6:0] for bits [6:0]<br>See Figure 13   | TxOUT[3:0]±                                | 0.5 + n          |                                       | UI               |
| $\Delta t_{TTP}$     | Offset Transmitter Pulse Position (bit 6 - bit 0)            | PCLK = 85 MHz                                                        |                                            | 0.1              |                                       | UI               |
| t <sub>DD</sub>      | Delay Latency                                                |                                                                      |                                            | 147*T            |                                       | Т                |
| t <sub>TPDD</sub>    | Power Down Delay Active to OFF                               |                                                                      |                                            | 900              |                                       | μs               |
| t <sub>TXZR</sub>    | Enable Delay OFF to Active                                   |                                                                      |                                            | 6                |                                       | ns               |
|                      | ( III INPUT                                                  | 1                                                                    |                                            |                  |                                       |                  |
| IJT                  | Input Jitter <sup>(5)</sup>                                  | PCLK = 5 MHz to 85 MHz<br>Sinusoidal Jitter Frequency ><br>PCLK / 15 | RIN±                                       |                  | 0.35                                  | UI               |
| t <sub>DDLT</sub>    | Lock Time <sup>(4)</sup>                                     | 5 MHz ≤ PCLK ≤ 85 MHz                                                | RIN±, LOCK                                 | 6                | 40                                    | ms               |
|                      | OUTPUTS                                                      | •                                                                    |                                            |                  | · · · · · · · · · · · · · · · · · · · |                  |
| t <sub>CLH</sub>     | Low-to-High Transition Time                                  | C <sub>L</sub> = 8 pF                                                | LOCK, PASS                                 | 3                | 7                                     | ns               |
| t <sub>CHL</sub>     | High-to-Low Transition Time                                  | 1                                                                    |                                            | 2                | 5                                     | ns               |
| BIST MOI             | DE                                                           | 1                                                                    |                                            |                  | L                                     |                  |
| t <sub>PASS</sub>    | BIST PASS Valid Time                                         |                                                                      | PASS                                       | 800              |                                       | ns               |
|                      | ISMITTER                                                     | 1                                                                    |                                            |                  |                                       |                  |
| tJ                   | Clock Output Jitter                                          |                                                                      | MCLK                                       | 2                |                                       | ns               |
| T <sub>I2S</sub>     | I2S Clock Period<br>Figure 10, <sup>(4)</sup> <sup>(6)</sup> | PCLK=5 MHz to 85 MHz                                                 | I2S_CLK,<br>PCLK = 5<br>MHz to 85<br>MHz   | 2/PCLK<br>or >77 |                                       | ns               |
| T <sub>HC</sub>      | I2S Clock High Time<br>Figure 10, <sup>(6)</sup>             |                                                                      | I2S_CLK                                    | 0.35             |                                       | T <sub>I2S</sub> |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics conditions and/or notes. Typical specifications are estimations only and are not ensured.

Copyright © 2013–2016, Texas Instruments Incorporated

<sup>(2)</sup> Typical values represent most likely parametric norms at V<sub>DD33</sub> = 3.3 V, V<sub>DDIO</sub> = 1.8 V or 3.3 V, T<sub>A</sub> = 25°C, and at the *Recommended Operating Conditions* at the time of product characterization and are not ensured.

<sup>(3)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except V<sub>OD</sub> and ΔV<sub>OD</sub>, which are differential voltages.

<sup>(4)</sup> Specification is ensured by design and is not tested in production.

<sup>(5)</sup> UI – Unit Interval is equivalent to one serialized data bit width 1UI = 1 / (35 x PCLK). The UI scales with PCLK frequency.

<sup>(6)</sup> I2S specifications for t<sub>LC</sub> and t<sub>HC</sub> pulses must each be greater than 1 PCLK period to ensure sampling and supersedes the 0.35\*T<sub>I2S\_CLK</sub> requirement. t<sub>LC</sub> and t<sub>HC</sub> must be longer than the greater of either 0.35\*T<sub>I2S\_CLK</sub> or 2\*PCLK.



## **AC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1) (2) (3)

|                     | PARAMETER                                       | TEST CONDITIONS | PIN/FREQ.            | MIN  | TYP MAX | UNIT             |
|---------------------|-------------------------------------------------|-----------------|----------------------|------|---------|------------------|
| T <sub>LC</sub>     | I2S Clock Low Time<br>Figure 10, <sup>(6)</sup> |                 | I2S_CLK              | 0.35 |         | T <sub>I2S</sub> |
| t <sub>SR_I2S</sub> | I2S Set-up Time<br>Figure 10, <sup>(6)</sup>    |                 | I2S_WC<br>I2S_D[A:D] | 0.2  |         | T <sub>I2S</sub> |
| t <sub>HR_I2S</sub> | I2S Hold Time<br>Figure 10, <sup>(6)</sup>      |                 | I2S_WC<br>I2S_D[A:D] | 0.2  |         | T <sub>I2S</sub> |

## 7.7 Timing Requirements for the Serial Control Bus

Over 3.3-V supply and temperature ranges unless otherwise specified. (1) (2)

|                     |                                                       |               | MIN | TYP MAX | UNIT |
|---------------------|-------------------------------------------------------|---------------|-----|---------|------|
| f <sub>SCL</sub>    | CCI Clask Francisco                                   | Standard Mode | 0   | 100     | kHz  |
|                     | SCL Clock Frequency                                   | Fast Mode     | 0   | 400     | kHz  |
| $t_{LOW}$           | CCL Law Davied                                        | Standard Mode | 4.7 |         | μs   |
|                     | SCL Low Period                                        | Fast Mode     | 1.3 |         | μs   |
| t <sub>HIGH</sub>   | CCL High David                                        | Standard Mode | 4.0 |         | μs   |
|                     | SCL High Period                                       | Fast Mode     | 0.6 |         | μs   |
| t <sub>HD;STA</sub> | Hold time for a start or a                            | Standard Mode | 4.0 |         | μs   |
|                     | repeated start condition                              | Fast Mode     | 0.6 |         | μs   |
| 00.017.             | Set Up time for a start or a repeated start condition | Standard Mode | 4.7 |         | μs   |
|                     |                                                       | Fast Mode     | 0.6 |         | μs   |
| t <sub>HD;DAT</sub> | Data Hold Time                                        | Standard Mode | 0   | 3.45    | μs   |
|                     |                                                       | Fast Mode     | 0   | 0.9     | μs   |
| t <sub>SU:DAT</sub> | Data Set Up Time                                      | Standard Mode | 250 |         | ns   |
|                     |                                                       | Fast Mode     | 100 |         | ns   |
| t <sub>SU;STO</sub> | Set Up Time for STOP                                  | Standard Mode | 4   |         | μs   |
|                     | Condition (3)                                         | Fast Mode     | 0.6 |         | μs   |
|                     | Bus Free Time                                         | Standard Mode | 4.7 |         | μs   |
| t <sub>BUF</sub>    | Between STOP and START                                | Fast Mode     | 1.3 |         | μs   |
|                     | SCL & SDA Rise Time,                                  | Standard Mode |     | 1000    | ns   |
| t <sub>r</sub>      | (3)                                                   | Fast Mode     |     | 300     | ns   |
|                     | SCL & SDA Fall Time,                                  | Standard Mode |     | 300     | ns   |
| t <sub>f</sub>      | (3)                                                   | Fast mode     |     | 300     | ns   |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics conditions and/or notes. Typical specifications are estimations only and are not ensured.

## 7.8 Timing Requirements

|                     | 9                    |                        |     |     |     |      |
|---------------------|----------------------|------------------------|-----|-----|-----|------|
|                     |                      |                        | MIN | NOM | MAX | UNIT |
| $t_R$               | SDA RiseTime – READ  | SDA, RPU = 10 kΩ, Cb ≤ |     | 430 |     | ns   |
| $t_{F}$             | SDA Fall Time – READ | 400 pF, Figure 16      |     | 20  |     | ns   |
| t <sub>SU;DAT</sub> | Set Up Time – READ   | Figure 16              |     | 560 |     | ns   |
| t <sub>HD;DAT</sub> | Hold Up Time – READ  | Figure 16              |     | 615 |     | ns   |

<sup>(2)</sup> Typical values represent most likely parametric norms at V<sub>DD33</sub> = 3.3 V, V<sub>DDIO</sub> = 1.8 V or 3.3 V, T<sub>A</sub> = +25°C, and at the *Recommended Operating Conditions* at the time of product characterization and are not ensured.

<sup>(3)</sup> Specification is ensured by design and is not tested in production.



## 7.9 DC and AC Serial Control Bus Characteristics

Over 3.3 V supply and temperature ranges unless otherwise specified. (1) (2) (3)

|                 | PARAMETER               | TEST CONDITIONS                        | MIN                       | TYP MA                | X UNIT                                |
|-----------------|-------------------------|----------------------------------------|---------------------------|-----------------------|---------------------------------------|
| $V_{IH}$        | Input High Level        | SDA and SCL                            | 0.7*<br>V <sub>DDIO</sub> | V <sub>DD</sub>       | 33 V                                  |
| $V_{IL}$        | Input Low Level Voltage | SDA and SCL                            | GND                       | 0.<br>V <sub>DD</sub> | · · · · · · · · · · · · · · · · · · · |
| $V_{HY}$        | Input Hysteresis        |                                        |                           | 50                    | mV                                    |
| $V_{OL}$        |                         | SDA or SCL, I <sub>OL</sub> = 1.25 mA  | 0                         | 0.3                   | 36 V                                  |
| I <sub>in</sub> |                         | SDA or SCL, $V_{IN} = V_{DDIO}$ or GND | -10                       |                       | 0 μΑ                                  |
| t <sub>SP</sub> | Input Filter            |                                        |                           | 50                    | ns                                    |
| C <sub>in</sub> | Input Capacitance       | SDA or SCL                             |                           | 5                     | pF                                    |

- (1) The Electrical Characteristics tables list specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics conditions and/or notes. Typical specifications are estimations only and are not ensured.
- (2) Typical values represent most likely parametric norms at V<sub>DD33</sub> = 3.3 V, V<sub>DDIO</sub> = 1.8 V or 3.3 V, T<sub>A</sub> = +25°C, and at the *Recommended Operating Conditions* at the time of product characterization and are not ensured.
- (3) Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except V<sub>OD</sub> and ΔV<sub>OD</sub>, which are differential voltages.



Figure 1. Checkerboard Data Pattern



Figure 2. CML Output Driver



Figure 3. LVCMOS Transition Times





Figure 4. Latency Delay



Figure 5. FPD-Link & LVCMOS Power Down Delay



Figure 6. FPD-Link Outputs Enable Delay



Figure 7. CML PLL Lock Time





Figure 8. FPD-Link III Receiver DC  $V_{TH}/V_{TL}$  Definition



Figure 9. Output Data Valid (Setup and Hold) Times



Figure 10. Output State (Setup and Hold) Times



**Figure 11. Input Transition Times** 



Figure 12. FPD-Link Single-Ended and Differential Waveforms





Figure 13. FPD-Link Transmitter Pulse Positions



Figure 14. Receiver Input Jitter Tolerance



Figure 15. BIST PASS Waveform



Figure 16. Serial Control Bus Timing Diagram



# 7.10 Typical Characteristics





## 8 Detailed Description

#### 8.1 Overview

The DS90UH928Q-Q1 receives a 35-bit symbol over a single serial FPD-Link III pair operating at up to 2.975 Gbps line rate and converts this stream into an FPD-Link Interface (4 LVDS data channels + 1 LVDS Clock). The FPD-Link III serial stream contains an embedded clock, video control signals, and the DC-balanced video data and audio data which enhance signal quality to support AC coupling.

The DS90UH928Q-Q1 deserializer attains lock to a data stream without the use of a separate reference clock source, which greatly simplifies system complexity and overall cost. The deserializer also synchronizes to the serializer regardless of the data pattern, delivering true automatic *plug and lock* performance. It can lock to the incoming serial stream without the need of special training patterns or sync characters. The deserializer recovers the clock and data by extracting the embedded clock information, validating then deserializing the incoming data stream. It also applies decryption through a High-Bandwidth Digital Content Protection (HDCP) Cipher to this video and audio data stream following reception of the data from the FPD-Link III decoder. On-chip non-volatile memory stores the HDCP keys. All key exchange is done through the FPD-Link III bidirectional control interface. The decrypted FPD-Link LVDS video bus is provided to the display.

The DS90UH928Q-Q1 deserializer incorporates an I<sup>2</sup>C-compatible interface. The I<sup>2</sup>C-compatible interface allows programming of serializer or deserializer devices from a local host controller. In addition, the serializer/deserializer devices incorporate a bidirectional control channel (BCC) that allows communication between serializer/deserializer as well as remote I2C slave devices.

The bidirectional control channel (BCC) is implemented via embedded signaling in the high-speed forward channel (serializer to deserializer) combined with lower speed signaling in the reverse channel (deserializer to serializer). Through this interface, the BCC provides a mechanism to bridge I<sup>2</sup>C transactions across the serial link from one I<sup>2</sup>C bus to another. The implementation allows for arbitration with other I<sup>2</sup>C compatible masters at either side of the serial link.

The DS90UH928Q-Q1 deserializer is intended for use with DS90UH925Q-Q1 or DS90UH927Q-Q1 serializers, but is also backward compatible with DS90UR905Q and DS90UR907Q FPD-Link II serializers.

## 8.2 Functional Block Diagram



Submit Documentation Feedback

Copyright © 2013–2016, Texas Instruments Incorporated



### 8.3 Feature Description

### 8.3.1 High Speed Forward Channel Data Transfer

The High-Speed Forward Channel is composed of a 35-bit frame containing video data, sync signals, HDCP, I<sup>2</sup>C, and I2S audio transmitted from serializer to deserializer. Figure 19 illustrates the serial stream PCLK cycle. This data payload is optimized for signal transmission over an AC-coupled link. Data is randomized, DC-balanced and scrambled.



Figure 19. FPD-Link III Serial Stream

The device supports pixel clock ranges of 5 MHz to 15 MHz (LFMODE=1) and 15 MHz to 85 MHz (LFMODE=0). This corresponds to an application payload rate range of 175 Mbps to 2.975 Gbps, with an actual line rate range of 525 Mbps to 2.975 Gbps.

### 8.3.2 Low-Speed Back Channel Data Transfer

The Low-Speed Back Channel of the DS90UH928Q-Q1 provides bidirectional communication between the display and host processor. The back channel control data is transferred over the single serial link along with the high-speed forward data, DC balance coding and embedded clock information. Together, the forward channel and back channel for the bidirectional control channel (BCC). This architecture provides a backward path across the serial link together with a high speed forward channel. The back channel contains the I<sup>2</sup>C, HDCP, CRC and 4 bits of standard GPIO information with 10 Mbps line rate.

### 8.3.3 Backward Compatible Mode

The DS90UH928Q-Q1 is also backward compatible to the DS90UR905Q and DS90UR907Q FPD-Link II serializes with 15 MHz to 65 MHz PCLK frequencies supported. It receives 28-bits of data over a single serial FPD-Link II pair operating at a payload rate of 420 Mbps to 1.82 Gbps. This backward compatibility configuration is provided through the MODE\_SEL pin or programmed through the device control registers (Table 8). The bidirectional control channel, HDCP, bidirectional GPIOs, I2S, and interrupt (INTB) are not active in this mode. However, local I<sup>2</sup>C access to the serializer is still available.

#### 8.3.4 Input Equalization

An FPD-Link III input adaptive equalizer provides compensation for transmission medium losses and reduces medium-induced deterministic jitter. It supports STP cables up to 10 meters total cable length with 3 inline connectors at maximum serializer stream payload rate of 2.975 Gbps.

The adaptive equalizer may be set to a Long Cable Mode (LCBL), using the MODE\_SEL pin (Table 6). This mode is typically used with longer cables where it may be desirable to start adaptive equalization from a higher default gain. In this mode, the device attempts to lock from a minimum floor AEQ value, defined by a value stored in the control registers (Table 8).

## 8.3.5 Common Mode Filter Pin (CMF)

The deserializer provides access to the center tap of the internal CML termination. A 0.1  $\mu$ F capacitor must be connected from this pin to GND for additional common-mode filtering of the differential pair (Figure 39). This increases noise rejection capability in high-noise environments.

#### 8.3.6 Power Down (PDB)

The deserializer has a PDB input pin to enable or power down the device. This pin may be controlled by an external device, or through  $V_{DDIO}$ , where  $V_{DDIO}=3$  V to 3.6 V or  $V_{DD33}$ . To save power, disable the link when the display is not needed (PDB = LOW). Ensure that this pin is not driven HIGH before  $V_{DD33}$  and  $V_{DDIO}$  have reached final levels. When PDB is driven low, ensure that the pin is driven to 0 V for at least 1.5 ms before releasing or driving high (See ). If the PDB is pulled up to  $V_{DDIO}=3$  V to 3.6 V or  $V_{DD33}$  directly, a 10 k $\Omega$  pullup resistor and a >10  $\mu$ F capacitor to ground are required (see Figure 39).

Toggling PDB low will POWER DOWN the device and RESET all control registers to default. During this time, PDB must be held low for a minimum of 2 ms (see ).

Copyright © 2013–2016, Texas Instruments Incorporated



### 8.3.7 Video Control Signals

The video control signal bits embedded in the high-speed FPD-Link LVDS are subject to certain limitations relative to the video pixel clock period (PCLK). By default, the device applies a minimum pulse width filter on these signals to help eliminate spurious transitions.

Normal Mode Control Signals (VS, HS, DE) have the following restrictions:

- Horizontal Sync (HS): The video control signal pulse width must be 3 PCLKs or longer when the Control Signal Filter (register bit 0x03[4]) is enabled (default). Disabling the Control Signal Filter removes this restriction (minimum is 1 PCLK). See Table 8. HS can have at most two transitions per 130 PCLKs.
- Vertical Sync (VS): The video control signal pulse is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width is 130 PCLKs.
- Data Enable Input (DE): The video control signal pulse width must be 3 PCLKs or longer when the Control Signal Filter (register bit 0x03[4]) is enabled (default). Disabling the Control Signal Filter removes this restriction (minimum is 1 PCLK). See Table 8. DE can have at most two transitions per 130 PCLKs.

#### 8.3.8 EMI Reduction Features

## 8.3.8.1 LVCMOS VDDIO Option

The 1.8 V/3.3 V LVCMOS inputs and outputs are powered from a separate VDDIO supply pin to offer compatibility with external system interface signals. Note: When configuring the  $V_{DDIO}$  power supplies, all the single-ended control input pins (except PDB) for device need to scale together with the same operating  $V_{DDIO}$  levels. If  $V_{DDIO}$  is selected to operate in the 3.0 V to 3.6 V range,  $V_{DDIO}$  must be operated within 300 mV of  $V_{DD33}$  (See *Recommended Operating Conditions*).

### 8.3.9 Built In Self Test (BIST)

An optional At-Speed Built-In Self Test (BIST) feature supports testing of the high-speed serial link and the low-speed back channel without external data connections. This is useful in the prototype stage, equipment production, in-system test, and system diagnostics.

## 8.3.9.1 BIST Configuration and Status

The BIST mode is enabled at the descrializer by pin (BISTEN) or BIST configuration register. The test may select either an external PCLK or the 33 MHz internal oscillator clock (OSC) frequency. In the absence of PCLK, the user can select the internal OSC frequency at the descrializer through the BISTC pin or BIST configuration register.

When BIST is activated at the deserializer, a BIST enable signal is sent to the serializer through the back channel. The serializer outputs a test pattern and drives the link at speed. The deserializer detects the test pattern and monitors it for errors. The deserializer PASS output pin toggles to flag each frame received containing one or more errors. The serializer also tracks errors indicated by the CRC fields in each back channel frame.

The BIST status can be monitored real time on the descrializer PASS pin, with each detected error resulting in a half pixel clock period toggled LOW. After BIST is deactivated, the result of the last test is held on the PASS output until reset (new BIST test or Power Down). A high on PASS indicates NO ERRORS were detected. A Low on PASS indicates one or more errors were detected. The duration of the test is controlled by the pulse width applied to the descrializer BISTEN pin. LOCK status is valid throughout the entire duration of BIST.

See Figure 20 for the BIST mode flow diagram.

### 8.3.9.1.1 Sample BIST Sequence

- 1. BIST Mode is enabled via the BISTEN pin of Deserializer. The desired clock source is selected through the deserializer BISTC pin.
- 2. The serializer is awakened through the back channel if it is not already on. An all-zeros pattern is balanced, scrambled, randomized, and sent through the FPD-Link III interface to the deserializer. Once the serializer and the deserializer are in BIST mode and the deserializer acquires LOCK, the PASS pin of the deserializer goes high, and BIST starts checking the data stream. If an error in the payload (1 to 35) is detected, the PASS pin switches low for one half of the clock period. During the BIST test, the PASS output can be

Submit Documentation Feedback

Copyright © 2013–2016, Texas Instruments Incorporated



monitored and counted to determine the payload error rate.

3. To stop BIST mode, set the BISTEN pin LOW. The deserializer stops checking the data, and the final test result is held on the PASS pin. If the test ran error free, the PASS output remains HIGH. If there one or more errors were detected, the PASS output outputs constant LOW. The PASS output state is held until a new BIST is run, the device is RESET, or the device is powered down. BIST duration is user-controlled and may be of any length.

The link returns to normal operation after the deserializer BISTEN pin is low. Figure 21 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases it is difficult to generate errors due to the robustness of the link (differential data transmission, and so forth), thus they may be introduced by greatly extending the cable length, faulting the interconnect medium, or reducing signal condition enhancements (Rx equalization).



Figure 20. BIST Mode Flow Diagram

#### 8.3.9.2 Forward Channel and Back Channel Error Checking

The deserializer, on locking to the serial stream, compares the recovered serial stream with all zeroes and records any errors in status registers. Errors are also dynamically reported on the PASS pin of the deserializer. Forward channel errors may also be read from register 0x25 (Table 8).

The back-channel data is checked for CRC errors once the serializer locks onto the back-channel serial stream, as indicated by link detect status (register bit 0x1C[0] - Table 8). CRC errors are recorded in an 8-bit register in the deserializer. The register is cleared when the serializer enters the BIST mode. As soon as the serializer enters BIST mode, the functional mode CRC register starts recording any back channel CRC errors. The BIST mode CRC error register is active in BIST mode only and keeps the record of the last BIST run until cleared or the serializer enters BIST mode again.



Figure 21. BIST Waveforms

#### 8.3.10 Internal Pattern Generation

The DS90UH928Q-Q1 deserializer features an internal pattern generator. It allows basic testing and debugging of an integrated panel. The test patterns are simple and repetitive and allow for a quick visual verification of panel operation. As long as the device is not in power down mode, the test pattern will be displayed even if no input is applied. If no clock is received, the test pattern can be configured to use a programmed oscillator frequency. For detailed information, refer to TI Application Note: (AN-2198).

#### 8.3.10.1 Pattern Options

The DS90UH928Q-Q1 deserializer pattern generator is capable of generating 17 default patterns for use in basic testing and debugging of panels. Each pattern can be inverted using register bits (see Table 8). The 17 default patterns are listed as follows:

- White/Black (default/inverted)
- 2. Black/White
- 3. Red/Cyan
- 4. Green/Magenta
- 5. Blue/Yellow
- 6. Horizontally Scaled Black to White/White to Black
- 7. Horizontally Scaled Black to Red/Cyan to White
- 8. Horizontally Scaled Black to Green/Magenta to White
- 9. Horizontally Scaled Black to Blue/Yellow to White
- 10. Vertically Scaled Black to White/White to Black
- 11. Vertically Scaled Black to Red/Cyan to White
- 12. Vertically Scaled Black to Green/Magenta to White
- 13. Vertically Scaled Black to Blue/Yellow to White
- Custom Color / Inverted configured in PGRS
- 15. Black-White/White-Black Checkerboard (or custom checkerboard color, configured in PGCTL)
- 16. YCBR/RBCY VCOM pattern, orientation is configurable from PGCTL
- 17. Color Bars (White, Yellow, Cyan, Green, Magenta, Red, Blue, Black) Note: not included in the auto-scrolling feature



#### 8.3.10.2 Color Modes

By default, the Pattern Generator operates in 24-bit color mode, where all bits of the Red, Green, and Blue outputs are enabled. 18-bit color mode can be activated from the configuration registers (Table 8). In 18-bit mode, the 6 most significant bits (bits 7-2) of the Red, Green, and Blue outputs are enabled; the 2 least significant bits are 0.

## 8.3.10.3 Video Timing Modes

The Pattern Generator has two video timing modes – external and internal. In external timing mode, the Pattern Generator detects the video frame timing present on the DE and VS inputs. If Vertical Sync signaling is not present on VS, the Pattern Generator determines Vertical Blank by detecting when the number of inactive pixel clocks (DE = 0) exceeds twice the detected active line length. In internal timing mode, the Pattern Generator uses custom video timing as configured in the control registers. The internal timing generation may also be driven by an external clock. By default, external timing mode is enabled. Internal timing or Internal timing with External Clock are enabled by the control registers (Table 8). If internal clock generation is used, register 0x39 bit 1 must be set.

#### 8.3.10.4 External Timing

In external timing mode, the pattern generator passes the incoming DE, HS, and VS signals unmodified to the video control outputs after a two-pixel clock delay. It extracts the active frame dimensions from the incoming signals in order to properly scale the brightness patterns. If the incoming video stream does not use the VS signal, the Pattern Generator determines the Vertical Blank time by detecting a long period of pixel clocks without DE asserted.

#### 8.3.10.5 Pattern Inversion

The Pattern Generator also incorporates a global inversion control, located in the PGCFG register, which causes the output pattern to be bitwise-inverted. For example, the full-screen Red pattern becomes full-screen cyan, and the Vertically Scaled Black to Green pattern becomes Vertically Scaled White to Magenta.

## 8.3.10.6 Auto Scrolling

The Pattern Generator supports an Auto-Scrolling mode, in which the output pattern cycles through a list of enabled pattern types. A sequence of up to 16 patterns may be defined in the registers. The patterns may appear in any order in the sequence and may also appear more than once.

#### 8.3.10.7 Additional Features

Additional pattern generator features can be accessed through the Pattern Generator Indirect Register Map. It consists of the Pattern Generator Indirect Address (PGIA — Table 8) and the Pattern Generator Indirect Data (PGID — Table 8).

#### 8.3.11 Image Enhancement Features

Several image enhancement features are provided. The White Balance LUTs allow the user to define and map the color profile of the display. Adaptive Hi-FRC Dithering enables the presentation of 'true color' images on an 18-bit display.

## 8.3.11.1 White Balance

The White Balance feature enables similar display appearance when using LCD's from different vendors. It compensates for native color temperature of the display, and adjusts relative intensities of R, G, and B to maintain specified color temperature. Programmable control registers are used to define the contents of three LUTs (8-bit color value for Red, Green and Blue) for the White Balance Feature. The LUTs map input RGB values to new output RGB values. There are three LUTs, one LUT for each color. Each LUT contains 256 entries, 8-bits per entry with a total size of 6144 bits (3 x 256 x 8). All entries are readable and writable. Calibrated values are loaded into registers through the I2C interface (deserializer is a slave device). This feature may also be applied to lower color depth applications such as 18-bit (666) and 16-bit (565). White balance is enabled and configured via serial control bus register.



#### 8.3.11.1.1 LUT Contents

The user must define and load the contents of the LUT for each color (R,G,B). Regardless of the color depth being driven (888, 666, 656), the user must always provide contents for 3 complete LUTs - 256 colors x 8 bits x 3 tables. Unused bits - LSBs -shall be set to "0" by the user.

When 24-bit (888) input data is being driven to a 24-bit display, each LUT (R, G and B) must contain 256 unique 8-bit entries. The 8-bit white balanced data is then available at the output of the deserializer, and driven to the display.

The user must define and load the contents of the LUT for each color (R,G,B). Regardless of the color depth being driven (888, 666, 656), the user must always provide contents for 3 complete LUTs - 256 colors x 8 bits x 3 tables. Unused bits - LSBs -shall be set to "0" by the user. When 24-bit (888) input data is being driven to a 24-bit display, each LUT (R, G and B) must contain 256 unique 8-bit entries. The 8-bit white balanced data is then available at the output of the deserializer, and driven to the display.

Alternatively, with 6-bit input data the user may choose to load complete 8-bit values into each LUT. This mode of operation provides the user with finer resolution at the LUT output to more closely achieve the desired white point of the calibrated display. Although 8-bit data is loaded, only 64 unique 8-bit white balance output values are available for each color (R, G and B). The result is 8-bit white balanced data. Before driving to the output of the deserializer, the 8-bit data must be reduced to 6-bit with an FRC dithering function. To operate in this mode, the user must configure the deserializer to enable the FRC2 function.

Examples of the three types of LUT configurations described are shown in Figure 22.

#### 8.3.11.1.2 Enabling White Balance

The user must load all 3 LUTs prior to enabling the white balance feature. The following sequence must be followed by the user.

To initialize white balance after power-on:

- 1. Load contents of all 3 LUTs. This requires a sequential loading of LUTs first RED, second GREEN, third BLUE. 256, 8-bit entries must be loaded to each LUT. Page registers must be set to select each LUT.
- 2. Enable white balance. By default, the LUT data may not be reloaded after initialization at power-on.

An option does exist to allow LUT reloading after power-on and initial LUT loading (as described above). This option may only be used after enabling the white balance reload feature via the associated serial control bus register. In this mode the LUTs may be reloaded by the master controller via I2C. This provides the user with the flexibility to refresh LUTs periodically, or upon system requirements to change to a new set of LUT values. The host controller loads the updated LUT values via the serial bus interface. There is no need to disable the white balance feature while reloading the LUT data. Refreshing the white balance to the new set of LUT data will be seamless - no interruption of displayed data.

It is important to note that initial loading of LUT values requires that all 3 LUTs be loaded sequentially. When reloading, partial LUT updates may be made.

4 Sub



#### 8-bit in / 8 bit out Grav level Data Out 0 00000000b 1 00000001b 2 00000011b 3 00000011b 4 00000110b 5 00000110b 6 00000111b 7 00000111b 8 00001000b 9 00001010b 10 00001001b 11 00001011b : 248 11111010b 249 11111010b 250 11111011b 251 11111011b 252 111111110b 11111101b 254 11111101b

#### 6-bit in / 6 bit out Gray level Data Out (8-bits) 000000**00**b N/A N/A N/A 4 000001**00**b N/A N/A 8 000010**00**b 9 N/A 10 N/A 11 N/A 248 111110**00**b 249 N/A 250 N/A 251 N/A 252 111111**00**b 253 N/A 254 N/A 255 N/A

| 8 bit out |
|-----------|
| Data Out  |
| (8-bits)  |
| 00000001b |
| N/A       |
| N/A       |
| N/A       |
| 00000110b |
| N/A       |
| N/A       |
| N/A       |
| 00001011b |
| N/A       |
| N/A       |
| N/A       |
| : _       |
| 11111010b |
| N/A       |
| N/A       |
| N/A       |
| 11111111b |
| N/A       |
| N/A       |
| N/A       |
|           |

Figure 22. White Balance LUT Configuration

#### 8.3.11.2 Adaptive Hi-FRC Dithering

The Adaptive FRC Dithering Feature delivers product-differentiating image quality. It reduces 24-bit RGB (8 bits per sub-pixel) to 18-bit RGB (6 bits per sub-pixel), smoothing color gradients, and allowing the flexibility to use lower cost 18-bit displays. FRC (Frame Rate Control) dithering is a method to emulate "missing" colors on a lower color depth LCD display by changing the pixel color slightly with every frame. FRC is achieved by controlling on and off pixels over multiple frames (Temporal). Static dithering regulates the number of on and off pixels in a small defined pixel group (Spatial). The FRC module includes both Temporal and Spatial methods and also Hi-FRC. Conventional FRC can display only 16,194,277 colors with 6-bit RGB source. "Hi-FRC" enables full (16,777,216) color on an 18-bit LCD panel. The "adaptive" FRC module also includes input pixel detection to apply specific Spatial dithering methods for smoother gray level transitions. When enabled, the lower LSBs of each RGB output are not active; only 18 bit data (6 bits per R,G and B) are driven to the display. This feature is enabled via serial control bus register. Two FRC functional blocks are available, and may be independently enabled. FRC1 precedes the white balance LUT, and is intended to be used when 24-bit data is being driven to an 18-bit display with a white balance LUT that is calibrated for an 18-bit data source. The second FRC block, RC2, follows the white balance block and is intended to be used when fine adjustment of color temperature is required on an 18-bit color display, or when a 24-bit source drives an 18-bit display with a white balance LUT calibrated for 24-bit source data.

For proper operation of the FRC dithering feature, the user must provide a description of the display timing control signals. The timing mode, "sync mode" (HS, VS) or "DE only" must be specified, along with the active polarity of the timing control signals. All this information is entered to device control registers via the serial bus interface.

Adaptive Hi-FRC dithering consists of several components. Initially, the incoming 8-bit data is expanded to 9-bit data. This allows the effective dithered result to support a total of 16.7 million colors. The incoming 9-bit data is evaluated, and one of four possible algorithms is selected. The majority of incoming data sequences are supported by the default dithering algorithm. Certain incoming data patterns (black/white pixel, full on/off subpixel) require special algorithms designed to eliminate visual artifacts associated with these specific gray level transitions. Three algorithms are defined to support these critical transitions.

An example of the default dithering algorithm is illustrated in Figure 23. The 1 or 0 value shown in the table describes whether the 6-bit value is increased by 1 ("1") or left unchanged ("0"). In this case, the 3 truncated LSBs are "001".



| <b>F0L0</b> Frame = 0, Line = 0 |                                             |  |  |  |
|---------------------------------|---------------------------------------------|--|--|--|
| PD1                             | Pixel Data one                              |  |  |  |
| Cell Value 010                  | R[7:2]+0, G[7:2]+1, B[7:2]+0                |  |  |  |
| LSB=001                         | three Isb of 9 bit data (8 to 9 for Hi-Frc) |  |  |  |

| Pixel Index | PD1 | PD2 | PD3 | PD4 | PD5 | PD6 | PD7 | PD8 | 1        |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|----------|
| LSB = 001   |     |     |     |     |     |     |     |     | _        |
| F0L0        | 010 | 000 | 000 | 000 | 000 | 000 | 010 | 000 |          |
| F0L1        | 101 | 000 | 000 | 000 | 101 | 000 | 000 | 000 | R = 4/32 |
| F0L2        | 000 | 000 | 010 | 000 | 010 | 000 | 000 | 000 | G = 4/32 |
| F0L3        | 000 | 000 | 101 | 000 | 000 | 000 | 101 | 000 | B = 4/32 |
|             |     |     |     |     |     |     |     |     |          |
| F1L0        | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 |          |
| F1L1        | 000 | 111 | 000 | 000 | 000 | 111 | 000 | 000 | R = 4/32 |
| F1L2        | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | G = 4/32 |
| F1L3        | 000 | 000 | 000 | 111 | 000 | 000 | 000 | 111 | B = 4/32 |
|             |     |     |     |     |     |     |     |     |          |
| F2L0        | 000 | 000 | 010 | 000 | 010 | 000 | 000 | 000 |          |
| F2L1        | 000 | 000 | 101 | 000 | 000 | 000 | 101 | 000 | R = 4/32 |
| F2L2        | 010 | 000 | 000 | 000 | 000 | 000 | 010 | 000 | G = 4/32 |
| F2L3        | 101 | 000 | 000 | 000 | 101 | 000 | 000 | 000 | B = 4/32 |
|             |     |     |     |     |     |     |     |     |          |
| F3L0        | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 |          |
| F3L1        | 000 | 000 | 000 | 111 | 000 | 000 | 000 | 111 | R = 4/32 |
| F3L2        | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | G = 4/32 |
| F3L3        | 000 | 111 | 000 | 000 | 000 | 111 | 000 | 000 | B = 4/32 |

Figure 23. Default FRC Algorithm

#### 8.3.12 Serial Link Fault Detect

The DS90UH928Q-Q1 can detect fault conditions in the FPD-Link III interconnect. If a fault condition occurs, the Link Detect Status is 0 (cable is not detected) on bit 0 of address 0x1C (Table 8). The device will detect any of the following conditions:

- 1. Cable open
- 2. RIN+ to short
- 3. RIN+ to GND short
- 4. RIN- to GND short
- 5. RIN+ to battery short
- 6. RIN- to battery short
- 7. Cable is linked incorrectly (RIN+/RIN- connections reversed)

### NOTE

The device will detect any of the above conditions, but does not report specifically which one has occurred.

#### 8.3.13 Oscillator Output

The deserializer provides an optional TxCLKOUT± output when the input clock (serial stream) has been lost. This is based on an internal oscillator and may be controlled from register 0x02, bit 5 (OSC Clock Output Enable) Table 8.

## 8.3.14 Interrupt Pin (INTB / INTB IN)

- 1. Read ISR register 0xC7 (Table 8)
- 2. On the serializer, set register (HDCP\_ICR) 0xC6[5] = 1 and 0xC6[0] = 1 (Table 8) to configure the interrupt.



- 3. On the serializer, read from HDCP\_ISR register 0xC7 to arm the interrupt for the first time.
- 4. When INTB\_IN is set LOW, the INTB pin on the serializer also pulls low, indicating an interrupt condition.
- 5. The external controller detects INTB = LOW and reads the HDCP\_ISR register (Table 8) to determine the interrupt source. Reading this register also clears and resets the interrupt.

The INTB\_IN signal is sampled and required approximately 8.6 µs of the minimum setup and hold time.

8.6  $\mu$ s = 30 bit per back channel fram / (5 Mbps rate × ±30% Variation) = 30 / (5e6 × 0.7)

Note that -30% is the worst case.

## 8.3.15 General-Purpose I/O

## 8.3.15.1 GPIO[3:0]

In normal operation, GPIO[3:0] may be used as general purpose IOs in either forward channel (outputs) or back channel (inputs) mode. GPIO modes may be configured from the registers (Table 8). GPIO[1:0] are dedicated pins and GPIO[3:2] are shared with I2S\_DC and I2S\_DD respectively. Note: if the DS90UH928Q-Q1 is paired with a DS90UH925Q-Q1 serializer, the devices must be configured into 18-bit mode to allow usage of GPIO pins on the serializer. To enable 18-bit mode, set serializer register 0x12[2] = 1. 18-bit mode will be auto-loaded into the deserializer from the serializer. See Table 2 for GPIO enable and configuration.

Table 1. DS90UH925Q-Q1 GPIO Enable and Configuration

| DESCRIPTION    | DEVICE        | FORWARD CHANNEL | BACK CHANNEL |
|----------------|---------------|-----------------|--------------|
| GPIO3          | DS90UH925Q-Q1 | 0x0F = 0x03     | 0x0F = 0x05  |
|                | DS90UH928Q-Q1 | 0x1F = 0x05     | 0x1F = 0x03  |
| GPIO2          | DS90UH925Q-Q1 | 0x0E = 0x30     | 0x0E = 0x50  |
|                | DS90UH928Q-Q1 | 0x1E = 0x50     | 0x1E = 0x30  |
| GPIO1/GPIO1    | DS90UH925Q-Q1 | N/A             | 0x0E = 0x05  |
| (SER/DES)      | DS90UH928Q-Q1 | N/A             | 0x1E = 0x03  |
| GPO_REG5/GPIO1 | DS90UH925Q-Q1 | 0x10 = 0x03     | N/A          |
| (SER/DES)      | DS90UH928Q-Q1 | 0x1E = 0x05     | N/A          |
| GPIO0/GPIO0    | DS90UH925Q-Q1 | N/A             | 0x0D = 0x05  |
| (SER/DES)      | DS90UH928Q-Q1 | N/A             | 0x1D = 0x03  |
| GPO_REG4/GPIO0 | DS90UH925Q-Q1 | 0x0F = 0x30     | N/A          |
| (SER/DES)      | DS90UH928Q-Q1 | 0x1D = 0x05     | N/A          |

Table 2. DS90UH927Q-Q1 GPIO Enable and Configuration

| DESCRIPTION | DEVICE        | FORWARD CHANNEL | BACK CHANNEL |
|-------------|---------------|-----------------|--------------|
| GPIO3       | DS90UH927Q-Q1 | 0x0F = 0x03     | 0x0F = 0x05  |
|             | DS90UH928Q-Q1 | 0x1F = 0x05     | 0x1F = 0x03  |
| GPIO2       | DS90UH927Q-Q1 | 0x0E = 0x30     | 0x0E = 0x50  |
|             | DS90UH928Q-Q1 | 0x1E = 0x50     | 0x1E = 0x30  |
| GPIO1       | DS90UH927Q-Q1 | 0x0E = 0x03     | 0x0E = 0x05  |
|             | DS90UH928Q-Q1 | 0x1E = 0x05     | 0x1E = 0x03  |
| GPIO0       | DS90UH927Q-Q1 | 0x0D = 0x03     | 0x0D = 0x05  |
|             | DS90UH928Q-Q1 | 0x1D = 0x05     | 0x1D = 0x03  |



The input value present on GPIO[3:0] may also be read from register, or configured to local output mode (Table 8).

### 8.3.15.2 GPIO[8:5]

GPIO\_REG[8:5] are register-only GPIOs and may be programmed as outputs or read as inputs through local register bits only. Where applicable, these bits are shared with I2S pins and will override I2S input if enabled into GPIO\_REG mode. See Table 3 for GPIO enable and configuration.

Note: Local GPIO value may be configured and read either through local register access, or remote register access through the Low-Speed Bidirectional Control Channel. Configuration and state of these pins are not transported from serializer to deserializer as is the case for GPIO[3:0].

**DESCRIPTION REGISTER CONFIGURATION FUNCTION** GPIO\_REG8 Output, L 0x21 = 0x01Output, H 0x21 = 0x090x21 = 0x03Input, Read: 0x6F[0] 0x21 = 0x01GPIO\_REG7 Output, L 0x21 = 0x09Output, H Input, Read: 0x6E[7] 0x21 = 0x03GPIO\_REG6 Output, L 0x20 = 0x010x20 = 0x09Output, H 0x20 = 0x03Input, Read: 0x6E[6] 0x20 = 0x01GPIO\_REG5 Output, L 0x20 = 0x09Output, H 0x20 = 0x03Input, Read: 0x6E[5] GPIO3 0x1F = 0x01Output, L Output, H 0x1F = 0x090x1F = 0x03Input, Read: 0x6E[3] GPIO2 0x1E = 0x01Output, L 0x1E = 0x09Output, H 0x1E = 0x03Input, Read: 0x6E[2] GPIO1 0x1E = 0x01Output, L 0x1E = 0x09Output, H 0x1E = 0x03Input, Read: 0x6E[1] GPIO0 0x1D = 0x01Output, L 0x1D = 0x09Output, H 0x1D = 0x03Input, Read: 0x6E[0]

Table 3. GPIO\_REG and GPIO Local Enable and Configuration

#### 8.3.16 I2S Audio Interface

The DS90UH928Q-Q1 deserializer features six I2S output pins that, when paired with a DS90UH927Q-Q1serializer, supports surround-sound audio applications. The bit clock (I2S\_CLK) supports frequencies between 1 MHz and the smaller of <PCLK/2 or <13 MHz. Four I2S data outputs carry two channels of I2S-formatted digital audio each, with each channel delineated by the word select (I2C\_WC) input. The I<sup>2</sup>S audio interface is not available in Backwards Compatibility Mode (BKWD = 1).



Figure 24. I2S Connection Diagram





Figure 25. I2S Frame Timing Diagram

When paired with a DS90UH925Q-Q1, the DS90UH928Q-Q1 I2S interface supports a single I2S data output through I2S\_DA (24-bit video mode), or two I2S data outputs through I2S\_DA and I2S\_DB (18-bit video mode).

## 8.3.16.1 I2S Transport Modes

By default, packetized audio is received during video blanking periods in dedicated data island transport frames. The transport mode is set in the serializer and auto-loaded into the deserializer by default. The audio configuration may be disabled from control registers if Forward Channel Frame Transport of I2S data is desired. In frame transport, only I2S\_DA is received to the DS90UH928Q-Q1 deserializer. Surround Sound Mode, which transmits all four I2S data inputs (I2S\_D[D:A]), may only be operated in Data Island Transport mode. This mode is only available when connected to a DS90UH927Q-Q1 serializer. If connected to a DS90UH925Q-Q1serializer, only I2S\_DA and I2S\_DB may be received.

#### 8.3.16.2 I2S Repeater

I2S audio may be fanned-out and propagated in the repeater application. By default, data is propagated via data island transport on the FPD-Link interface during the video blanking periods. If frame transport is desired, connect the I2S pins from the deserializer to all serializers. Activating surround-sound at the top-level serializer automatically configures downstream serializers and deserializers for surround-sound transport utilizing Data Island Transport. If 4-channel operation utilizing I2S\_DA and I2S\_DB only is desired, this mode must be explicitly set in each serializer and deserializer control register throughout the repeater tree (Table 8).

A DS90UH928Q-Q1 deserializer configured in repeater mode may also regenerate I2S audio from its I2S input pins in lieu of data island frames. See the HDCP Repeater Connection Diagram (Figure 31) and the I2C Control Registers (Table 8) for additional details.

#### 8.3.16.3 I2S Jitter Cleaning

The DS90UH928Q-Q1 features a standalone PLL to clean the I2S data jitter, supporting high-end car audio systems. If I2S\_CLK frequency is less than 1MHz, this feature must be disabled through register 0x2B[7]. See Table 8.

### 8.3.16.4 MCLK

The deserializer has an I2S Master Clock Output (MCLK). It supports x1, x2, or x4 of I2S CLK Frequency. When the I2S PLL is disabled, the MCLK output is off. Table 4 covers the range of I2S sample rates and MCLK frequencies. By default, all the MCLK output frequencies are x2 of the I2S CLK frequencies. The MCLK frequencies can also be enabled through the register bits 0x3A[6:4] (I2S DIVSEL), shown in Table 8. To select desired MCLK frequency, write 0x3A[7], then write to bit [6:4] accordingly.



# **Table 4. Audio Interface Frequencies**

| SAMPLE RATE<br>(kHz) | I2S DATA WORD SIZE (BITS) | I2S_CLK (MHz) | MCLK OUTPUT (MHz) | REGISTER 0x3A[6:4]'b |
|----------------------|---------------------------|---------------|-------------------|----------------------|
|                      |                           |               | I2S_CLK x1        | 000                  |
| 32                   |                           | 1.024         | I2S_CLK x2        | 001                  |
|                      |                           |               | I2S_CLK x4        | 010                  |
|                      |                           |               | I2S_CLK x1        | 000                  |
| 44.1                 |                           | 1.4112        | I2S_CLK x2        | 001                  |
|                      |                           |               | I2S_CLK x4        | 010                  |
|                      |                           |               | I2S_CLK x1        | 000                  |
| 48                   | 16                        | 1.536         | I2S_CLK x2        | 001                  |
|                      |                           |               | I2S_CLK x4        | 010                  |
|                      |                           |               | I2S_CLK x1        | 001                  |
| 96                   |                           | 3.072         | I2S_CLK x2        | 010                  |
|                      |                           |               | I2S_CLK x4        | 011                  |
|                      |                           |               | I2S_CLK x1        | 010                  |
| 192                  |                           | 6.144         | I2S_CLK x2        | 011                  |
|                      |                           |               | I2S_CLK x4        | 100                  |
|                      |                           |               | I2S_CLK x1        | 000                  |
| 32                   |                           | 1.536         | I2S_CLK x2        | 001                  |
|                      |                           |               | I2S_CLK x4        | 010                  |
|                      |                           |               | I2S_CLK x1        | 001                  |
| 44.1                 |                           | 2.117         | I2S_CLK x2        | 010                  |
|                      |                           |               | I2S_CLK x4        | 011                  |
|                      |                           |               | I2S_CLK x1        | 001                  |
| 48                   | 24                        | 2.304         | I2S_CLK x2        | 010                  |
|                      |                           |               | I2S_CLK x4        | 011                  |
|                      |                           |               | I2S_CLK x1        | 010                  |
| 96                   |                           | 4.608         | 12S_CLK x2        | 011                  |
|                      |                           |               | I2S_CLK x4        | 100                  |
|                      |                           |               | I2S_CLK x1        | 011                  |
| 192                  |                           | 9.216         | 12S_CLK x2        | 100                  |
|                      |                           |               | I2S_CLK x4        | 101                  |
|                      |                           |               | I2S_CLK x1        | 001                  |
| 32                   |                           | 2.048         | 12S_CLK x2        | 010                  |
|                      |                           |               | I2S_CLK x4        | 011                  |
|                      |                           |               | 12S_CLK x1        | 001                  |
| 44.1                 |                           | 2.8224        | I2S_CLK x2        | 010                  |
|                      |                           |               | I2S_CLK x4        | 011                  |
|                      |                           |               | I2S_CLK x1        | 001                  |
| 48                   | 32                        | 3.072         | 12S_CLK x2        | 010                  |
|                      |                           |               | I2S_CLK x4        | 011                  |
|                      |                           |               | I2S_CLK x1        | 010                  |
| 96                   |                           | 6.144         | 12S_CLK x2        | 011                  |
|                      |                           |               | I2S_CLK x4        | 100                  |
|                      |                           |               | I2S_CLK x1        | 011                  |
| 192                  |                           | 12.288        | I2S_CLK x2        | 100                  |
|                      |                           |               | I2S_CLK x4        | 110                  |



#### 8.4 Device Functional Modes

### 8.4.1 Clock and Output Status

When PDB is driven HIGH, the CDR PLL begins locking to the serial input, and LOCK is TRI-STATE or LOW (depending on the value of the OEN setting). After the description completes its lock sequence to the input serial data, the LOCK output is driven HIGH, indicating valid data and clock recovered from the serial input is available on the LVCMOS and LVDS outputs. The state of the outputs is based on the OEN and OSS SEL setting (Table 5) or register bit (Table 8).

| INPUTS          |     |     |         | OUTPUTS |                 |               |                         |  |  |
|-----------------|-----|-----|---------|---------|-----------------|---------------|-------------------------|--|--|
| SERIAL<br>INPUT | PDB | OEN | OSS_SEL | LOCK    | PASS            | DATA/GPIO/I2S | TxCLKOUT/Tx<br>OUT[3:0] |  |  |
| Х               | L   | Х   | X       | Z       | Z               | Z             | Z                       |  |  |
| Х               | Н   | L   | L       | L or H  | L               | L             | L                       |  |  |
| Х               | Н   | L   | Н       | L or H  | Z               | Z             | Z                       |  |  |
| Static          | Н   | Н   | L       | L       | L               | L             | L/OSC (Register<br>EN)  |  |  |
| Static          | Н   | Н   | Н       | L       | Previous Status | L             | L                       |  |  |
| Active          | Н   | Н   | L       | L       | L               | L             | L                       |  |  |
| Active          | Н   | Н   | Н       | Н       | Valid           | Valid         | Valid                   |  |  |

**Table 5. Output State Table** 

## 8.4.2 FPD-Link Input Frame and Color Bit Mapping Select

The DS90UH928Q-Q1 can be configured to output 24-bit color (RGB888) or 18-bit color (RGB666) with 2 different mapping schemes, shown in Figure 26, or MSBs on TxOUT[3], shown in Figure 27. Each frame corresponds to a single pixel clock (PCLK) cycle. The LVDS clock output from TxCLKOUT± follows a 4:3 duty cycle scheme, with each 28-bit pixel frame starting with two LVDS bit clock periods high, three low, and ending with two high. The mapping scheme is controlled by MAPSEL pin or by Register (Table 8).



Figure 26. 24-bit Color FPD-Link Mapping: LSBs on TxOUT3 (MAPSEL=L)





Figure 27. 24-bit ColorFPD-Link Mapping: MSBs on TxOUT3 (MAPSEL=H)



Figure 28. 18-bit Color FPD-Link Mapping (MAPSEL = L)



Figure 29. 18-bit Color FPD-Link Mapping (MAPSEL = H)



## 8.4.3 Low Frequency Optimization (LFMODE)

The LFMODE is set via register (Table 8) or by the LFMODE Pin. This mode optimizes device operation for lower input data clock ranges supported by the serializer. If LFMODE is Low (LFMODE=0, default), the TxCLKOUT± PCLK frequency is between 15 MHz and 85 MHz. If LFMODE is High (LFMODE=1), the TxCLKOUT± frequency is between 5 MHz and <15 MHz. Note: when the device LFMODE is changed, a PDB reset is required. When LFMODE is high (LFMODE=1), the line rate relative to the input data rate is multiplied by four. Thus, for the operating range of 5 MHz to <15 MHz, the line rate is 700 Mbps to <2.1 Gbps with an effective data payload of 175 Mbps to 525 Mbps. Note: for Backwards Compatibility Mode (BKWD=1), the line rate relative to the input data rate remains the same.

### 8.4.4 Mode Select (MODE\_SEL)

Device configuration may be done via the MODE\_SEL pin or via register (Table 7). A pullup resistor and a pulldown resistor of suggested values may be used to set the voltage ratio of the MODE\_SEL input (VR4) and  $V_{DD33}$  to select one of the 9 possible selected modes. See Figure 30 and Table 6.



Copyright © 2016, Texas Instruments Incorporated

Figure 30. MODE\_SEL Connection Diagram

| NO. | Ideal Ratio<br>(V <sub>R4</sub> /V <sub>DD33</sub> ) | Ideal<br>V <sub>R4</sub> (V) | Suggested Resistor $R_3$ (k $\Omega$ , 1% tol) | Suggested Resistor $R_4$ (k $\Omega$ , 1% tol) | REPEAT | BKWD | I2S_B | LCBL |
|-----|------------------------------------------------------|------------------------------|------------------------------------------------|------------------------------------------------|--------|------|-------|------|
| 1   | 0                                                    | 0                            | OPEN                                           | 40.2                                           | L      | L    | L     | L    |
| 2   | 0.120                                                | 0.397                        | 29.4                                           | 4.02                                           | L      | L    | Н     | L    |
| 3   | 0.164                                                | 0.540                        | 25.5                                           | 4.99                                           | Н      | L    | L     | L    |
| 4   | 0.223                                                | 0.737                        | 26.7                                           | 7.68                                           | Н      | L    | Н     | L    |
| 5   | 0.286                                                | 0.943                        | 25.5                                           | 10.2                                           | L      | L    | L     | Н    |
| 6   | 0.365                                                | 1.205                        | 22.6                                           | 13.0                                           | L      | L    | Н     | Н    |
| 7   | 0.446                                                | 1.472                        | 20.5                                           | 16.5                                           | Н      | L    | L     | Н    |
| 8   | 0.541                                                | 1.786                        | 16.2                                           | 19.1                                           | Н      | L    | Н     | Н    |
| 9   | 0.629                                                | 2.075                        | 12.4                                           | 21.0                                           | L      | Н    | L     | L    |

Table 6. Configuration Select (MODE SEL)

## 8.4.5 Repeater Connections

The HDCP Repeater requires the following connections between the HDCP Receiver and each HDCP Transmitter Figure 31.

- 1. Video Data Connect all FPD-Link data and clock pairs
- 2. I2C Connect SCL and SDA signals. Both signals should be pulled up to  $V_{DD33}$  or  $V_{DDIO}$  = 3 V to 3.6 V with 4.7 k $\Omega$  resistors.
- 3. Audio (optional) Connect I2S CLK, I2S WC, and I2S Dx signals.
- 4. IDx pin Each Transmitter and Receiver must have an unique I2C address.
- 5. REPEAT & MODE SEL pins All Transmitters and Receivers must be set into Repeater Mode.
- 6. Interrupt pin Connect DS90UH928Q-Q1 INTB\_IN pin to the DS90UH927Q-Q1 INTB pin. The signal must be pulled up to  $V_{DDIO}$  with a 10 k $\Omega$  resistor.

Copyright © 2013–2016, Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated

Figure 31. HDCP Repeater Connection Diagram

## 8.4.5.1 Repeater Fan-Out Electrical Requirements

Repeater applications requiring fan-out from one DS90UH928Q-Q1 deserializer to up to three DS90UH927Q-Q1 serializers requires special considerations for routing and termination of the FPD-Link differential traces. Figure 32 details the requirements that must be met for each signal pair:



Figure 32. FPD-Link Fan-Out Electrical Requirements



## 8.4.6 HDCP I2S Audio Encryption

Depending on the quality and specifications of the audiovisual source, HDCP encryption of digital audio may be required. When HDCP is active, packetized Data Island Transport audio is also encrypted along with the video data per HDCP v.1.3. I2S audio transmitted in Forward Channel Frame Transport mode is not encrypted. System designers should consult the specific HDCP specifications to determine if encryption of digital audio is required by the specific application audiovisual source.

#### 8.4.7 Repeater Configuration

The HDCP Cipher function is implemented in the deserializer per HDCP v1.3 specification. The DS90UH928Q-Q1 provides HDCP decryption of audiovisual content when connected to an HDCP capable FPD-Link III serializer. HDCP authentication and shared key generation is performed using the HDCP Control Channel, which is embedded in the forward and backward channels of the serial link. On-chip Non-Volatile Memory (NVM) is used to store the HDCP keys. The confidential HDCP keys are loaded by TI during the manufacturing process and are not accessible external to the device.

The supported HDCP Repeater application provides a mechanism to extend HDCP transmission over multiple links to multiple display devices. It authenticates all HDCP devices in the system and distributes protected content to the HDCP Receivers using the encryption mechanisms provided in the HDCP specification.



Figure 33. HDCP Maximum Repeater Application

In the HDCP repeater application, this document refers to the DS90UH927Q-Q1 or DS90UH925Q-Q1 as the HDCP Transmitter (TX), and refers to the DS90UH928Q-Q1 or DS90UH926Q-Q1 as the HDCP Receiver (RX). Figure 33 shows the maximum configuration supported for HDCP Repeater implementations. Two levels of HDCP Repeaters are supported with a maximum of three HDCP Transmitters per HDCP Receiver.

In a repeater application, the I<sup>2</sup>C interface at each TX and RX is configured to transparently pass I<sup>2</sup>C communications upstream or downstream to any I2C device within the system. This includes a mechanism for assigning alternate IDs (Slave Aliases) to downstream devices in the case of duplicate addresses.



To support HDCP Repeater operation, the RX includes the ability to control the downstream authentication process, assemble the KSV list for downstream HDCP Receivers, and pass the KSV list to the upstream HDCP Transmitter. An I<sup>2</sup>C master within the RX communicates with the I<sup>2</sup>C slave within the TX. The TX handles authenticating with a downstream HDCP Receiver and makes status available through the I<sup>2</sup>C interface. The RX monitors the transmit port status for each TX and reads downstream KSV and KSV list values from the TX.

In addition to the I<sup>2</sup>C interface used to control the authentication process, the HDCP Repeater implementation includes two other interfaces. The FPD-Link LVDS interface outputs the unencrypted video data. In addition to providing the video data, the LVDS interface communicates control information and packetized audio data. All audio and video data is decrypted at the output of the HDCP Receiver and is re-encrypted by the HDCP Transmitter. Figure 34 provides more detailed block diagram of a 1:2 HDCP repeater configuration.

If the repeater node includes a local output to a display, White Balancing and Hi-FRC dithering functions should not be used as they will block encrypted I2S audio and HDCP authentication.



Figure 34. HDCP 1:2 Repeater Configuration

## 8.5 Programming

#### 8.5.1 Serial Control Bus

The DS90UH928Q-Q1 may also be configured by the use of an I<sup>2</sup>C compatible serial control bus. Multiple devices may share the serial control bus (up to 10 device addresses supported). The device address is set via a resistor divider (R1 and R2 — see Figure 35) connected to the IDx pin.



Copyright © 2016, Texas Instruments Incorporated

Figure 35. Serial Control Bus Connection

The serial control bus consists of two signals and an address configuration pin. SCL is a Serial Bus Clock Input/Output. SDA is the Serial Bus Data Input/Output signal. Both SCL and SDA signals require an external pullup resistor to  $V_{DD33}$  or  $V_{DDIO}=3$  V to 3.6 V. For most applications, a 4.7 k $\Omega$  pullup resistor to  $V_{DD33}$  is recommended. The signals are either pulled HIGH, or driven LOW.



#### **Programming (continued)**

The IDx pin configures the control interface to one of 10 possible device addresses. Use a pullup resistor and a pulldown resistor to set the appropriate voltage ratio between the IDx input pin  $(V_{R2})$  and  $V_{DD33}$ , each ratio corresponding to a specific device address. See .

**SUGGESTED SUGGESTED** IDEAL V<sub>R2</sub> **IDEAL RATIO** NO. RESISTOR R1 kΩ RESISTOR R2 kΩ ADDRESS 7'b **ADDRESS 8'b**  $V_{R2} / V_{DD33}$ (V) (1% tol) (1% tol) 1 0 0 **OPEN** 40.2 0x2C 0x58 2 0.302 0.995 22.6 9.76 0x33 0x66 3 0.345 1.137 21.5 11.3 0x34 0x68 4 0.388 1.282 20.0 12.7 0x35 0x6A 5 0.428 1.413 18.7 14.0 0x36 0x6C 6 0.476 1.570 17.4 15.8 0x37 0x6E 7 0.517 1.707 15.4 16.5 0x38 0x70 8 0.560 1.848 15.0 19.1 0x39 0x72 9 0.605 1.997 13.7 21.0 0x3A 0x74 10 0.768 2.535 9.09 30.1 0x3B 0x76

Table 7. Serial Control Bus Addresses for IDx

The Serial Bus protocol is controlled by START, START-Repeated, and STOP phases. A START occurs when SCL transitions Low while SDA is High. A STOP occurs when SDA transitions High while SCL is also HIGH. See Figure 36.



Figure 36. START and STOP Conditions

To communicate with a remote device, the host controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit (ACK). If a slave on the bus is addressed correctly, it Acknowledges (ACKs) the master by driving the SDA bus LOW. If the address doesn't match the slave address of a device, it Not-acknowledges (NACKs) the master by letting SDA be pulled HIGH. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus. All communication on the bus begins with either a Start condition or a Repeated Start condition. All communication on the bus ends with a Stop condition. A READ is shown in Figure 37 and a WRITE is shown in Figure 38.



Figure 37. Serial Control Bus — READ



Figure 38. Serial Control Bus — WRITE

Copyright © 2013–2016, Texas Instruments Incorporated

Submit Documentation Feedback



To support I<sup>2</sup>C transactions over the BCC. the I<sup>2</sup>C Master located at the DS90UH928Q-Q1 deserializer must support I<sup>2</sup>C clock stretching. For more information on I<sup>2</sup>C interface requirements and throughput considerations, refer to *AN-2173 I2C Communication Over FPD-Link III with Bidirectional Control Channel* SNLA131.

### 8.6 Register Maps

Table 8. Serial Control Bus Registers (1) (2)

| ADD<br>(dec) | ADD<br>(hex)                    | Register Name | Bit | Register<br>Type | Default (hex) | Function                    | Description                                                                                                                               |
|--------------|---------------------------------|---------------|-----|------------------|---------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0x00                            | I2C Device ID | 7:1 | RW               | IDx           | Device ID                   | 7–bit address of Deserializer<br>Note: Read-only unless bit 0 is set                                                                      |
|              |                                 |               | 0   | RW               |               | ID Setting                  | I2C ID Setting 0: Device ID is from IDx pin 1: Register I2C Device ID overrides IDx pin                                                   |
| 1            | 0x01                            | Reset         | 7:3 |                  | 0x04          |                             | Reserved                                                                                                                                  |
|              |                                 |               | 2   | RW               |               | BC Enable                   | Back Channel Enable 0: Disable 1: Enable                                                                                                  |
|              |                                 |               | 1   | RW               |               | Digital<br>RESET1           | Reset the entire digital block including registers This bit is self-clearing. 0: Normal operation (default) 1: Reset                      |
|              |                                 |               | 0   | RW               |               | Digital<br>RESET0           | Reset the entire digital block except registers This bit is self-clearing 0: Normal operation (default) 1: Reset                          |
| 2            | 0x02 General<br>Configuration 0 |               | 7   | RW               | 0x00          | OEN                         | LVCMOS Output Enable. Self-clearing on loss of LOCK 0: Disable, Tristate Outputs (default) 1: Enable                                      |
|              |                                 |               | 6   | RW               |               | OEN/OSS_<br>SEL<br>Override | Output Enable and Output Sleep State Select override 0: Disable over-write (default) 1: Enable over-write                                 |
|              |                                 |               | 5   | RW               |               | Auto Clock<br>Enable        | OSC Clock Output. Enable On loss of lock, OSC clock is output onto TxCLK± 0: Disable (default) 1: Enable                                  |
|              |                                 |               | 4   | RW               |               | OSS_SEL                     | Output Sleep State Select. Enable Select to control output state during lock low period 0: Disable, Tri-State Outputs (default) 1: Enable |
|              |                                 |               | 3   | RW               |               | BKWD<br>Override            | Backwards Compatibility Mode Override 0: Use MODE_SEL pin (default) 1: Use register bit to set BKWD mode                                  |
|              |                                 |               | 2   | RW               |               | BKWD<br>Mode                | Backwards Compatibility Mode Select 0: Backwards Compatibility Mode disabled (default) 1: Backwards Compatibility Mode enabled            |
|              |                                 |               | 1   | RW               |               | LFMODE<br>Override          | Low Frequency Mode Override 0: Use LFMODE pin (default) 1: User register bit to set LFMODE                                                |
|              |                                 |               | 0   | RW               |               | LFMODE                      | Low Frequency Mode<br>0: 15 MHz ≤ PCLK ≤ 85 MHz (default)<br>1: 5 MHz ≤ PCLK < 15 MHz                                                     |

<sup>(1)</sup> Addresses not listed are reserved.

<sup>(2)</sup> Do not alter Reserved fields from their default values.



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex)    | Register Name           | Bit    | Register<br>Type | Default<br>(hex) | Function                                                                                                                                                    | Description                                                                                                                                                                                                                                                                         |
|--------------|-----------------|-------------------------|--------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 0x03            | General                 | 7      |                  | 0xF0             |                                                                                                                                                             | Reserved                                                                                                                                                                                                                                                                            |
|              | Configuration 1 | Configuration 1         | 6      | RW               |                  | Back<br>channel<br>CRC<br>Generator<br>Enable                                                                                                               | Back Channel CRC Generator Enable 0: Disable 1: Enable (default)                                                                                                                                                                                                                    |
|              |                 | 5                       | RW     |                  | Failsafe         | Outputs Failsafe Mode. Determines the pull direction for undriven LVCMOS inputs 0: Pullup 1: Pulldown (default)                                             |                                                                                                                                                                                                                                                                                     |
|              |                 |                         | 4      | RW               |                  | Filter<br>Enable                                                                                                                                            | HS, VS, DE two clock filter. When enabled, pulses less than two full PCLK cycles on the DE, HS, and VS inputs will be rejected 0: Filtering disable 1: Filtering enable (default)                                                                                                   |
|              |                 |                         | 3      | RW               |                  | I2C Pass-<br>Through                                                                                                                                        | I2C Pass-Through Mode Read/Write transactions matching any entry in the DeviceAlias registers will be passed through to the remote serializer I2C interface. 0: Pass-Through Disabled (default) 1: Pass-Through Enabled                                                             |
|              |                 |                         | 2      | RW               |                  | Auto ACK                                                                                                                                                    | Automatically Acknowledge I2C transactions independent of the forward channel Lock state. 0: Disable (default) 1: Enable                                                                                                                                                            |
|              |                 |                         | 1:0    |                  |                  |                                                                                                                                                             | Reserved                                                                                                                                                                                                                                                                            |
| 4            | 0x04            | BCC Watchdog<br>Control | 7:1    | RW               | 0xFE             | BCC<br>Watchdog<br>Timer                                                                                                                                    | BCC Watchdog Timer The watchdog timer allows termination of a control channel transaction if it fails to complete within a programmed amount of time. This field sets the Bidirectional Control Channel Watchdog Timeout value in units of 2 ms. This field should not be set to 0. |
|              |                 |                         | 0      | RW               |                  | BCC<br>Watchdog<br>Disable                                                                                                                                  | Disable Bidirectional Control Channel Watchdog<br>Timer<br>0: Enable (default)<br>1: Disable                                                                                                                                                                                        |
| 5            | 0x05            | 5 I2C Control 1         | 7      | RW               | 0x1E             | I2C Pass-<br>All                                                                                                                                            | I2C Pass-Through All Transactions. Pass all local I2C transactions to the remote serializer. 0: Disable (default) 1: Enable                                                                                                                                                         |
|              |                 |                         | 6:4 RW |                  | I2C SDA<br>Hold  | Internal I2C SDA Hold Time This field configures the amount of internal hold time is provided for the SDA input relative to the SCL input. Units are 50 ns. |                                                                                                                                                                                                                                                                                     |
|              |                 |                         | 3:0    | RW               |                  | I2C Filter<br>Depth                                                                                                                                         | I2C Glitch Filter Depth This field configures the maximum width of glitch pulses on the SCL and SDA inputs that will be rejected. Units are 5 ns.                                                                                                                                   |

Submit Documentation Feedback Copyright © 2013–2016, Texas Instruments Incorporated



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

|              |              | 10            | DIC 0. |                  |                  | (continued)                             |                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|--------------|---------------|--------|------------------|------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD<br>(dec) | ADD<br>(hex) | Register Name | Bit    | Register<br>Type | Default<br>(hex) | Function                                | Description                                                                                                                                                                                                                                                                                                                                                                               |
| 6            | 0x06         | I2C Control 2 | 7      | RW               | 0x00             | Forward<br>Channel<br>Sequence<br>Error | Control Channel Sequence Error Detected Indicates a sequence error has been detected in forward control channel. It this bit is set, an error may have occurred in the control channel operation.                                                                                                                                                                                         |
|              |              |               | 6      | RW               |                  | Clear<br>Sequence<br>Error              | Clears the Sequence Error Detect bit This bit is not self-clearing.                                                                                                                                                                                                                                                                                                                       |
|              |              |               | 5      |                  |                  |                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                  |
|              |              |               | 4:3    | RW               |                  | SDA Output<br>Delay                     | SDA Output Delay This field configures output delay on the SDA output. Setting this value will increase output delay in units of 50ns. Nominal output delay values for SCL to SDA are: 00: 250 ns (default) 01: 300 ns 10: 350 ns 11: 400 ns                                                                                                                                              |
|              |              |               | 2      | RW               |                  | Local Write<br>Disable                  | Disable Remote Writes to Local Registers through Serializer (Does not affect remote access to I2C slaves)  0: Remote write to local device registers (default)  1: Stop remote write to local device registers                                                                                                                                                                            |
|              |              |               | 1      | RW               |                  | I2C Bus<br>Timer<br>Speedup             | Speed up I2C Bus Watchdog Timer 0: Timer expires after approximately 1 s (default) 1: Timer expires after approximately 50 µs                                                                                                                                                                                                                                                             |
|              |              |               | 0      | RW               |                  | I2C Bus<br>Timer<br>Disable             | Disable I2C Bus Watchdog Timer. When the I2C Watchdog Timer may be used to detect when the I2C bus is free or hung up following an invalid termination of a transaction. If SDA is high and no signaling occurs for approximately 1 second, the I2C bus is assumed to be free. If SDA is low and no signaling occurs, the device will attempt to clear the bus by driving 9 clocks on SCL |
| 7            | 0x07         | Remote ID     | 7:1    | R                | 0x00             | Remote ID                               | Remote Serializer ID<br>RW if bit 0 is set                                                                                                                                                                                                                                                                                                                                                |
|              |              |               | 0      | RW               |                  | Freeze<br>Device ID                     | Freeze Serializer Device ID 0: Auto-load Serializer Device ID (default) 1: Prevent auto-loading of Serializer Device ID from the remote device. The ID will be frozen at the value written.                                                                                                                                                                                               |
| 8            | 0x08         | Slave ID[0]   | 7:1    | RW               | 0x00             | Slave<br>Device ID0                     | 7-bit Remote Slave Device ID 0 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[0], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer.                                            |
|              |              |               | 0      |                  |                  |                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                  |
| 9            | 0x09         | Slave ID[1]   | 7:1    | RW               | 0x00             | Slave<br>Device ID1                     | 7-bit Remote Slave Device ID1 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[1], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer.                                             |
|              |              |               | 0      |                  |                  |                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                  |

Submit Documentation Feedback



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

|              |                  |                |     |                  |                     | Registers                                                                                                                                                                                                                                                                                                                                     | (continued)                                                                                                                                                                                                                                                                                                                                    |
|--------------|------------------|----------------|-----|------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD<br>(dec) | ADD<br>(hex)     | Register Name  | Bit | Register<br>Type | Default<br>(hex)    | Function                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                    |
| 10           | 0x0A             | Slave ID[2]    | 7:1 | RW               | 0x00                | Slave<br>Device ID2                                                                                                                                                                                                                                                                                                                           | 7-bit Remote Slave Device ID2 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[2], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer.  |
|              |                  |                | 0   |                  |                     |                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                       |
| 11           | 0x0B Slave ID[3] | 7:1            | RW  | 0x00             | Slave<br>Device ID3 | 7-bit Remote Slave Device ID3 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[3], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |                                                                                                                                                                                                                                                                                                                                                |
|              |                  |                | 0   |                  |                     |                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                       |
| 12           | 0x0C             | Slave ID[4]    | 7:1 | RW               | 0x00                | Slave<br>Device ID4                                                                                                                                                                                                                                                                                                                           | 7-bit Remote Slave Device ID4 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[4], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer.  |
|              |                  |                | 0   |                  |                     |                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                       |
| 13           | 0x0D             | Slave ID[5]    | 7:1 | RW               | 0x00                | Slave<br>Device ID5                                                                                                                                                                                                                                                                                                                           | 7-bit Remote Slave Device ID5 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[5], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer.  |
|              |                  |                | 0   |                  |                     |                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                       |
| 14           | 0x0E             | Slave ID[6]    | 7:1 | 7:1 RW 0x00      | 0x00                | Slave<br>Device ID6                                                                                                                                                                                                                                                                                                                           | 7-bit Remote Slave Device ID6 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[6], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer.  |
|              |                  |                | 0   |                  |                     |                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                       |
| 15           | 0x0F             | Slave ID[7]    | 7:1 | RW               | 0x00                | Slave<br>Device ID7                                                                                                                                                                                                                                                                                                                           | 7-bit Remote Slave Device ID 7 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[7], the transaction will be re-mapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
| 4.5          | 0.10             | 01 4" 503      | 0   | D                | 0.00                | 01                                                                                                                                                                                                                                                                                                                                            | Reserved                                                                                                                                                                                                                                                                                                                                       |
| 16           | 0x10             | Slave Alias[0] | 7:1 | RW               | 0x00                | Slave<br>Device<br>Alias 0                                                                                                                                                                                                                                                                                                                    | 7-bit Remote Slave Alias 0 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[0], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer.   |
|              |                  |                | 0   |                  |                     |                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                       |

Product Folder Links: DS90UH928Q-Q1



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD   | ADD   |                |     | Register   | Default |                            | (continued)                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|----------------|-----|------------|---------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) | Register Name  | Bit | Type       | (hex)   | Function                   | Description                                                                                                                                                                                                                                                                                                                                  |
| 17    | 0x11  | Slave Alias[1] | 7:1 | RW         | 0x00    | Slave<br>Device<br>Alias 1 | 7-bit Remote Slave Alias 1 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[1], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 18    | 0x12  |                | 7:1 | RW         | 0x00    | Slave<br>Device<br>Alias 2 | 7-bit Remote Slave Alias 2 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[2], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 19    | 0x13  | Slave Alias[3] | 7:1 | RW         | 0x00    | Slave<br>Device<br>Alias 3 | 7-bit Remote Slave Alias 3 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[3], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 20    | 0x14  | Slave Alias[4] | 7:1 | :1 RW 0x00 | 0x00    | Slave<br>Device<br>Alias 4 | 7-bit Remote Slave Alias 4 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[4], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 21    | 0x15  | Slave Alias[5] | 7:1 | RW         | 0x00    | Slave<br>Device<br>Alias 5 | 7-bit Remote Slave Alias 5 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[5], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 22    | 0x16  | Slave Alias[6] | 7:1 | RW         | 0x00    | Slave<br>Device<br>Alias 6 | 7-bit Remote Slave Alias 6 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[6], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 23    | 0x17  | Slave Alias[7] | 7:1 | RW         | 0x00    | Slave<br>Device<br>Alias 7 | 7-bit Remote Slave Alias 7 Configures the physical I2C address of the remote I2C Slave device attached to the remote Serializer. If an I2C transaction is addressed to the Slave Alias ID[7], the transaction will be re-mapped to the ID address before passing the transaction across the Bidirectional Control Channel to the Serializer. |
|       |       |                | 0   |            |         |                            | Reserved                                                                                                                                                                                                                                                                                                                                     |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name          | Bit | Register<br>Type | Default<br>(hex) | Function                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |                    |
|--------------|--------------|------------------------|-----|------------------|------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--------------------|
| 24           | 0x18         | Mailbox[0]             | 7:0 | RW               | 0x00             | Mailbox<br>Register 0     | Mailbox Register 0 This register may be used to temporarily store temporary data, such as status or multi-master arbitration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |                    |
| 25           | 0x19         | Mailbox[1]             | 7:0 | RW               | 0x01             | Mailbox<br>Register 1     | Mailbox Register 1 This register may be used to temporarily store temporary data, such as status or multi-master arbitration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |                    |
| 27           | 0x1B         | Frequency<br>Counter   | 7:0 | RW               | 0x00             | Frequency<br>Count        | Frequency Counter control A write to this register will enable a frequency counter to count the number of pixel clock during a specified time interval. The time interval is equal to the value written multiplied by the oscillator clock period (nominally 50 ns). A read of the register returns the number of pixel clock edges seen during the enabled interval. The frequency counter will saturate at 0xff if it reaches the maximum value. The frequency counter will provide a rough estimate of the pixel clock period. If the pixel clock frequency is known, the frequency counter may be used to determine the actual oscillator clock frequency. |  |  |  |  |  |                    |
| 28           | 0x1C         | General Status         | 7:4 |                  | 0x00             |                           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |                    |
|              |              |                        | 3   | R                |                  | I2S Locked                | I2S Lock Status 0: I2S PLL controller not locked (default) 1: I2S PLL controller locked to input I2S clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |                    |
|              |              |                        | 2   | R                |                  | CRC Error                 | CRC Error Detected 0: No CRC errors detected 1: CRC errors detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |                    |
|              |              |                        | 1   |                  |                  |                           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |                    |
|              |              |                        | 0   | R                |                  | LOCK                      | Deserializer CDR and PLL Locked to recovered clock frequency 0: Deserializer not Locked (default) 1: Deserializer Locked to recovered clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |                    |
| 29           | 0x1D         | GPIO0<br>Configuration | 7:4 | R                | 0x20             | Revision ID               | Device Revision ID:<br>0010: Production Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |                    |
|              |              |                        | 3   | RW               |                  | GPIO0<br>Output<br>Value  | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled.  0: Output LOW (default)  1: Output HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |                    |
|              |              | 2                      | 2   | RW               |                  | GPIO0<br>Remote<br>Enable | Remote GPIO Control 0: Disable GPIO control from remote device (default) 1: Enable GPIO control from remote device. The GPIO pin will be an output, and the value is received from the remote device.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |                    |
|              |              | 1                      | RW  |                  |                  |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  | GPIO0<br>Direction |
|              |              |                        | 0   | RW               |                  | GPIO0<br>Enable           | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |                    |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD   | ADD     |                                     |     | Register | Default                   | Registers                                                                                                                                                                                             |                                                                                                                                                                                                                   |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|-------|---------|-------------------------------------|-----|----------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|--|--|--|--|---|---|--------------------|
| (dec) | (hex)   | Register Name                       | Bit | Type     | (hex)                     | Function                                                                                                                                                                                              | Description                                                                                                                                                                                                       |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
| 30    | 30 0x1E | GPIO1 and<br>GPIO2<br>Configuration | 7   | RW       | 0x00                      | GPIO2<br>Output<br>Value                                                                                                                                                                              | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled.  0: Output LOW (default)  1: Output HIGH |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 6   | RW       |                           | GPIO2<br>Remote<br>Enable                                                                                                                                                                             | Remote GPIO Control 0: Disable GPIO control from remote device (default) 1: Enable GPIO control from remote device. The GPIO pin will be an output, and the value is received from the remote device.             |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 5   | RW       |                           | GPIO2<br>Direction                                                                                                                                                                                    | Local GPIO Direction 0: Output (default) 1: Input                                                                                                                                                                 |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 4   | RW       |                           | GPIO2<br>Enable                                                                                                                                                                                       | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                                                                |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 3   | RW       |                           | GPIO1<br>Output<br>Value                                                                                                                                                                              | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled.  0: Output LOW (default)  1: Output HIGH |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         | 2                                   | RW  |          | GPIO1<br>Remote<br>Enable | Remote GPIO Control 0: Disable GPIO control from remote device (default) 1: Enable GPIO control from remote device. The GPIO pin will be an output, and the value is received from the remote device. |                                                                                                                                                                                                                   |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 1   | RW       |                           |                                                                                                                                                                                                       | GPIO1<br>Direction                                                                                                                                                                                                | Local GPIO Direction 1: Input 0: Output |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 0   | RW       |                           | GPIO1<br>Enable                                                                                                                                                                                       | GPIO function enable 1: Enable GPIO operation 0: Enable normal operation                                                                                                                                          |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
| 31    | 0x1F    | GPIO3                               | 7:4 |          | 0x00                      |                                                                                                                                                                                                       | Reserved                                                                                                                                                                                                          |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         | Configuration                       | 3   | RW       |                           | GPIO3<br>Output<br>Value                                                                                                                                                                              | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled.  0: Output LOW (default)  1: Output HIGH |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         | 2                                   | RW  |          | GPIO3<br>Remote<br>Enable | Remote GPIO Control 0: Disable GPIO control from remote device (default) 1: Enable GPIO control from remote device. The GPIO pin will be an output, and the value is received from the remote device. |                                                                                                                                                                                                                   |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |
|       |         |                                     | 1   | RW       |                           |                                                                                                                                                                                                       |                                                                                                                                                                                                                   |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - |  |  |  |  | - | - | GPIO3<br>Direction |
|       |         |                                     | 0   | RW       |                           | GPIO3<br>Enable                                                                                                                                                                                       | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                                                                |                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |  |   |   |                    |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name                                  | Bit | Register<br>Type | Default<br>(hex)              | Function                                                                                                                                                                         | Description                                                                                                                                                                      |
|--------------|--------------|------------------------------------------------|-----|------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32           | a            | GPIO_REG5<br>and<br>GPIO_REG6<br>Configuration | 7   | RW               | 0x00                          | GPIO_REG<br>6 Output<br>Value                                                                                                                                                    | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, and the local GPIO direction is Output.  0: Output LOW (default)  1: Output HIGH |
|              |              |                                                | 6   |                  |                               |                                                                                                                                                                                  | Reserved                                                                                                                                                                         |
|              |              | 5                                              | RW  |                  | GPIO_REG<br>6 Direction       | Local GPIO Direction 0: Output (default) 1: Input                                                                                                                                |                                                                                                                                                                                  |
|              |              | 4                                              | RW  |                  | GPIO_REG<br>6 Enable          | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                               |                                                                                                                                                                                  |
|              |              |                                                | 3   | RW               |                               | GPIO_REG<br>5 Output<br>Value                                                                                                                                                    | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, and the local GPIO direction is Output.  0: Output LOW (default)  1: Output HIGH |
|              |              |                                                | 2   |                  |                               |                                                                                                                                                                                  | Reserved                                                                                                                                                                         |
|              |              |                                                | 1   | RW               |                               | GPIO_REG<br>5 Direction                                                                                                                                                          | Local GPIO Direction 0: Output (default) 1: Input                                                                                                                                |
|              |              |                                                | 0   | RW               |                               | GPIO_REG<br>5 Enable                                                                                                                                                             | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                               |
| 33           | 0x21         | GPIO_REG7<br>and<br>GPIO_REG8<br>Configuration | 7   | RW               | 0x00                          | GPIO_REG<br>8 Output<br>Value                                                                                                                                                    | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, and the local GPIO direction is Output.  0: Output LOW (default)  1: Output HIGH |
|              |              |                                                | 6   |                  |                               |                                                                                                                                                                                  | Reserved                                                                                                                                                                         |
|              |              |                                                | 5   | RW               |                               | GPIO_REG<br>8 Direction                                                                                                                                                          | Local GPIO Direction 0: Output (default) 1: Input                                                                                                                                |
|              |              |                                                | 4   | RW               |                               | GPIO_REG<br>8 Enable                                                                                                                                                             | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                               |
|              |              | 3                                              | RW  |                  | GPIO_REG<br>7 Output<br>Value | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, and the local GPIO direction is Output.  0: Output LOW (default)  1: Output HIGH |                                                                                                                                                                                  |
|              |              |                                                | 2   | _                |                               |                                                                                                                                                                                  | Reserved                                                                                                                                                                         |
|              |              |                                                | 1   | RW               |                               | GPIO_REG<br>7 Direction                                                                                                                                                          | Local GPIO Direction 0: Output (default) 1: Input                                                                                                                                |
|              |              |                                                | 0   | RW               |                               | GPO_REG<br>7 Enable                                                                                                                                                              | GPIO Function Enable 0: Enable normal operation (default) 1: Enable GPIO operation                                                                                               |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| 400          | 400          |                      |     |                  |                  |                                                                                                                   | (continued)                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|--------------|--------------|----------------------|-----|------------------|------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|---|--|--|--|---|--|--|--|--|---|---|
| ADD<br>(dec) | ADD<br>(hex) | Register Name        | Bit | Register<br>Type | Default<br>(hex) | Function                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
| 34           | 34 0x22      | Data Path<br>Control | 7   | RW               | 0x00             | Override FC<br>Configuratio<br>n                                                                                  | Override Configuration Loaded by Forward Channel 0: Allow forward channel loading of this register (default) 1: Disable loading of this register from the forward channel, keeping locally written values intact Bits [6:0] are RW if this bit is set                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 6   | RW               |                  | Pass RGB                                                                                                          | Pass RGB on DE Setting this bit causes RGB data to be sent independent of DE in DS90UH928, which can be used to allow DS90UH928 to interoperate with DS90UB925 and DS90UB926. However, setting this bit prevents HDCP operation and blocks packetized audio. This bit does not need to be set in Backward Compatibility mode. 0: Normal operation (default) 1: Pass RGB independent of DE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 5   | RW               |                  | DE Polarity                                                                                                       | This bit indicates the polarity of the DE (Data Enable) signal.  0: DE is positive (active high, idle low) (default)  1: DE is inverted (active low, idle high)                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 4   | RW               |                  | I2S<br>Repeater<br>Regen                                                                                          | Regenerate I2S Data From Repeater I2S Pins 0: Output packetized audio on RGB video output pins. (default) 1: Repeater regenerates I2S from I2S pins                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 3   | RW               |                  | I2S<br>Channel B<br>Enable<br>Override                                                                            | I2S Channel B Override 0: Set I2S Channel B Disabled (default) 1: Set I2S Channel B Enable from register                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 2   | RW               |                  | 18-bit Video<br>Select                                                                                            | Video Color Depth Mode 0: Select 24-bit video mode (default) 1: Select 18-bit video mode                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 1   | RW               |                  | I2S<br>Transport<br>Select                                                                                        | Select I2S Transport Mode 0: Enable I2S Data Island Transport (default) 1: Enable I2S Data Forward Channel Frame Transport                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 0   | RW               |                  | I2S<br>Channel B<br>Enable                                                                                        | I2S Channel B Enable 0: I2S Channel B disabled (default) 1: Enable I2S Channel B                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
| 35           | 0x23         | Rx Mode Status       | 7   | RW 0x10          | 0x10             | RGB<br>Checksum<br>Enable                                                                                         | Rx RGB Checksum Enable Setting this bit enables the Receiver to validate a one- byte checksum following each video line. Checksum failures are reported in the HDCP_STS register. 0: Disabled (default) 1: Enabled                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              |                      | 6:4 |                  |                  |                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              | 3                    | R   |                  | LFMODE<br>Status | Low Frequency Mode (LFMODE) pin status<br>0: 15 MHz ≤ TxCLKOUT ≤ 85 MHz (default)<br>1: 5 MHz ≤ TxCLKOUT < 15 MHz |                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              | 2                    | R   |                  | REPEAT<br>Status | Repeater Mode (REPEAT) pin Status 0: Non-repeater (default) 1: Repeater                                           |                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |
|              |              | 1                    | R   |                  |                  |                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | _ |  |  |  | - |  |  |  |  | _ | _ |
|              |              |                      | 0   | R                |                  | I2S<br>Channel B<br>Status                                                                                        | I2S Channel B Mode (I2S_DB) Status 0: I2S_DB inactive (default) 1: I2S_DB active                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |   |  |  |  |   |  |  |  |  |   |   |

Submit Documentation Feedback



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name          | Bit | Register<br>Type | Default<br>(hex) | Function                 | Description                                                                                                                                                                                                                                                                                                                                                         |
|--------------|--------------|------------------------|-----|------------------|------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 36           | 0x24         | BIST Control           | 7:4 |                  | 0x08             |                          | Reserved                                                                                                                                                                                                                                                                                                                                                            |
|              |              |                        | 3   | RW               |                  | BIST Pin<br>Config       | BIST Pin Configuration 0: BIST enabled from register 1: BIST enabled from pin (default)                                                                                                                                                                                                                                                                             |
|              |              |                        | 2:1 | RW               |                  | OSC Clock<br>Source      | Internal OSC clock select for Functional Mode or<br>BIST. Functional Mode when PCLK is not present and<br>0x03[1]=1.<br>00: 33 MHz Oscillator (default)<br>01: 33 MHz Oscillator<br>Note: In LFMODE=1, the internal oscillator is 12.5<br>MHz                                                                                                                       |
|              |              |                        | 0   | RW               |                  | BIST<br>Enable           | BIST Control 0: Disabled (default) 1: Enabled                                                                                                                                                                                                                                                                                                                       |
| 37           | 0x25         | BIST Error             | 7:0 | R                | 0x00             | BIST Error<br>Count      | Errors Detected During BIST Records the number (up to 255) of forward-channel errors detected during BIST. The value stored in this register is only valid after BIST terminates (BISTEN = 0). Resets on PDB = 0 or start of another BIST (BISTEN = 1).                                                                                                             |
| 38           | 0x26         | SCL High Time          | 7:0 | RW               | 0x83             | SCL High<br>Time         | I2C Master SCL High Time This field configures the high pulse width of the SCL output when the deserializer is the Master on the local I2C bus. Units are 50 ns for the nominal oscillator clock frequency.                                                                                                                                                         |
| 39           | 0x27         | SCL Low Time           | 7:0 | RW               | 0x84             | SCL Low<br>Time          | I2C SCL Low Time This field configures the low pulse width of the SCL output when the deserializer is the Master on the local I2C bus. This value is also used as the SDA setup time by the I2C Slave for providing data prior to releasing SCL during accesses over the Bidirectional Control Channel. Units are 50 ns for the nominal oscillator clock frequency. |
| 40           | 0x28         | Data Path<br>Control 2 | 7   | RW               | 0x00             | Block I2S<br>Auto Config | Override Forward Channel Configuration 0: Enable forward-channel loading of this register 1: Disable loading of this register from the forward channel, keeping local values intact                                                                                                                                                                                 |
|              |              |                        | 6:4 |                  |                  |                          | Reserved                                                                                                                                                                                                                                                                                                                                                            |
|              |              |                        | 3   | RW               |                  | Aux I2S<br>Enable        | Auxiliary I2S Channel Enable 0: Normal GPIO[1:0] operation 1: Enable Aux I2S channel on GPIO1 (AUX word select) and GPIO0 (AUX data)                                                                                                                                                                                                                                |
|              |              |                        | 2   | RW               |                  | I2S Disable              | Disable All I2S Outputs 0: I2S Outputs Enabled (default) 1: I2S Outputs Disabled                                                                                                                                                                                                                                                                                    |
|              |              |                        | 1   |                  |                  |                          | Reserved                                                                                                                                                                                                                                                                                                                                                            |
|              |              |                        | 0   | RW               |                  | I2S<br>Surround          | Enable 5.1- or 7.1-channel I2S audio transport 0: 2-channel or 4-channel I2S audio is enabled as configured in register or MODE_SEL (default) 1: 5.1- or 7.1-channel audio is enabled Note that I2S Data Island Transport is the only option for surround audio. Also note that in a repeater, this bit may be overridden by the in-band I2S mode detection.        |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name            | Bit | Register<br>Type | Default<br>(hex)  | Function                                                                                                     | Description                                                                                                                      |
|--------------|--------------|--------------------------|-----|------------------|-------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 41           | 0x29         | FRC Control              | 7   | RW               | 0x00              | Timing<br>Mode<br>Select                                                                                     | Select Display Timing Mode 0: DE only Mode (default) 1: Sync Mode (VS,HS)                                                        |
|              |              |                          | 6   | RW               |                   | HS Polarity                                                                                                  | Horizontal Sync Polarity Select<br>0: Active High (default)<br>1: Active Low                                                     |
|              |              |                          | 5   | RW               |                   | VS Polarity                                                                                                  | Vertical Sync Polarity Select 0: Active High (default) 1: Active Low                                                             |
|              |              |                          | 4   | RW               |                   | DE Polarity                                                                                                  | Data Enable Sync Polarity Select 0: Active High (default) 1: Active Low                                                          |
|              |              |                          | 3   | RW               |                   | FRC2<br>Enable                                                                                               | FRC2 Enable 0: FRC2 disable (default) 1: FRC2 enable                                                                             |
|              |              |                          | 2   | RW               |                   | FRC1<br>Enable                                                                                               | FRC1 Enable 0: FRC1 disable (default) 1: FRC1 enable                                                                             |
|              |              | 1                        | RW  |                  | Hi-FRC2<br>Enable | Hi-FRC2 Enable 0: Hi-FRC2 enable (default) 1: Hi-FRC2 disable                                                |                                                                                                                                  |
|              |              |                          | 0   | RW               |                   | Hi-FRC1<br>Enable                                                                                            | Hi-FRC1 Enable 0: Hi-FRC1 enable (default) 1: Hi-FRC1 disable                                                                    |
| 42           | 0x2A         | White Balance<br>Control | 7:6 | RW               | 0x00              | Page<br>Setting                                                                                              | Control/LUT Setting Page Select 00: Configuration Registers (default) 01: Red LUT 10: Green LUT 11: Blue LUT                     |
|              |              |                          | 5   | RW               |                   | White<br>Balance<br>Enable                                                                                   | White Balance Enable 0: White Balance Disabled (default) 1: White Balance Enabled                                                |
|              |              |                          | 4   | RW               |                   | LUT Reload<br>Enable                                                                                         | Enable LUT Reload<br>0: Reload Disable (default)<br>1: Reload Enable                                                             |
|              |              |                          | 3:0 |                  |                   |                                                                                                              | Reserved                                                                                                                         |
| 43           | 0x2B         | I2S Control              | 7   | RW               | 0x00              | I2S PLL<br>Override                                                                                          | Override I2S PLL 0: PLL override disabled (default) 1: PLL override enabled                                                      |
|              |              | 6                        | RW  |                  | I2S PLL<br>Enable | Enable I2S PLL 0: I2S PLL is on for I2S data jitter cleaning (default) 1: I2S PLL is off. No jitter cleaning |                                                                                                                                  |
|              |              |                          | 5:1 |                  |                   |                                                                                                              | Reserved                                                                                                                         |
|              |              |                          | 0   | RW               |                   | I2S Clock<br>Edge                                                                                            | I2S Clock Edge Select 0: I2S Data is strobed on the Falling Clock Edge (default) 1: I2S Data is strobed on the Rising Clock Edge |

Submit Documentation Feedback



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD   | A D D | ADD Register Default F          |     |      |       |                                  | (1111)                                                                                                                                                                                                                                                            |
|-------|-------|---------------------------------|-----|------|-------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) | Register Name                   | Bit | Type | (hex) | Function                         | Description                                                                                                                                                                                                                                                       |
| 53    | 0x35  | AEQ Control                     | 7   |      | 0x00  |                                  | Reserved                                                                                                                                                                                                                                                          |
|       |       |                                 | 6   | RW   |       | AEQ<br>Restart                   | Restart AEQ adaptation from initial (Floor) values 0: Normal operation (default) 1: Restart AEQ adaptation Note: This bit is not self-clearing. It must be set, then reset.                                                                                       |
|       |       |                                 | 5   | RW   |       | LCBL<br>Override                 | Override LCBL Mode Set by MODE_SEL 0: LCBL controlled by MODE_SEL pin 1: LCBL controlled by register                                                                                                                                                              |
|       |       |                                 | 4   | RW   |       | LCBL                             | Set LCBL Mode 0: LCBL Mode disabled 1: LCBL Mode enabled. AEQ Floor value is controlled from Adaptive EQ MIN/MAX register                                                                                                                                         |
|       |       |                                 | 3:0 |      |       |                                  | Reserved                                                                                                                                                                                                                                                          |
| 57    | 0x39  | PG Internal                     | 7:2 |      | 0x00  |                                  | Reserved                                                                                                                                                                                                                                                          |
|       |       | Clock Enable                    | 1   | RW   |       | PG INT<br>CLK                    | Enable Pattern Generator Internal Clock This bit must be set to use the Pattern Generator Internal Clock Generation 0: Pattern Generator with external PCLK 1: Pattern Generator with internal PCLK See TI Application Note () for details                        |
|       |       |                                 | 0   |      |       |                                  | Reserved                                                                                                                                                                                                                                                          |
| 58    | 0x3A  | I2S DIVSEL                      | 7   | RW   | 0x00  | MCLK Div<br>Override             | Override MCLK Divider Setting 0: No override for MCLK divider (default) 1: Override divider select for MCLK                                                                                                                                                       |
|       |       |                                 | 6:4 | RW   |       | MCLK Div                         | See Table 4                                                                                                                                                                                                                                                       |
|       |       |                                 | 3:0 |      |       |                                  | Reserved                                                                                                                                                                                                                                                          |
| 59    | 0x3B  | Adaptive EQ                     | 7:6 |      |       |                                  | Reserved                                                                                                                                                                                                                                                          |
|       |       | Status                          | 5:0 |      |       | EQ Status                        | Equalizer Status Current equalizer level set by AEQ or Override Register                                                                                                                                                                                          |
| 65    | 0x41  | Link Error Count                | 7:5 |      | 0x03  |                                  | Reserved                                                                                                                                                                                                                                                          |
|       |       |                                 | 4   | RW   |       | Link Error<br>Count<br>Enable    | Enable serial link data integrity error count  1: Enable error count  0: Disable                                                                                                                                                                                  |
|       |       |                                 | 3:0 | RW   |       | Link Error<br>Count<br>Threshold | Link error count threshold. Counter is pixel clock<br>based. CLK0, CLK1, and DCA are monitored for link<br>errors, if error count is enabled Deserializer loose lock<br>once error count reaches threshold if disabled<br>Deserializer loose lock with one error. |
| 68    | 0x44  | Adaptive<br>Equalizer<br>Bypass | 7:5 | RW   | 0x60  | EQ Stage 1<br>Select<br>Value    | EQ Stage 1 select value. Used if adaptive EQ is bypassed. Used if adaptive EQ is bypassed.                                                                                                                                                                        |
|       |       |                                 | 4   |      |       |                                  | Reserved                                                                                                                                                                                                                                                          |
|       |       |                                 | 3:1 | RW   |       | EQ Stage 2<br>Select<br>Value    | EQ Stage 2 select value. Used if adaptive EQ is bypassed Used if adaptive EQ is bypassed.                                                                                                                                                                         |
|       |       |                                 | 0   | RW   |       | Adaptive<br>EQ Bypass            | Bypass Adaptive EQ Overrides Adaptive EQ search and sets the EQ to the static value configured in this register 0: Enable adaptive EQ (default) 1: Disable adaptive EQ (to write EQ select values)                                                                |
| 69    | 0x45  | Adaptive EQ                     | 7:4 | RW   | 0x88  |                                  | Reserved                                                                                                                                                                                                                                                          |
|       |       | MIN/MAX                         | 3:0 | RW   |       | Adaptive<br>EQ Floor             | Adaptive Equalizer Floor Value Sets the AEQ floor value when Long Cable Mode (LCBL) is enabled by register or MODE_SEL                                                                                                                                            |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD   | ADD   | Register Name                   | Bit | Register | Default | Function                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------|---------------------------------|-----|----------|---------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) |                                 |     | Туре     | (hex)   |                                      | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 73    | 0x49  | Map Select                      | 7   | R        | 0x00    | MAPSEL<br>Pin Status                 | Returns Status of MAPSEL pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |       |                                 | 6   | RW       |         | MAPSEL<br>Override                   | Map Select (MAPSEL) Setting Override 0: MAPSEL set from pin 1: MAPSEL set from register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |       |                                 | 5   | RW       |         | MAPSEL                               | Map Select (MAPSEL) Setting 0: LSBs on TxOUT3± 1: MSBs on TxOUT3±                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|       |       |                                 | 4:0 |          |         |                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 75    | 0x4B  | LVDS Setting                    | 7:2 |          | 0x08    |                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |       |                                 | 1:0 | RW       |         | LVDS VOD<br>Control                  | 00: 400 mV differential (default)<br>01: 600 mV differential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 86    | 0x56  | Loop-Through                    | 7:4 |          | 0x08    |                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |       | Driver                          | 3   | RW       |         | Loop-<br>Through<br>Driver<br>Enable | Enable CML Loop-Through Driver (CMLOUTP/CMLOUTN) 0: Enable 1: Disable (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |       |                                 | 2:0 |          |         |                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 100   | 0x64  | Pattern<br>Generator<br>Control | 7:4 | RW       | 0x10    | Pattern<br>Generator<br>Select       | Fixed Pattern Select Selects the pattern to output when in Fixed Pattern Mode. Scaled patterns are evenly distributed across the horizontal or vertical active regions. This field is ignored when Auto-Scrolling Mode is enabled. xxxx: normal/inverted 0000: Checkerboard 0001: White/Black (default) 0010: Black/White 0011: Red/Cyan 0100: Green/Magenta 0101: Blue/Yellow 0110: Horizontal Black-White/White-Black 0111: Horizontal Black-Red/White-Cyan 1000: Horizontal Black-Green/White-Magenta 1001: Horizontal Black-Blue/White-Yellow 1010: Vertical Black-White/White— Black 1011: Vertical Black-Green/White-Magenta 1100: Vertical Black-Green/White-Magenta 1101: Vertical Black-Green/White-Magenta 1101: Vertical Black-Green/White-Magenta 1101: Vertical Black-Blue/White-Yellow 1110: Custom color (or its inversion) configured in PGRS, PGGS, PGBS registers 1111: VCOM See TI App Note AN-2198 (). |
|       |       |                                 | 3   |          |         |                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |       |                                 | 2   | RW       |         | Color Bars<br>Pattern                | Enable Color Bars Pattern 0: Color Bars disabled (default) 1: Color Bars enabled Overrides the selection from bits [7:4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |       |                                 | 1   | RW       |         | VCOM<br>Pattern<br>Reverse           | Reverse order of color bands in VCOM pattern 0: Color sequence from top left is (YCBR) (default) 1: Color sequence from top left is (RBCY)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|       |       |                                 | 0   | RW       |         | Pattern<br>Generator<br>Enable       | Pattern Generator Enable 0: Disable Pattern Generator (default) 1: Enable Pattern Generator See TI App Note AN-2198 ().                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Submit Documentation Feedback



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD (dec) | ADD<br>(hex) | Register Name              | Bit | Register<br>Type | Default<br>(hex) | Function                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------|--------------|----------------------------|-----|------------------|------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 101       | 0x65         | Pattern                    | 7   | 7.               | 0x00             |                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |              | Generator<br>Configuration | 6   | RW               |                  | Checkerboa<br>rd Scale     | Scale Checkerboard Patterns: 0: Normal operation (each square is 1x1 pixel) (default) 1: Scale checkered patterns (VCOM and checkerboard) by 8 (each square is 8x8 pixels) Setting this bit gives better visibility of the checkered patterns.                                                                                                                                                                                  |
|           |              |                            | 5   | RW               |                  | Custom<br>Checkerboa<br>rd | Use Custom Checkerboard Color 0: Use white and black in the Checkerboard pattern (default) 1: Use the Custom Color and black in the Checkerboard pattern                                                                                                                                                                                                                                                                        |
|           |              |                            | 4   | RW               |                  | PG 18-bit<br>Mode          | 18-bit Mode Select: 0: Enable 24-bit pattern generation. Scaled patterns use 256 levels of brightness. (default) 1: Enable 18-bit color pattern generation. Scaled patterns will have 64 levels of brightness and the R, G, and B outputs use the six most significant color bits.                                                                                                                                              |
|           |              |                            | 3   | RW               |                  | External<br>Clock          | Select External Clock Source: 0: Selects the internal divided clock when using internal timing (default) 1: Selects the external pixel clock when using internal timing. This bit has no effect in external timing mode (PATGEN_TSEL = 0).                                                                                                                                                                                      |
|           |              |                            | 2   | RW               |                  | Timing<br>Select           | Timing Select Control: 0: the Pattern Generator uses external video timing from the pixel clock, Data Enable, Horizontal Sync, and Vertical Sync signals. (default) 1: The Pattern Generator creates its own video timing as configured in the Pattern Generator Total Frame Size, Active Frame Size. Horizontal Sync Width, Vertical Sync Width, Horizontal Back Porch, Vertical Back Porch, and Sync Configuration registers. |
|           |              |                            | 1   | RW               |                  | Color Invert               | Enable Inverted Color Patterns: 0: Do not invert the color output. (default) 1: Invert the color output.                                                                                                                                                                                                                                                                                                                        |
|           |              |                            | 0   | RW               | Auto Scro        |                            | Auto Scroll Enable: 0: The Pattern Generator retains the current pattern. (default) 1: The Pattern Generator will automatically move to the next enabled pattern after the number of frames specified in the Pattern Generator Frame Time (PGFT) register. See TI App Note AN-2198 ().                                                                                                                                          |
| 102       | 0x66         | PGIA                       | 7:0 | RW               | 0x00             | PG Indirect<br>Address     | This 8-bit field sets the indirect address for accesses to indirectly-mapped registers. It should be written prior to reading or writing the Pattern Generator Indirect Data register.  See TI App Note AN-2198 ().                                                                                                                                                                                                             |
| 103       | 0x67         | PGID                       | 7:0 | RW               | 0x00             | PG Indirect<br>Data        | When writing to indirect registers, this register contains the data to be written. When reading from indirect registers, this register contains the read back value.  See TI App Note AN-2198 ().                                                                                                                                                                                                                               |

Copyright © 2013–2016, Texas Instruments Incorporated



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name       | Bit | Register<br>Type | Default<br>(hex) | Function           | Description                                                  |
|--------------|--------------|---------------------|-----|------------------|------------------|--------------------|--------------------------------------------------------------|
| 110          | 0x6E         | GPI Pin Status<br>1 | 7   | R                | 0x00             | GPI7 Pin<br>Status | GPI7 Pin Status. Readable when REG_GPIO7 is set as an input. |
|              |              |                     | 6   | R                |                  | GPI6 Pin<br>Status | GPI6 Pin Status. Readable when REG_GPIO6 is set as an input. |
|              |              |                     | 5   | R                |                  | GPI5 Pin<br>Status | GPI5 Pin Status. Readable when REG_GPIO5 is set as an input. |
|              |              |                     | 4   |                  |                  |                    | Reserved                                                     |
|              |              |                     | 3   | R                |                  | GPI3 Pin<br>Status | GPI3 Pin Status. Readable when GPIO3 is set as an input.     |
|              |              |                     | 2   | R                |                  | GPI2 Pin<br>Status | GPI2 Pin Status. Readable when GPIO2 is set as an input.     |
|              |              |                     | 1   | R                |                  | GPI1 Pin<br>Status | GPI1 Pin Status. Readable when GPIO1 is set as an input.     |
|              |              |                     | 0   | R                |                  | GPI0 Pin<br>Status | GPI0 Pin Status. Readable when GPIO0 is set as an input.     |
| 111          | 0x6F         | GPI Pin Status      | 7:1 |                  | 0x00             |                    | Reserved                                                     |
|              |              | 2                   | 0   | R                |                  | GPI8 Pin<br>Status | GPI8 Pin Status. Readable when REG_GPIO8 is set as an input. |
| 128          | 0x80         | RX_BKSV0            | 7:0 | R                | 0x00             | RX BKSV0           | BKSV0: Value of byte 0 of the Receiver KSV                   |
| 129          | 0x81         | RX_BKSV1            | 7:0 | R                | 0x00             | RX BKSV1           | BKSV1: Value of byte 1 of the Receiver KSV                   |
| 130          | 0x82         | RX_BKSV2            | 7:0 | R                | 0x00             | RX BKSV2           | BKSV2: Value of byte 2 of the Receiver KSV                   |
| 131          | 0x83         | RX_BKSV3            | 7:0 | R                | 0x00             | RX BKSV3           | BKSV3: Value of byte 3of the Receiver KSV.                   |
| 132          | 0x84         | RX_BKSV4            | 7:0 | R                | 0x00             | RX BKSV4           | BKSV4: Value of byte 4of the Receiver KSV.                   |
| 144          | 0x90         | TX_KSV0             | 7:0 | R                | 0x00             | TX KSV0            | KSV0: Value of byte 0 of the Transmitter KSV.                |
| 145          | 0x91         | TX_KSV1             | 7:0 | R                | 0x00             | TX KSV1            | KSV1: Value of byte 1 of the Transmitter KSV.                |
| 146          | 0x92         | TX_KSV2             | 7:0 | R                | 0x00             | TX KSV2            | KSV2: Value of byte 2 of the Transmitter KSV.                |
| 147          | 0x93         | TX_KSV3             | 7:0 | R                | 0x00             | TX KSV3            | KSV3: Value of byte 3 of the Transmitter KSV.                |
| 148          | 0x94         | TX_KSV4             | 7:0 | R                | 0x00             | TX KSV4            | KSV4: Value of byte 4 of the Transmitter KSV.                |
| 152          | 0x98         | TX_AN0              | 7:0 | R                | 0x00             | TX AN0             | TX_AN0: Value of byte 0 of the Transmitter AN Value          |
| 153          | 0x99         | TX_AN1              | 7:0 | R                | 0x00             | TX AN1             | TX_AN1: Value of byte 1 of the Transmitter AN Value          |
| 154          | 0x9A         | TX_AN2              | 7:0 | R                | 0x00             | TX AN2             | TX_AN2: Value of byte 2 of the Transmitter AN Value          |
| 155          | 0x9B         | TX_AN3              | 7:0 | R                | 0x00             | TX AN3             | TX_AN3: Value of byte 3 of the Transmitter AN Value          |
| 156          | 0x9C         | TX_AN4              | 7:0 | R                | 0x00             | TX AN4             | TX_AN4: Value of byte 4 of the Transmitter AN Value          |
| 157          | 0x9D         | TX_AN5              | 7:0 | R                | 0x00             | TX AN5             | TX_AN5: Value of byte 5 of the Transmitter AN Value          |
| 158          | 0x9E         | TX_AN6              | 7:0 | R                | 0x00             | TX AN6             | TX_AN6: Value of byte 6 of the Transmitter AN Value          |
| 159          | 0x9F         | TX_AN7              | 7:0 | R                | 0x00             | TX AN7             | TX_AN7: Value of byte 7 of the Transmitter AN Value          |



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD (doe)      | ADD<br>(box)  | Register Name | Bit | Register | Default       | Function                   | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------|---------------|---------------|-----|----------|---------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ( <b>dec</b> ) | (hex)<br>0xC0 | HDCP Debug 1  | 7   | Туре     | (hex)<br>0x00 |                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                          |
| 192            | 0.00          | TIDOF Debug 1 | 6   | R        | 0.00          | HDCP<br>Timeout<br>Disable | HDCP I2C Timeout Disable Setting this bit to a 1 will disable the bus timeout function in the HDCP I2C master. When enabled, the bus timeout function allows the I2C master to assume the bus is free if no signaling occurs for more than 1 second. Set via the HDCP_DBG register in the HDCP Transmitter.                                                                                                       |
|                |               |               | 5:4 |          |               |                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                          |
|                |               |               | 3   | R        |               | RGB<br>Checksum<br>Enable  | Enable RBG video line checksum Enables sending of ones-complement checksum for each 8-bit RBG data channel following end of each video data line. Set via the HDCP_DBG register in the HDCP Transmitter.                                                                                                                                                                                                          |
|                |               |               | 2   | R        |               | Fast LV                    | Fast Link Verification HDCP periodically verifies that the HDCP Receiver is correctly synchronized. Setting this bit will increase the rate at which synchronization is verified. When set to a 1, Pj is computed every 2 frames and Ri is computed every 16 frames. When set to a 0, Pj is computed every 16 frames and Ri is computed every 128 frames.  Set via the HDCP_DBG register in the HDCP Transmitter. |
|                |               |               | 1   | R        |               | Timer<br>Speedup           | Timer Speedup Speed up HDCP authentication timers. Set via the HDCP_DBG register in the HDCP Transmitter.                                                                                                                                                                                                                                                                                                         |
|                |               |               | 0   | R        |               | HDCP I2C<br>Fast           | HDCP I2C Fast mode Enable Setting this bit to a 1 will enable the HDCP I2C Master in the HDCP Receiver to operation with Fast mode timing. If set to a 0, the I2C Master will operation with Standard mode timing. Set via the HDCP_DBG register in the HDCP Transmitter.                                                                                                                                         |
| 193            | 0xC1          | HDCP Debug 2  | 7:2 |          | 0x00          |                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                          |
|                |               |               | 1   | RW       |               | No Decrypt                 | Disable HDCP Decryption When disabled, the HDCP Receiver will output encrypted RGB data. This provides a simple method for verifying that the link is encrypted. 0: HDCP Decryption enabled 1: HDCP Decryption disabled                                                                                                                                                                                           |
|                |               |               | 0   |          |               |                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                          |
| 196            | 0xC4          | HDCP Status   | 7:2 |          | 0x00          |                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                          |
|                |               |               | 1   | R        |               | RGB<br>Checksum<br>ERR     | RGB Checksum Error Detected If RGB Checksum in enabled through the HDCP Transmitter HDCP_DBG register, this bit will indicate if a checksum error is detected. This register may be cleared by writing any value to this register                                                                                                                                                                                 |
|                |               |               | 0   | R        |               | AUTHED                     | HDCP Authenticated Indicates the HDCP authentication has completed successfully. The controller may now send video data requiring content protection. This bit will be cleared if authentication is lost or if the controller restarts authentication.                                                                                                                                                            |

Copyright © 2013–2016, Texas Instruments Incorporated



# Table 8. Serial Control Bus Registers<sup>(1) (2)</sup> (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name | Bit | Register<br>Type | Default<br>(hex) | Function        | Description                                                                                                                                                                             |
|--------------|--------------|---------------|-----|------------------|------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 224          | 0xE0         | RPTR TX0      | 7:1 | R                | 0x00             | PORT0_AD<br>DR  | Transmit Port 0 I2C Address Indicates the I2C address for the Repeater Transmit Port.                                                                                                   |
|              |              |               | 0   | R                |                  | PORTO_VA<br>LID | Transmit Port 0 Valid Indicates that the HDCP Repeater has a transmit port at the I2C Address identified by upper 7 bits of this register 0: Address Invalid (default) 1: Address Valid |
| 225          | 0xE1         | RPTR TX1      | 7:1 | R                | 0x00             | PORT1_AD<br>DR  | Transmit Port 1 I2C Address<br>Indicates the I2C address for the Repeater Transmit<br>Port.                                                                                             |
|              |              |               | 0   | R                |                  | PORT1_VA<br>LID | Transmit Port 1 Valid Indicates that the HDCP Repeater has a transmit port at the I2C Address identified by upper 7 bits of this register 0: Address Invalid (default) 1: Address Valid |
| 226          | 0xE2         | RPTR TX2      | 7:1 | R                | 0x00             | PORT2_AD<br>DR  | Transmit Port 2 I2C Address<br>Indicates the I2C address for the Repeater Transmit<br>Port.                                                                                             |
|              |              |               | 0   | R                |                  | PORT2_VA<br>LID | Transmit Port 2 Valid Indicates that the HDCP Repeater has a transmit port at the I2C Address identified by upper 7 bits of this register 0: Address Invalid (default) 1: Address Valid |
| 227          | 0xE3         | RPTR TX3      | 7:1 | R                | 0x00             | PORT3_AD<br>DR  | Transmit Port 3 I2C Address<br>Indicates the I2C address for the Repeater Transmit<br>Port.                                                                                             |
|              |              |               | 0   | Я                |                  | PORT3_VA<br>LID | Transmit Port 3 Valid Indicates that the HDCP Repeater has a transmit port at the I2C Address identified by upper 7 bits of this register 0: Address Invalid (default) 1: Address Valid |
| 240          | 0xF0         | HDCP RX ID    | 7:0 | R                | 0x5F             | ID0             | First byte ID code, '_'                                                                                                                                                                 |
| 241          | 0xF1         |               | 7:0 | R                | 0x55             | ID1             | Second byte of ID code, 'U'                                                                                                                                                             |
| 242          | 0xF2         |               | 7:0 | R                | 0x48             | ID2             | Third byte of ID code. 'H'                                                                                                                                                              |
| 243          | 0xF3         |               | 7:0 | R                | 0x39             | ID3             | Forth byte of ID code: '9'                                                                                                                                                              |
| 244          | 0xF4         |               | 7:0 | R                | 0x32             | ID4             | Fifth byte of ID code: "2"                                                                                                                                                              |
| 245          | 0xF5         |               | 7:0 | R                | 0x38             | ID5             | Sixth byte of ID code: "8"                                                                                                                                                              |

Submit Documentation Feedback



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The DS90UH928Q-Q1 deserializer, in conjunction with a DS90UH925Q-Q1 or DS90UH927Q-Q1 serializer, provides a solution for secure distribution of content-protected digital video and audio within automotive infotainment systems. It converts a high-speed serialized interface with an embedded clock, delivered over a single signal pair (FPD-Link III), to four LVDS data/control streams, one LVDS clock pair (FPD-Link), and I2S audio data. The digital video and audio data is protected using the industry standard HDCP copy protection scheme. The serial bus scheme, FPD-Link III, supports high-speed forward channel data transmission and low-speed full duplex back channel communication over a single differential link. Consolidation of audio, video data and control over a single differential pair reduces the interconnect size and weight, while also eliminating skew issues and simplifying system design.

#### 9.2 Typical Application

Figure 39 shows a typical application of the DS90UH928Q-Q1 deserializer for an 85 MHz 24-bit color display application. Inputs utilize 0.1  $\mu$ F coupling capacitors to the line, and the deserializer provides internal termination. The voltage rating of the coupling capacitors must be  $\geq$ 50 V and use a small body capacitor size, such as 0402 or 0602, to help ensure good signal integrity. The FPD-Link LVDS differential outputs require 100  $\Omega$  termination resistors at the receiving device or display.

Bypass capacitors must be placed near the power supply pins. At a minimum, three 4.7  $\mu$ F capacitors, one placed at each power supply pin, are required for local device bypassing. If additional bypass capacitors are used, place the smaller value components closer to the pin. Ferrite beads are required on the two supplies ( $V_{DD33}$  and  $V_{DDIO}$ ) for effective noise suppression. Connect pins VDD33\_A and VDD33\_B directly to ensure ESD performance. The interface to the display is FPD-Link LVDS. The VDDIO pin may be connected to 3.3 V or 1.8 V. Place a delay capacitor (>10  $\mu$ F) and pullup resistor (10  $\mu$ C) on the PDB signal to delay the enabling of the device until power is stable.



### **Typical Application (continued)**



Figure 39. Typical Connection Diagram



### **Typical Application (continued)**



Figure 40. Typical Display System Diagram

#### 9.2.1 Design Requirements

For the typical design application, use the following as input parameters:

 DESIGN PARAMETER
 EXAMPLE VALUE

 VDDIO
 1.8 V or 3.3 V

 VDD33
 3.3 V

 AC Coupling Capacitor for RIN±
 100 nF

 PCLK Frequency
 78 MHz

**Table 9. Design Parameters** 

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Transmission Media

The DS90UH927Q-Q1 and DS90UH928Q-Q1 chipset is intended to be used in a point-to-point configuration through a shielded twisted pair cable. The serializer and deserializer provide internal termination to minimize impedance discontinuities. The interconnect (cable and connector) between the serializer and deserializer must have a differential impedance of 100  $\Omega$ . The maximum length of cable that can be used is dependant on the quality of the cable (gauge, impedance), connector, board (discontinuities, power plane), the electrical environment (for example, power stability, ground noise, input clock jitter, PCLK frequency, and so forth.) and the application environment.

The resulting signal quality at the receiving end of the transmission media may be assessed by monitoring the differential eye opening of the serial data stream. The Receiver CML Monitor Driver Output Specifications define the acceptable data eye opening width ( $E_W$ ) and eye opening height ( $E_H$ ). A differential probe should be used to measure across the termination resistor of 100  $\Omega$  between the CMLOUTP and CMLOUTN pins.



#### 9.2.2.2 Display Application

The DS90UH928Q-Q1, in conjunction with the DS90UH925Q-Q1 or DS90UH927Q-Q1, is intended for interfacing with a HDCP compliant host (graphics processor) and a display supporting 24-bit color depth (RGB888) and high-definition (720p) digital video format. It can receive an 8-bit RGB stream with a pixel clock rate up to 85 MHz together with three control bits (VS, HS, and DE) and four I2S audio streams. The included HDCP 1.3 compliant cipher block allows the authentication of the HDCP Deserializer, which decrypts both video and audio contents. The HDCP keys are pre-loaded by TI into Non-Volatile Memory (NVM) for maximum security.

#### 9.2.3 Application Curves





Figure 42. CMLOUT of Deserializer from 48 MHz Input Clock

#### 9.3 AV Mute Prevention

The DS90UH928Q-Q1 may inadvertently enter the AV MUTE state if the serializer sends video data during blanking period (DE = L) with a specific data pattern (24'h666666). Once the device enters the AV MUTE state, the device mutes both audio and video outputs resulting in a black display screen. Setting the gate DE Register 0x04[4] on the serializer will prevent video signals from being sent during the blanking interval. This will ensure AV MUTE mode is not entered during normal operation.

If unexpected AV MUTE state is seen, it is recommended to verify checking the data path control setting of the paired Serializer. This setting is not accessible from DS90UH928Q-Q1.

### 9.4 OEN Toggling Limitation

EON should be enabled LVDS outputs after PDB turns to high state and the internal circuit is stabled. Since OEN function is asynchronous signal to the internal digital blocks, repeated by OEN toggling may result in horizontal pixel shift at the LVDS output. TO avoid this, recommend to reset by programming Register 0x01[0] for digital blocks after OEN turn to ON state.

### 10 Power Supply Recommendations

### 10.1 Power Up Requirements and PDB Pin

When VDDIO and VDD33 are powered separately, the VDDIO supply (1.8V or 3.3V) should ramp 100us before the other supply, VDD33. If VDDIO is tied with VDD33, both supplies may ramp at the same time. The VDDs (VDD33 and VDDIO) supply ramp should be faster than 1.5 ms with a monotonic rise. If the PDB pin is not controlled by a microcontroller, a large capacitor on the pin is needed to ensure PDB arrives after all the VDDs have settled to the recommended operating voltage. When PDB pin is pulled to VDDIO = 3.0V to 3.6V or VDD33, it is recommended to use a 10 k $\Omega$  pull-up and a >10 uF cap to GND to delay the PDB input signal.

A minimum low pulse of 2ms is required when toggling the PDB pin to perform a hard reset.

All inputs must not be driven until VDD33 and VDDIO has reached its steady state value.



## Power Up Requirements and PDB Pin (continued)



<sup>(\*)</sup> It is recommended to assert PDB (active High) with a microcontroller rather than an RC filter network to help ensure proper sequencing of PDB pin after settling of power supplies.

Figure 43. Power Sequence

**Table 10. Power-Up Sequencing Constraints** 

| Symbol               | Description                                                                                                                    | Test Conditions                                                                                                                                                                  | Min  | Тур | Max  | Units |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| VDDIO                | VDDIO voltago rongo                                                                                                            |                                                                                                                                                                                  | 3.0  |     | 3.6  | V     |
| VDDIO                | VDDIO voltage range                                                                                                            |                                                                                                                                                                                  | 1.71 |     | 1.89 | V     |
| VDD33                | VDD33 voltage range                                                                                                            |                                                                                                                                                                                  | 3.0  |     | 3.6  | V     |
| V <sub>PDB_LOW</sub> | PDB LOW threshold<br>Note: V <sub>PDB</sub> must not exceed<br>limit for respective I/O voltage<br>before 90% voltage of VDD33 | VDDIO = 3.3V ± 10%                                                                                                                                                               | 0.8  |     |      | V     |
| $V_{PDB\_HIGH}$      | PDB HIGH threshold                                                                                                             | $VDDIO = 3.3V \pm 10\%$                                                                                                                                                          |      |     | 2.0  | V     |
| t <sub>0</sub>       | VDDIO rise time                                                                                                                | These time constants are specified for rise time of power supply voltage ramp (10% - 90%)                                                                                        | 0.05 |     | 1.5  | ms    |
| t <sub>3</sub>       | VDD33 rise time                                                                                                                | These time constants are specified for rise time of power supply voltage ramp (10% - 90%)                                                                                        | 0.05 |     | 1.5  | ms    |
| t <sub>1</sub>       | VDD33 delay time                                                                                                               | V <sub>IL</sub> of rising edge (VDDIO) to V <sub>IL</sub> of<br>rising edge (VDD33)<br>The power supplies may be ramped<br>simultaneously. If sequenced, VDDIO<br>must be first. | 0    |     |      | ms    |
| t <sub>4</sub>       | Startup time                                                                                                                   | The part is powered up after the startup time has elapsed from the moment PDB goes HIGH. Local I2C is available to read/write DS90Ux928Q-Q1 registers after this time.           |      |     | 1    | ms    |



#### 11 Layout

#### 11.1 Layout Guidelines

Circuit board layout and stack-up for the LVDS serializer and deserializer devices must be designed to provide low-noise power to the device. Good layout practice also separates high frequency or high-level inputs and outputs to minimize unwanted stray noise, feedback, and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mil) for power / ground sandwiches. This arrangement utilizes the plane capacitance for the PCB power system and has low inductance, which has proven effectiveness especially at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors must include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01  $\mu$ F to 10  $\mu$ F. Tantalum capacitors may be in the 2.2  $\mu$ F to 10  $\mu$ F range. The voltage rating of the capacitors must be at least 5X the power supply voltage being used.

TI recommends LCC surface mount capacitors due to their smaller parasitic properties. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. TI recommends a large bulk capacitor at the point of power entry, which smooths low frequency switching noise. Connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor increases the inductance of the path. TI recommends a small body size X7R chip capacitor, such as 0603 or 0805, for external bypass. Because a small body sized capacitor has less inductance. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20 MHz to 30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Put in xref to Pin Functions table typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter may be used to provide clean power to sensitive circuits such as PLLs. This device requires only one common ground plane to connect all device related ground pins.

Use at least a four layer board with a power and ground planes. Locate LVCMOS signals away from the LVDS lines to prevent coupling from the LVCMOS lines to the LVDS lines. Closely coupled differential lines of 100  $\Omega$  are typically recommended for LVDS interconnect. The closely coupled lines help to ensure that coupled noise will appear as common mode and thus is rejected by the receivers. The tightly coupled lines also radiate less.

At least 9 thermal vias are necessary from the device center DAP to the ground plane. They connect the device ground to the PCB ground plane, as well as conduct heat from the exposed pad of the package to the PCB ground plane. More information on the WQFN package, including PCB design and manufacturing requirements, is provided in **AN-1187 Leadless Leadframe Package (LLP)** SNOA401.

Stencil parameters such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of the WQFN package is highly recommended to improve board assembly yields. If the via and aperture openings are not carefully monitored, the solder may flow unevenly through the DAP. Stencil parameters for aperture opening and via locations are shown below:

Table 11. No Pullback WQFN Stencil Aperture Summary

| DEVICE            | PIN<br>COUNT | MKT Dwg  | PCB I/O<br>Pad Size<br>(mm) | PCB<br>PITCH<br>(mm) | PCB DAP<br>SIZE (mm) | STENCIL I/O<br>APERTURE<br>(mm) | STENCIL DAP<br>Aperture (mm) | NUMBER of<br>DAP<br>APERTURE<br>OPENINGS |
|-------------------|--------------|----------|-----------------------------|----------------------|----------------------|---------------------------------|------------------------------|------------------------------------------|
| DS90UH928Q-<br>Q1 | 48           | RHS0048A | 0.25 x 0.4                  | 0.5                  | 5.1 x 5.1            | 0.25 x 0.6                      | 5.1 x 5.1                    | 1                                        |

Figure 44 shows the PCB layout example derived from the layout design of the DS90UH928QEVM evaluation board. The graphic and layout description are used to determine both proper routing and proper solder techniques when designing the Serializer board.

Submit Documentation Feedback



#### 11.1.1 CML Interconnect Guidelines

See Application Note 1108 Channel-Link PCB and Interconnect Design-In Guidelines SNLA008 and Application Note 905 Transmission Line RAPIDESIGNER Operation and Applications Guide SNLA035 for full details.

- Use 100  $\Omega$  coupled differential pairs
- Use the S/2S/3S rule in spacings
  - - S = space between the pair
  - - 2S = space between pairs
  - - 3S = space to LVCMOS signal
- · Minimize the number of Vias
- Use differential connectors when operating above 500 Mbps line speed
- Maintain balance of the traces
- · Minimize skew within the pair
- Terminate as close to the TX outputs and RX inputs as possible

Additional general guidance can be found in the LVDS Owner's Manual (SNLA187).

#### 11.2 Layout Example



Figure 44. DS90UH928Q-Q1 Deserializer Example Layout



### **Layout Example (continued)**



Figure 45. 48-Pin WQFN Stencil Example of Via and Opening Placement



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- AN-1108 Channel-Link PCB and Interconnect Design-In Guidelines, SNLA008
- AN-905 Transmission Line RAPIDESIGNER Operation and Applications Guide, SNLA035
- AN-1187 Leadless Leadframe Package (LLP), SNOA401
- LVDS Owner's Manual, SNLA187
- AN-2173 I2C Communication Over FPD-Link III with Bidirectional Control Channel, SNLA131

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Status | Package Type  | Package<br>Drawing      | Pins                                          | Package<br>Qty                                      | Eco Plan                                                         | Lead finish/<br>Ball material                                                                  | MSL Peak Temp                                                                                                                                                                                                                                                            | Op Temp (°C)                                                                                                                                                                                                                                                                                                                                 | Device Marking (4/5)                                                                                                                                                                 | Samples                                                                                                                                                                                                      |
|--------|---------------|-------------------------|-----------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACTIVE | WQFN          | RHS                     | 48                                            | 1000                                                | RoHS & Green                                                     | (6)<br>SN                                                                                      | Level-3-260C-168 HR                                                                                                                                                                                                                                                      | -40 to 105                                                                                                                                                                                                                                                                                                                                   | UH928QSQ                                                                                                                                                                             | Samples                                                                                                                                                                                                      |
| ACTIVE | WQFN          | RHS                     | 48                                            | 250                                                 | RoHS & Green                                                     | SN                                                                                             | Level-3-260C-168 HR                                                                                                                                                                                                                                                      | -40 to 105                                                                                                                                                                                                                                                                                                                                   | UH928QSQ                                                                                                                                                                             |                                                                                                                                                                                                              |
| ACTIVE | WQFN          | RHS                     | 48                                            | 2500                                                | RoHS & Green                                                     | SN                                                                                             | Level-3-260C-168 HR                                                                                                                                                                                                                                                      | -40 to 105                                                                                                                                                                                                                                                                                                                                   | UH928QSQ                                                                                                                                                                             | Samples<br>Samples                                                                                                                                                                                           |
|        | ACTIVE ACTIVE | ACTIVE WQFN ACTIVE WQFN | (1) Drawing  ACTIVE WQFN RHS  ACTIVE WQFN RHS | (1) Drawing  ACTIVE WQFN RHS 48  ACTIVE WQFN RHS 48 | (1) Drawing Qty  ACTIVE WQFN RHS 48 1000  ACTIVE WQFN RHS 48 250 | (1) Drawing Qty (2)  ACTIVE WQFN RHS 48 1000 RoHS & Green  ACTIVE WQFN RHS 48 250 RoHS & Green | (1)         Drawing         Qty         (2)         Ball material (6)           ACTIVE         WQFN         RHS         48         1000         RoHS & Green         SN           ACTIVE         WQFN         RHS         48         250         RoHS & Green         SN | (1)         Drawing         Qty         (2)         Ball material (6)         (3)           ACTIVE         WQFN         RHS         48         1000         RoHS & Green         SN         Level-3-260C-168 HR           ACTIVE         WQFN         RHS         48         250         RoHS & Green         SN         Level-3-260C-168 HR | (1) Drawing Qty (2) Ball material (3)  ACTIVE WQFN RHS 48 1000 RoHS & Green SN Level-3-260C-168 HR -40 to 105  ACTIVE WQFN RHS 48 250 RoHS & Green SN Level-3-260C-168 HR -40 to 105 | (1) Drawing Qty (2) Ball material (3) (4/5)  ACTIVE WQFN RHS 48 1000 RoHS & Green SN Level-3-260C-168 HR -40 to 105 UH928QSQ  ACTIVE WQFN RHS 48 250 RoHS & Green SN Level-3-260C-168 HR -40 to 105 UH928QSQ |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Sep-2024

### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90UH928QSQ/NOPB  | WQFN            | RHS                | 48 | 1000 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UH928QSQE/NOPB | WQFN            | RHS                | 48 | 250  | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UH928QSQX/NOPB | WQFN            | RHS                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |



www.ti.com 27-Sep-2024



### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90UH928QSQ/NOPB  | WQFN         | RHS             | 48   | 1000 | 356.0       | 356.0      | 36.0        |
| DS90UH928QSQE/NOPB | WQFN         | RHS             | 48   | 250  | 208.0       | 191.0      | 35.0        |
| DS90UH928QSQX/NOPB | WQFN         | RHS             | 48   | 2500 | 356.0       | 356.0      | 36.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated