









ISOM8600

SLLSFZ4 - JUNE 2024

# ISOM8600 80V, 150mA Functionally Isolated Normally Open Opto-emulator Switch With Integrated FETs

#### 1 Features

- Drop-in replacement and pin-to-pin upgrade to industry-standard photorelays
- Single-channel, diode-emulator input
- Single-pole, normally-open, symmetrical 80V output switch
- Primary-side current controlled switch, no additional isolated high voltage supply required for 80V switching
- Ultra-low off-state leakage at V<sub>OFF</sub> = 70V
  - < 250nA at operating temperature of 25°C</li>
  - < 1µA across operating temperature of -55°C</li> to 125°C
- Fast Response time:  $10\mu s$  (typical) at  $I_F = 5mA$ ,  $V_{CC} = 20V, R_L = 200\Omega, C_L = 50pF$
- Ultra-low input trigger current of 800µA (at 25°C)
- Functional isolation: 500V<sub>RMS</sub> Working voltage
- Supports Industrial Temperature Range: -55°C to 125°C
- Small SO-4 package

# 2 Applications

- Factory automation and control
- **Building automation**
- **Appliances**
- **Test and Measurement**

# 3 Description

The ISOM8600 is an 80V single-pole, normallyopen switch with an opto-emulator input. The optoemulator inputs control the back-to-back MOSFETs without any power supply required on the secondary side. The devices are pin-compatible and dropin replaceable for many traditional optocouplers, allowing enhancement to industry-standard packages with no PCB redesign.

The ISOM8600 opto-emulator switch offers significant reliability and performance advantages compared to optocouplers, like wider temperature ranges and tight process controls resulting in small partto-part variations. Since there is no aging effect to compensate for, the emulated diode-input stage consumes less power than optocouplers that have LED aging and require higher bias currents over the device lifetime. ISOM8600 switch output can be controlled by just 0.8mA current through anode/ cathode pins over the lifetime of the device, enabling system power savings.

The ISOM8600 is offered in a small SO-4 package, supporting a 500V<sub>RMS</sub> functional isolation. The high performance and reliability of the device enable the devices use in applications like Building automation, Factory automation, Semiconductor test, I/O modules in industrial controllers, factory automation applications, and more spaces.

**Package Information** 

| PART<br>NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE<br>(NOM) |  |  |  |  |
|----------------|------------------------|--------------------------------|--------------------|--|--|--|--|
| ISOM8600       | DFG (SO, 4)            | 7.0mm ×<br>3.5mm               | 4.8mm ×<br>3.5mm   |  |  |  |  |

- For more information, see Section 12.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Simplified Application Example** 



# **Table of Contents**

| 1 Features1                           | 8.3 Feature Description                               | 11 |
|---------------------------------------|-------------------------------------------------------|----|
| 2 Applications1                       | 8.4 Device Functional Modes                           | 11 |
| 3 Description1                        | 9 Application and Implementation                      | 12 |
| 4 Pin Configuration and Functions3    | 9.1 Application Information                           | 12 |
| 5 Specifications4                     | 9.2 Typical Application1                              |    |
| 5.1 Absolute Maximum Ratings4         | 9.3 Power Supply Recommendations                      |    |
| 5.2 ESD Ratings4                      | 9.4 Layout1                                           | 14 |
| 5.3 Recommended Operating Conditions4 | 10 Device and Documentation Support                   |    |
| 5.4 Thermal Information5              | 10.1 Documentation Support1                           | 15 |
| 5.5 Power Ratings5                    | 10.2 Receiving Notification of Documentation Updates1 | 15 |
| 5.6 Electrical Characteristics6       | 10.3 Support Resources                                | 15 |
| 5.7 Switching Characteristics7        | 10.4 Trademarks1                                      | 15 |
| 6 Typical Characteristics7            | 10.5 Electrostatic Discharge Caution                  | 15 |
| 7 Parameter Measurement Information9  | 10.6 Glossary1                                        | 15 |
| 8 Detailed Description10              | 11 Revision History                                   | 15 |
| 8.1 Overview10                        | 12 Mechanical, Packaging, and Orderable               |    |
| 8.2 Functional Block Diagram10        | Information                                           | 15 |
| -                                     |                                                       |    |



# 4 Pin Configuration and Functions



Figure 4-1. ISOM8600 DFG Package, 4-Pin SOIC (Top View)

**Table 4-1. Pin Functions** 

| PIN  | PIN |                     | Description                          |
|------|-----|---------------------|--------------------------------------|
| NAME | NO. | TYPE <sup>(1)</sup> | Description                          |
| AN   | 1   | ı                   | Anode connection of diode emulator   |
| CAT  | 2   | I                   | Cathode connection of diode emulator |
| S2   | 3   | I/O                 | Switch input                         |
| S1   | 4   | I/O                 | Switch input                         |

(1) I = input, O = output



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

See(1) (2)

|        |                             |                                                | MIN | MAX  | UNIT             |
|--------|-----------------------------|------------------------------------------------|-----|------|------------------|
|        | I <sub>F(max)</sub>         | LED forward current                            |     | 50   | mA               |
| Input  | $V_{R}$                     | Input reverse voltage at I <sub>R</sub> = 10μA |     | 7    | V                |
|        | Pı                          | Input power dissipation                        |     | 100  | mW               |
|        | V <sub>OFF</sub>            | Blocking voltage                               |     | 80   | V                |
|        | Io                          | Output continuous load current                 |     | 200  | mA               |
| Output | ΔI <sub>O</sub> /°C         | Output continuous load current                 |     | -1.1 | mA/°C            |
|        | I <sub>OP</sub>             | Output pulse current (1µs width)               |     | 600  | mA               |
|        | Po                          | Output power dissipation                       |     | 150  | mW               |
|        | P <sub>T</sub>              | Total power dissipation                        |     | 200  | mW               |
|        | T <sub>stg</sub>            | Storage temperature                            | -65 | 150  | °C               |
|        | Transient Isolation Voltage | AC Voltage, t=60s                              |     | 707  | V <sub>RMS</sub> |
|        | Transient isolation voltage | DC Voltage, t=60s                              |     | 1000 | $V_{DC}$         |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 5.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), ANSI/<br>ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                    |                                                                      | MIN | NOM MAX | UNIT             |
|--------------------|----------------------------------------------------------------------|-----|---------|------------------|
| T <sub>A</sub>     | Ambient temperature                                                  | -55 | 125     | °C               |
| TJ                 | Junction temperature                                                 | -55 | 150     |                  |
| I <sub>F(ON)</sub> | Input ON-state forward current                                       | 0.8 | 20      |                  |
| Io                 | Output continuous load current at I <sub>F</sub> =3mA <sup>(1)</sup> |     | 150     | - mA             |
| V <sub>OFF</sub>   | Output Blocking Voltage                                              |     | 70      | V                |
| V                  | Functional Isolation Working Voltage (AC Voltage, sine wave)         |     | 500     | V <sub>RMS</sub> |
| V <sub>IOWM</sub>  | Functional Isolation Working Voltage (DC Voltage)                    |     | 707     | V <sub>DC</sub>  |

(1) For  $T_A$ =25°C, Current available to load must be derated by 1mA/°C for  $T_A$  > 25°C

Product Folder Links: ISOM8600

<sup>(2)</sup> All specifications are at T<sub>A</sub> = 25°C unless otherwise noted



# **5.4 Thermal Information**

|                                              | ISOM8600                                                                                                                                                            |                                                                                                                                                                                                                                          |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THERMAL METRIC <sup>(1)</sup>                | DFG                                                                                                                                                                 | UNIT                                                                                                                                                                                                                                     |
|                                              | 4 PINS                                                                                                                                                              |                                                                                                                                                                                                                                          |
| Junction-to-ambient thermal resistance       | 206.3                                                                                                                                                               | °C/W                                                                                                                                                                                                                                     |
| Junction-to-case (top) thermal resistance    | 96.8                                                                                                                                                                | °C/W                                                                                                                                                                                                                                     |
| Junction-to-board thermal resistance         | 130.4                                                                                                                                                               | °C/W                                                                                                                                                                                                                                     |
| Junction-to-top characterization parameter   | 52.9                                                                                                                                                                | °C/W                                                                                                                                                                                                                                     |
| Junction-to-board characterization parameter | 127.5                                                                                                                                                               | °C/W                                                                                                                                                                                                                                     |
|                                              | Junction-to-ambient thermal resistance  Junction-to-case (top) thermal resistance  Junction-to-board thermal resistance  Junction-to-top characterization parameter | THERMAL METRIC <sup>(1)</sup> DFG  4 PINS  Junction-to-ambient thermal resistance  206.3  Junction-to-case (top) thermal resistance  96.8  Junction-to-board thermal resistance  130.4  Junction-to-top characterization parameter  52.9 |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

# 5.5 Power Ratings

|                 | PARAMETER                              | TEST CONDITIONS                                                                                     | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $P_D$           | Maximum power dissipation (both sides) |                                                                                                     |     |     | 310 | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side-1)     | I <sub>F</sub> = 20mA, T <sub>J</sub> = 150°C, I <sub>O</sub> = 150mA, T <sub>A</sub> =  <br>  25°C |     |     | 36  | mW   |
| P <sub>D2</sub> | Maximum power dissipation (side-2)     |                                                                                                     |     |     | 274 | mW   |

Product Folder Links: ISOM8600



# **5.6 Electrical Characteristics**

All specifications are at  $T_A$  = 25 °C unless otherwise noted

|                         | PARAMETER                                                                   | TEST CONDITIONS                                                 | T <sub>A</sub> | MIN  | TYP   | MAX  | UNIT      |
|-------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------|----------------|------|-------|------|-----------|
| INPUT                   |                                                                             |                                                                 |                |      |       |      |           |
|                         |                                                                             |                                                                 | 25°C           | 0.9  | 1.1   | 1.3  |           |
| . ,                     |                                                                             | $I_F = I_{FT}$                                                  | –55°C to 125°C | 0.85 | 1.1   | 1.35 | .,        |
| $V_{F}$                 | Input forward voltage                                                       |                                                                 | 25°C           | 1.1  | 1.3   | 1.5  | V         |
|                         |                                                                             | I <sub>F</sub> = 5mA                                            | –55°C to 125°C | 1.1  | 1.3   | 1.55 |           |
| I <sub>R</sub>          | Input reverse current                                                       | V <sub>R</sub> = 5V                                             | -55°C to 125°C |      |       | 10   | μΑ        |
| C <sub>IN</sub>         | Input capacitance                                                           | f = 1MHz, V <sub>F</sub> = 0V                                   | 25°C           |      | 17    | 28   | pF        |
|                         | Input Trigger forward current;                                              | 1 100 × 1 (1) D 100 (2)                                         | 25°C           |      | 0.65  | 0.8  |           |
| I <sub>FT</sub>         | see Figure 7-3                                                              | $I_0 = 100 \text{mA}^{(1)}, R_{ON} = 10\Omega^{(2)}$            | –55°C to 125°C |      | 0.65  | 1.2  | mA        |
| I <sub>FT,release</sub> | Release Trigger Current                                                     | I <sub>OFF</sub> = 1μA at 70V                                   | -55°C to 125°C | 0.1  |       |      | mA        |
| V <sub>F, release</sub> | Release Trigger Voltage                                                     | I <sub>OFF</sub> = 1μA at 70V                                   | –55°C to 125°C | 0.7  |       |      | V         |
|                         |                                                                             | $I_0 = 100 \text{mA}, R_{ON} < 10 \Omega$                       | 25°C           | 0.8  |       | 20   |           |
| I <sub>F(ON)</sub>      | Input on-state forward current                                              | $I_o = 100 \text{mA}^{(1)}, R_{ON} < 15\Omega$                  | -55°C to 125°C | 1.2  |       | 20   | mA        |
| OUTPUT                  |                                                                             |                                                                 |                |      |       |      |           |
| V <sub>OFF</sub>        | Output Blocking voltage                                                     | I <sub>F</sub> = 0mA                                            | –55°C to 125°C |      |       | 70   | V         |
|                         | Output on-state resistance; see Figure 7-3                                  | I <sub>F</sub> = I <sub>FT,</sub> I <sub>o</sub> = 20mA         | 25°C           |      | 6.5   | 9    | -         |
|                         |                                                                             |                                                                 | –55°C to 125°C |      | 6.5   | 12   |           |
|                         | Output on-state resistance; see Figure 7-3 (1)  Output on-state resistance; | I <sub>F</sub> = I <sub>FT,</sub> I <sub>o</sub> = 100mA        | 25°C           |      | 7     | 10   |           |
|                         |                                                                             |                                                                 | –55°C to 125°C |      | 7     | 13   |           |
|                         |                                                                             | I <sub>F</sub> = I <sub>FT</sub> , I <sub>o</sub> = 100mA, t<1s | 25°C           |      | 7     | 10   |           |
| R <sub>ON</sub>         |                                                                             | I <sub>F</sub> = 3mA, I <sub>o</sub> = 20mA                     | 25°C           |      | 5.5   | 7    | -         |
|                         | see Figure 7-3                                                              |                                                                 | –55°C to 125°C |      | 5.5   | 12   |           |
|                         |                                                                             | I <sub>F</sub> = 3mA, I <sub>o</sub> = 100mA                    | 25°C           |      | 6     | 7.5  |           |
|                         | Output on-state resistance; see Figure 7-3 (1)                              |                                                                 | –55°C to 125°C |      | 6     | 12   |           |
|                         | See Figure 7-5 V                                                            | I <sub>F</sub> = 3mA, I <sub>o</sub> = 100mA, t<1s              | 25°C           |      | 5     | 7    |           |
| C <sub>OFF</sub>        | Output off-state capacitance                                                | I <sub>F</sub> = 0mA, V <sub>L</sub> = 60V, f = 1MHz            | -55°C to 125°C |      | 6.5   | 8    | pF        |
|                         | Output off-state leakage;                                                   | 701                                                             | 25°C           |      | ,     | 250  | nA        |
| I <sub>LEAK</sub>       | see Figure 7-2                                                              | $I_F = 0$ mA, $V_{OFF} = 70$ V                                  | -55°C to 125°C |      |       | 1    | μA        |
|                         |                                                                             |                                                                 | 25°C           |      | 45    | 75   |           |
| R <sub>ON FLAT</sub>    | On-state resistance flatness                                                | $I_F = 5mA$                                                     | –55°C to 125°C |      | 45    | 115  | mΩ        |
| R <sub>ON DRIFT</sub>   | On-state resistance drift across temperature                                | I <sub>F</sub> = 3mA, I <sub>o</sub> = 40mA                     | -55°C to 125°C |      | 23    | 60   | m<br>Ω/°C |
| BW                      | -3dB Bandwidth; see Figure 7-4                                              | $I_F = 5\text{mA}, R_L = 50\Omega$                              | 25°C           | 100  |       |      | MHz       |
| IL                      | Insertion Loss (LED On);<br>see Figure 7-4                                  | $I_F = 5\text{mA}, R_L = 50\Omega, f = 1\text{MHz}$             | 25°C           |      | -0.45 |      | dB        |
| O <sub>ISO</sub>        | Off-state Isolation; see Figure 7-5                                         | $I_F = 0$ mA , $R_L = 50\Omega$ , $f = 1$ MHz                   | 25°C           |      | -45   |      | dB        |

<sup>(1)</sup> Current available to load must be derated by 1mA/°C for  $T_A > 75$ °C (2)  $I_{FT}$  measured for  $R_{ON}$ =15 $\Omega$  for  $T_A > 75$ °C



# 5.7 Switching Characteristics

All specifications are at T<sub>A</sub> = 25 °C unless otherwise noted

|                  | PARAMETER                               | TEST CONDITIONS                                          | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------|----------------------------------------------------------|----------------|-----|-----|-----|------|
| AC               |                                         |                                                          |                |     |     |     |      |
| T <sub>ON</sub>  | Output turn-on time;<br>see Figure 7-1  | $I_F$ = 5mA, VCC=20V, $R_L$ = 200 $\Omega$ , $C_L$ =50pF | -55°C to 125°C |     |     | 0.2 | ms   |
| T <sub>OFF</sub> | Output turn-off time;<br>see Figure 7-1 | $I_F$ = 5mA, VCC=20V, $R_L$ = 200 $\Omega$ , $C_L$ =50pF | -55°C to 125°C |     |     | 0.2 | ms   |

# **6 Typical Characteristics**





# **6 Typical Characteristics (continued)**



# **7 Parameter Measurement Information**



Figure 7-1. ISOM8600 Test Circuit for Turn-On and Turn-Off Time



Figure 7-2. ISOM8600 Test Circuit Off-State Leakage



Figure 7-3. ISOM8600 Test Circuit for On-State Resistance



Figure 7-4. ISOM8600 Test Circuit for Insertion Loss

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



Figure 7-5. ISOM8600 Test Circuit for Off-State Isolation

### 8 Detailed Description

#### 8.1 Overview

The ISOM8600 are functionally isolated opto-emulator switches that are pin-compatible, drop-in replacements to popular photo-relays. While standard optocouplers use an LED as the input stage, the ISOM8600 uses a current controlled emulated diode as the input stage. The input stage is isolated from the driver stage by TI's proprietary silicon dioxide-based (SiO<sub>2</sub>) isolation barrier, which not only provides robust isolation, but also offers best-in-class performance.

The ISOM8600 isolates high voltage signals and offer performance, reliability, and flexibility advantages over traditional optocouplers which age over time. The devices are based on CMOS isolation technology for low-power and high-speed operation, therefore the devices are resistant to the wear-out effects found in optocouplers that degrade performance with increasing temperature, forward current, and device age.

The functional block diagram of the ISOM8600 is shown in *Functional Block Diagram*. The input signal is transmitted across the isolation barrier using an on-off keying (OOK) modulation scheme. The transmitter sends a high-frequency carrier across the barrier to represent switch-ON state and sends no signal to represent the switch-OFF state. The receiver demodulates the signal after advanced signal conditioning and controls the state of the output MOSFETs. These devices also incorporate advanced circuit techniques to maximize CMTI performance and minimize radiated emissions. Figure 8-2 shows conceptual detail of how the OOK scheme works.

# 8.2 Functional Block Diagram



Figure 8-1. Conceptual Block Diagram of an Opto-Emulator

Product Folder Links: ISOM8600





Figure 8-2. On-Off Keying (OOK) Based Modulation Scheme

### **8.3 Feature Description**

The ISOM8600 is a current controlled isolated switch, and is a reliable pin-to-pin replacement of to existing Opto-MOS devices in DFG package. The isolated switch is normally open, which means the switch on secondary side is in OFF state when the primary LED emulator current is lower than the input trigger current level. In the OFF state, the back-to-back MOSFETs on the secondary side block up to 80V of difference between S1 and S2. Once the primary side LED emulator current goes above input trigger current, the switch on the secondary side turns ON. During the ON state, the secondary side back-to-back FETs can conduct currents up to 150mA. The robust SiO<sub>2</sub> dielectric isolation in the ISOM8600 provides a functionally isolated isolation barrier side 1 and side 2 for applications that do not safety certifications.

# 8.4 Device Functional Modes

Table 8-1 lists the functional modes for the ISOM86xx devices.

**Table 8-1. Function Table** 

|   | INPUT CURRENT<br>I <sub>F</sub>      | OUTPUT SWITCH STATE   COMMENTS |                                                                                              |  |  |
|---|--------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------|--|--|
|   | 0 < I <sub>F</sub> < I <sub>FT</sub> | ()FF                           | Switch is in OFF state and presents an off state capacitance ( $C_{OFF}$ ) across S1 and S2. |  |  |
| Ī | l <sub>FT</sub> ≤ l <sub>F</sub>     | ON                             | Switch is in ON state and presents an on resistance (R <sub>ON</sub> ) across S1 and S2      |  |  |



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The ISOM8600 is a single-channel isolated switch with diode-emulator inputs which control an output stage with back-to-back MOSFETs. The devices use robust on-off keying modulation to transmit data across the isolation barrier. Since an isolation barrier separates the two sides of these devices, each side can be sourced independently with voltages and currents within recommended operating conditions. The ISOM8600 is designed to be implemented in a variety of applications like realizing switchable termination in communication lines like CAN and RS485, switching burden resistors in analog input modules and small footprint sink/source capable digital output module in AC Servo motor drives.

The opto-emulators do not conform to any specific interface standard and are intended for isolated switching operations. The ISOM8600 is typically placed between a data controller (that is, an MCU or FPGA), and a sensor or a line transceiver, regardless of the interface type or standard.

# 9.2 Typical Application

The ISOM8600 can be used in numerous industrial applications. For instance, ISOM8600 can be used in a digital output module in servo drive modules. Typically, these digital outputs for these modules support sink or source mode or both. The output modules are implemented for about 100mA source/sink current, and for blocking voltage up to 60V. Traditionally the digital output stages require just functional isolation. The digital output stages are implemented using discrete elements like opto-transistors for isolation, discrete transistor for increasing output source/sink current and also a bridge rectifier stage to enable source and sink capable outputs. The entire design is bulky and often requires additional power to compensate for lifetime operation. Biasing conditions with external components has to be carefully handled to provide reliable operation across use conditions. ISOM8600 is a smaller and easier alternate to the discrete implementation with the device allowing up to 150mA bidirectional source and sink capable output in ON state with up to 80V blocking voltage in OFF state. The ISOM8600 can be easily used as an 80V isolated switch when used within the *Recommended Operating Conditions*.



Figure 9-1. Typical Digital Output Stage With Discrete Implementation

Product Folder Links: /SOM8600

Copyright © 2024 Texas Instruments Incorporated





Figure 9-2. Recommended Digital Output Stage implementation With ISOM8600

### 9.2.1 Design Requirements

To design with the ISOM8600 device, use the parameters listed in Table 9-1.

**Table 9-1. Design Parameters** 

| PARAMETER                             | VALUE         | EXAMPLE VALUE |
|---------------------------------------|---------------|---------------|
| Input forward current, I <sub>F</sub> | 0.8mA to 20mA | 2mA           |

### 9.2.2 Detailed Design Procedure

This section presents the design procedure for using the ISOM8600 opto-emulators. External components must be selected to operate the ISOM8600 within the *Recommended Operating Conditions*. The following recommendations on components selection focus on the design of a typical isolated signal circuit with considerations for input current and data rate.

#### 9.2.2.1 Sizing R<sub>IN</sub>

The input side of the ISOM8600 is current-driven. Placing a series resistor, R<sub>IN</sub>, in series with the input as shown in Figure 9-1 is recommended to limit the amount of current flowing into the AN pin.

 $R_{\text{IN}}$  can be sized to minimize current flow and power consumption through the ISOM8600 input-side.  $R_{\text{IN}}$  must be a value that limits the input forward current to be within the *Recommended Operating Conditions* for the ISOM8600. The equation to calculate  $R_{\text{IN}}$  for a given input voltage,  $V_{\text{IN}}$ , and desired input forward current,  $I_{\text{F}}$ , is shown in Equation 1 where  $V_{\text{F}}$  is the maximum specification for the ISOM8600 input forward voltage:

$$R_{IN} = \frac{V_{IN} - V_{F} [MAX]}{I_{F}}$$
 (1)

For example, with a 24V input and 2mA desired I<sub>F</sub>, R<sub>IN</sub> can be calculated as:

$$R_{IN} = \frac{24V - 1.5V}{2mA} = 11.25k\Omega$$
 (2)

Product Folder Links: ISOM8600

# 9.2.3 Application Curve

The following typical switching curve shows data transmission using the ISOM8600.



Figure 9-3. Typical Waveform at  $I_F$  = 5mA,  $V_{CC}$  = 20V,  $R_L$  = 200 $\Omega$  and  $C_L$  = 50pF

# 9.3 Power Supply Recommendations

The ISOM8600 does not require a dedicated power supply to operate since there is no supply pin. Take care not to violate recommended operating I/O specifications for proper device functionality.

### 9.4 Layout

### 9.4.1 Layout Guidelines

- The device connections to ground must be tied to the PCB ground plane using a direct connection or two vias to help minimize inductance.
- The connections of capacitors and other components to the PCB ground plane must use a direct connection or two vias for minimum inductance.

### 9.4.2 Layout Example



Figure 9-4. Layout Example of ISOM8600 With a 2-Layer Board

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 10 Device and Documentation Support

# **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, Isolation Glossary, application note

# 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 11 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |  |  |  |  |  |
|-----------|----------|-----------------|--|--|--|--|--|
| June 2024 | *        | Initial Release |  |  |  |  |  |

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGE OUTLINE**

# DFG0004A-C01

# SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 mm per side.
   This dimension does not include interlead flash.



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### **EXAMPLE BOARD LAYOUT**

# DFG0004A-C01

# SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# DFG0004A-C01

# SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.8. Board assembly site may have different recommendations for stencil design.





www.ti.com 12-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| ISOM8600DFGR     | ACTIVE | SOIC         | DFG                | 4    | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 8600                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ĺ | ISOM8600DFGR | SOIC            | DFG                | 4 | 2000 | 330.0                    | 12.4                     | 8.0        | 3.8        | 2.7        | 12.0       | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



### \*All dimensions are nominal

|   | Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| I | ISOM8600DFGR | SOIC                | DFG | 4    | 2000 | 353.0       | 353.0      | 32.0        |  |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated