

# LM51261A-Q1, Wide-VIN, Single-Phase, Boost Controller with V<sub>OUT</sub> Tracking and I<sub>C</sub>

## 1 Features

- AEC-Q100 qualified for automotive applications
  - Temperature grade 1:  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$
- **Functional Safety-Capable**
  - Documentation available to aid functional safety system design
- Input voltage 4.5V to 42V
  - Minimum 2.5V for  $V_{\text{BIAS}} \geq 4.5\text{V}$  or  $V_{\text{OUT}} \geq 6\text{V}$
- Output voltage 6V to 60V
  - Adjustable by resistor or by I<sub>C</sub> in 1V steps
  - Adjustable slew rate when programmed by I<sub>C</sub>
  - 2% accuracy, internal feedback resistors
  - Bypass operation for  $V_I > V_{\text{OUT}}$
  - Dynamic output voltage tracking
    - Digital PWM tracking (DTRK)
    - Analog tracking (ATRK)
  - Overvoltage protection (64V, 50V, 35V, 28.5V)
- Low shutdown  $I_Q$  of  $2\mu\text{A}$
- Low operating  $I_Q$  of  $1\text{mA}$
- 3-phase operation with LM51251A-Q1
- Switching frequency from 100kHz to 2.2MHz
  - Synchronization to external clock (SYNCIN)
  - Dynamically selectable switching modes (FPWM, diode emulation)
  - Spread spectrum (DRSS)
- I<sub>C</sub> Interface with 8 selectable addresses
- I<sub>C</sub> programmable dead time (14ns to 200ns)
- Current sense resistor or DCR sensing
- Average inductor current monitor
- Average input current limit
  - Programmable current limit
  - Selectable delay time
- nFAULT indicator
- Programmable  $V_I$  undervoltage lockout (UVLO)
- Lead-less QFN-32 packable with wettable flanks

## 2 Applications

- **High-end audio power supply**
- Voltage stabilizer module
- Start-stop application

## 3 Description

The LM51261A-Q1 is a synchronous boost controller with I<sub>C</sub> interface. The device provides a regulated output voltage for lower or equal input voltage also supporting  $V_I$  to  $V_{\text{OUT}}$  bypass mode to save power. The device can be stacked in combination with LM51251A-Q1 for 3-phase operation.

Dynamically program  $V_{\text{OUT}}$  using the analog or digital ATRK/DTRK function or I<sub>C</sub> programming.  $V_I$  is supported down to 2.5V after startup as the internal VCC supply is automatically switched from  $V_{\text{BIAS}}$  to  $V_{\text{OUT}}$  for  $V_{\text{BIAS}} < 4.5\text{V}$ . The fixed switching frequency is set between 100kHz and 2.2MHz through a resistor on the RT-pin or the SYNCIN clock. The switching modes FPWM or diode emulation can be changed during operation.

The implemented protections peak current limit, average input current limit, average inductor current monitor, overvoltage and undervoltage protection, and the thermal shutdown protect the device and the application.

## Device Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) |
|-------------|------------------------|-----------------|
| LM51261A-Q1 | 32-pin QFN             | 5mm x 5mm       |

(1) For more information, see [Mechanical, Packaging, and Orderable Information](#).



## Typical Application



An **IMPORTANT NOTICE** at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. **PRODUCTION DATA**.

## Table of Contents

|                                                |           |                                                          |           |
|------------------------------------------------|-----------|----------------------------------------------------------|-----------|
| <b>1 Features</b> .....                        | <b>1</b>  | 6.5 Programming.....                                     | <b>38</b> |
| <b>2 Applications</b> .....                    | <b>1</b>  | <b>7 LM51261A-Q1 Registers</b> .....                     | <b>42</b> |
| <b>3 Description</b> .....                     | <b>1</b>  | <b>8 Application and Implementation</b> .....            | <b>52</b> |
| <b>4 Pin Configuration and Functions</b> ..... | <b>3</b>  | 8.1 Application Information.....                         | <b>52</b> |
| <b>5 Specifications</b> .....                  | <b>5</b>  | 8.2 Typical Application.....                             | <b>55</b> |
| 5.1 Absolute Maximum Ratings.....              | 5         | 8.3 Power Supply Recommendations.....                    | <b>69</b> |
| 5.2 ESD Ratings.....                           | 5         | 8.4 Layout.....                                          | <b>69</b> |
| 5.3 Recommended Operating Conditions.....      | 6         | <b>9 Device and Documentation Support</b> .....          | <b>72</b> |
| 5.4 Thermal Information.....                   | 6         | 9.1 Documentation Support.....                           | <b>72</b> |
| 5.5 Electrical Characteristics.....            | 6         | 9.2 Receiving Notification of Documentation Updates..... | <b>72</b> |
| 5.6 Timing Requirements.....                   | 12        | 9.3 Support Resources.....                               | <b>72</b> |
| 5.7 Typical Characteristics.....               | 14        | 9.4 Trademarks.....                                      | <b>72</b> |
| <b>6 Detailed Description</b> .....            | <b>17</b> | 9.5 Electrostatic Discharge Caution.....                 | <b>72</b> |
| 6.1 Overview.....                              | 17        | 9.6 Glossary.....                                        | <b>72</b> |
| 6.2 Functional Block Diagram.....              | 18        | <b>10 Revision History</b> .....                         | <b>72</b> |
| 6.3 Feature Description.....                   | 19        | <b>11 Mechanical, Packaging, and Orderable</b>           |           |
| 6.4 Device Functional Modes.....               | 37        | <b>Information</b> .....                                 | <b>72</b> |

## 4 Pin Configuration and Functions



**Figure 4-1. LM51261A-Q1 RHB Package, 32-Pin VQFN (Top View)**

**Table 4-1. Pin Functions**

| PIN       |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AGND      | 4   | G                   | Analog ground pin. Connect to the analog ground plane through a wide and short path.                                                                                                                                                                                                                                                                                                                                                                                              |
| ATRK/DTRK | 32  | I                   | Output regulation target programming pin. Program the output voltage regulation target by connecting the pin through a resistor to AGND, or by controlling the pin voltage directly with a voltage in the recommended operating range of the pin from 0.2V to 2.0V. A digital PWM signal between 8% to 80% duty cycle is automatically detected at startup and enables the digital output voltage regulation, which programs V <sub>OUT</sub> in the recommended operating range. |
| BIAS      | 18  | P                   | Supply voltage input to the VCC regulator. Connect a 1µF local BIAS capacitor from the pin to ground.                                                                                                                                                                                                                                                                                                                                                                             |
| CFG       | 27  | I/O                 | Device configuration pin. Sets the I <sub>2</sub> C address and enables the 20µA ATRK current.                                                                                                                                                                                                                                                                                                                                                                                    |
| SCL       | 26  | I/O                 | I <sub>2</sub> C clock input-pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SDA       | 25  | I/O                 | I <sub>2</sub> C data-pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| COMP      | 3   | O                   | Output of the internal transconductance error amplifier. Connect the loop compensation components between the pin and AGND.                                                                                                                                                                                                                                                                                                                                                       |
| CSN       | 5   | I                   | Current sense amplifier input. The pin operates as the negative input pin.                                                                                                                                                                                                                                                                                                                                                                                                        |
| CSP       | 6   | I                   | Current sense amplifier input. The pin operates as the positive input pin. Supply for the internal undervoltage lockout circuit.                                                                                                                                                                                                                                                                                                                                                  |
| DLY       | 1   | O                   | Average input current limit delay setting pin. A capacitor from DLY to AGND sets the delay from when V <sub>IMON</sub> reaches 1V until the average input current limit is enabled.                                                                                                                                                                                                                                                                                               |
| EP        | -   | G                   | Exposed pad of the package. Connect the exposed pad to AGND and solder it to a large ground plane to reduce thermal resistance.                                                                                                                                                                                                                                                                                                                                                   |
| GND       | 23  | G                   | Ground pin. Connect to the analog ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GND       | 30  | G                   | Ground pin. Connect to the analog ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HB        | 9   | P                   | High-side driver supply for bootstrap gate drive. Boot diode is internally connected from VCC to this pin. Connect a 0.1µF capacitor between the pin and SW.                                                                                                                                                                                                                                                                                                                      |
| HO        | 8   | O                   | High-side gate driver output. Connect to the gate of the high-side N-channel MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                         |

Table 4-1. Pin Functions (continued)

| PIN       |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                         |
|-----------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. |                     |                                                                                                                                                                                                                                     |
| ILIM/IMON | 31  | O                   | Input current monitor and average input current limit setting pin. Sources a current proportional to the differential current sense voltage. A resistor is connected from this pin to AGND.                                         |
| LO        | 11  | O                   | Low-side gate driver output. Connect to the gate of the low-side N-channel MOSFET through a short, low inductance path.                                                                                                             |
| MODE      | 29  | I                   | Operation mode selection pin selecting DEM or FPWM.                                                                                                                                                                                 |
| NC        | 14  | -                   | Non connect pin. Connect this pin to AGND, but it can be also left floating.                                                                                                                                                        |
| NC        | 15  | -                   | Non connect pin. Connect this pin to AGND, but it can be also left floating.                                                                                                                                                        |
| NC        | 16  | -                   | Non connect pin. Connect this pin to AGND, but it can be also left floating.                                                                                                                                                        |
| NC        | 17  | -                   | Non connect pin. Connect this pin to AGND, but it can be also left floating.                                                                                                                                                        |
| NC        | 20  | -                   | Non connect pin. Connect this pin to AGND, but it can be also left floating.                                                                                                                                                        |
| NC        | 21  | -                   | Non connect pin. Connect this pin to AGND, but it can be also left floating.                                                                                                                                                        |
| PGND      | 13  | G                   | Power ground connection pin for low-side gate driver and VCC bias supply.                                                                                                                                                           |
| nFAULT    | 28  | O                   | nFAULT indicator with open-drain output stage. nFAULT is pulled low when there is a fault condition (see <a href="#">Section 6.3.11</a> ). Connect the pin to AGND or leave the pin floating if not in use.                         |
| RT        | 22  | I/O                 | Switching frequency setting pin. The switching frequency is programmed by a resistor between the pin and AGND. Switching frequency is dynamically programmable during operation.                                                    |
| SS        | 2   | O                   | Soft start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. The device forces diode emulation during soft start time.      |
| SW        | 10  | I                   | Switching node connection. Connect directly to the source of the high-side N-channel MOSFET.                                                                                                                                        |
| SYNCIN    | 24  | I                   | External clock synchronization pin. Input for an external clock that overrides the free-running internal oscillator. Connect the SYNCIN pin to ground when it is not used.                                                          |
| UVLO/EN   | 19  | I                   | Undervoltage lockout programming pin. Program the converter start-up and shutdown levels by connecting this pin to the supply voltage through a resistor divider. If greater than V <sub>UVLO-RISING</sub> , the device is enabled. |
| VCC       | 12  | P                   | Output of the internal VCC regulator and supply voltage input of the internal MOSFET drivers. Connect a 4.7 $\mu$ F capacitor between the pin and PGND.                                                                             |
| VOUT      | 7   | P                   | Output voltage sensing pin. An internal feedback resistor voltage divider is connected from the pin to AGND. Connect a 0.1 $\mu$ F local VOUT capacitor from the pin to ground.                                                     |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

## 5 Specifications

### 5.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range (unless otherwise specified)<sup>(1)</sup>

|                                                               |                                                     | MIN  | MAX                | UNIT |
|---------------------------------------------------------------|-----------------------------------------------------|------|--------------------|------|
| Input <sup>(2)</sup>                                          | BIAS to AGND                                        | -0.3 | 50                 | V    |
|                                                               | UVLO/EN to AGND                                     | -0.3 | BIAS + 0.3         |      |
|                                                               | CSP to AGND                                         | -0.3 | 50                 |      |
|                                                               | CSP to CSN                                          | -0.3 | 0.3                |      |
|                                                               | VOUT to AGND                                        | -0.3 | 65                 |      |
|                                                               | HB to AGND                                          | -0.3 | 71                 |      |
|                                                               | HB to SW                                            | -0.3 | 5.8 <sup>(3)</sup> |      |
|                                                               | SW to AGND                                          | -0.3 | 65                 |      |
|                                                               | SW to AGND (10ns)                                   | -5   | 65                 |      |
|                                                               | CFG, SCL, SDA, SYNCIN, ATRK/DTRK, DLY, MODE to AGND | -0.3 | 5.5                |      |
|                                                               | RT to AGND                                          | -0.3 | 2.5                |      |
|                                                               | PGND to AGND                                        | -0.3 | 0.3                |      |
| Output <sup>(2)</sup>                                         | VCC to AGND                                         | -0.3 | 5.8 <sup>(3)</sup> | V    |
|                                                               | HO to SW (50ns)                                     | -1   | HB + 0.3           |      |
|                                                               | LO to AGND (50ns)                                   | -1   | VCC + 0.3          |      |
|                                                               | nFAULT, SS, COMP, ILIM/IMON to AGND                 | -0.3 | 5.5                |      |
| Operating junction temperature, T <sub>J</sub> <sup>(4)</sup> |                                                     | -40  | 150                | °C   |
| Storage temperature, T <sub>STG</sub>                         |                                                     | -55  | 150                |      |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Do not apply an external voltage directly to CFG, COMP, SS, RT, LO, HO pins.

(3) Operating lifetime is derated when the pin voltage is greater than 5.5V.

(4) High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 125°C.

### 5.2 ESD Ratings

|                    |                            |                                                         | VALUE                   | UNIT |
|--------------------|----------------------------|---------------------------------------------------------|-------------------------|------|
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                   | V    |
|                    |                            | Charged-device model (CDM), per AEC Q100-011            | All pins<br>Corner pins |      |
|                    |                            |                                                         | ±500<br>±750            |      |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 5.3 Recommended Operating Conditions

Over the recommended operating junction temperature range (unless otherwise specified)<sup>(1)</sup>

|                    |                                                                              | MIN | NOM                 | MAX | UNIT |
|--------------------|------------------------------------------------------------------------------|-----|---------------------|-----|------|
| $V_I$              | Boost Controller Input Voltage (when BIAS $\geq 4.5V$ or $V_{OUT} \geq 6V$ ) | 2.5 | 42                  |     | V    |
| $V_{OUT}$          | Boost Controller Output Voltage                                              | 6   | 60                  |     | V    |
| $V_{BIAS}$         | BIAS Input Voltage                                                           | 4.5 | 42                  |     | V    |
| $V_{UVLO/EN}$      | UVLO/EN Input Voltage                                                        | 0   | 42                  |     | V    |
| $V_{MODE}$         | MODE Input Voltage                                                           | 0   | 5.25                |     | V    |
| $V_{CSP}, V_{CSN}$ | Current Sense Input Voltage                                                  | 2.5 | 42                  |     | V    |
| $V_{ATRK}$         | ATRK Input Voltage                                                           | 0.2 | 2                   |     | V    |
| $V_{DTRK}$         | DTRK Input Voltage                                                           | 0   | 5.25                |     | V    |
| $V_{DLY}$          | DLY Voltage                                                                  | 0   | 5.25                |     | V    |
| $V_{NFAULT}$       | nFAULT Voltage                                                               | 0   | 5.25                |     | V    |
| $V_{ILIM/IMON}$    | ILIM/IMON Voltage                                                            | 0   | 3                   |     | V    |
| $V_{SYNCPIN}$      | Synchronization Pulse Input Voltage                                          | 0   | 5.25                |     | V    |
| $V_{SCL}, V_{SDA}$ | SCL, SDA Input Voltage                                                       | 0   | 5.25                |     | V    |
| $f_{SW}$           | Switching Frequency Range                                                    | 100 | 2200 <sup>(2)</sup> |     | kHz  |
| $f_{SYNCPIN}$      | Synchronization Pulse Frequency Range                                        | 100 | 2200 <sup>(2)</sup> |     | kHz  |
| $f_{DTRK}$         | DTRK Frequency Range                                                         | 100 | 2200                |     | kHz  |
| $T_J$              | Operating Junction Temperature                                               | -40 | 150 <sup>(3)</sup>  |     | °C   |

(1) *Operating Ratings* are conditions under the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics*

(2) Maximum switching frequency is programmed by  $R_{RT}$ . The device supports up to 2200kHz switching.

(3) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

## 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | LM51261A-Q1 | UNIT |
|-------------------------------|----------------------------------------------|-------------|------|
|                               |                                              | RHB(VQFN)   |      |
|                               |                                              | 32 PINS     |      |
| $R_{qJA}$                     | Junction-to-ambient thermal resistance       | 33.9        | °C/W |
| $R_{qJC(\text{top})}$         | Junction-to-case (top) thermal resistance    | 24.8        | °C/W |
| $R_{qJB}$                     | Junction-to-board thermal resistance         | 14.1        | °C/W |
| $\gamma_{JT}$                 | Junction-to-top characterization parameter   | 0.4         | °C/W |
| $\gamma_{JB}$                 | Junction-to-board characterization parameter | 14.0        | °C/W |
| $R_{qJC(\text{bot})}$         | Junction-to-case (bottom) thermal resistance | 4.3         | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics application note](#).

## 5.5 Electrical Characteristics

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{BIAS} = 12\text{V}$ ,  $V_{OUT} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER                               | TEST CONDITIONS                                                                              | MIN | TYP | MAX | UNIT |
|-----------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| <b>SUPPLY CURRENT (BIAS, VCC, VOUT)</b> |                                                                                              |     |     |     |      |
| $I_{SD}$                                | $V_I$ current in shutdown state (BIAS connected to $V_I$ ). Current into BIAS, CSP, CSN, SW. | 2   | 5   |     | µA   |
| $I_{SD\_BIAS}$                          | BIAS-pin current in shutdown state                                                           | 2   | 5   |     | µA   |

## 5.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{\text{BIAS}} = 12\text{V}$ ,  $V_{\text{OUT}} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER                     |                                                          | TEST CONDITIONS                                                                                                                                        | MIN   | TYP   | MAX   | UNIT             |
|-------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------------------|
| $I_{\text{SD\_VOUT}}$         |                                                          | $V_{\text{EN/UVLO}} = 0\text{V}$ , $V_{\text{OUT}} = 12\text{V}$ , $T_J = -40^\circ\text{C}$ to $125^\circ\text{C}$                                    | 0.001 |       | 0.5   | $\mu\text{A}$    |
| $I_{\text{Q\_BIAS\_FPWM}}$    |                                                          | $V_{\text{EN/UVLO}} = 2.0\text{V}$ , $V_{\text{ATRK}} = 0.667\text{V}$ , $T_J = -40^\circ\text{C}$ to $125^\circ\text{C}$                              | 1.1   |       | 1.5   | $\text{mA}$      |
| $I_{\text{Q\_BIAS\_DEM}}$     |                                                          | $V_{\text{EN/UVLO}} = 2.0\text{V}$ , $V_{\text{ATRK}} = 0.667\text{V}$ , $T_J = -40^\circ\text{C}$ to $125^\circ\text{C}$                              | 1.1   |       | 1.5   | $\text{mA}$      |
| $I_{\text{Q\_VOUT\_FPWM}}$    |                                                          | $V_{\text{EN/UVLO}} = 2.0\text{V}$ , $V_{\text{ATRK}} = 0.667\text{V}$ , $T_J = -40^\circ\text{C}$ to $125^\circ\text{C}$                              | 480   |       | 600   | $\mu\text{A}$    |
| $I_{\text{Q\_BIAS\_BYP}}$     |                                                          | $V_{\text{EN/UVLO}} = 2.0\text{V}$ , $V_{\text{OUT}} = 12\text{V}$ , $T_J = -40^\circ\text{C}$ to $125^\circ\text{C}$                                  | 1     |       | 1.5   | $\text{mA}$      |
| $I_{\text{Q\_VOUT\_BYP}}$     |                                                          | $V_{\text{EN/UVLO}} = 2.0\text{V}$ , $V_{\text{OUT}} = 12\text{V}$ , $T_J = -40^\circ\text{C}$ to $125^\circ\text{C}$ , no resistor between HO and SW. | 470   |       | 600   | $\mu\text{A}$    |
| $I_{\text{BIAS}}$             | BIAS-pin bias current                                    | $V_{\text{BIAS}} = 12\text{V}$ , $I_{\text{VCC}} = 100\text{mA}$                                                                                       | 100   |       | 110   | $\text{mA}$      |
| $I_{\text{VOUT}}$             | VOUT-pin bias current when VCC is supplied by VOUT       | $V_{\text{BIAS}} = 3.3\text{V}$ , $I_{\text{VCC}} = 100\text{mA}$                                                                                      | 100   |       | 115   | $\text{mA}$      |
| <b>VCC REGULATOR (VCC)</b>    |                                                          |                                                                                                                                                        |       |       |       |                  |
| $V_{\text{BIAS-RISING}}$      | Threshold to switch VCC supply from VOUT-pin to BIAS-pin | $V_{\text{BIAS}}$ rising                                                                                                                               | 4.25  | 4.35  | 4.45  | $\text{V}$       |
| $V_{\text{BIAS-FALLING}}$     | Threshold to switch VCC supply from BIAS-pin to VOUT-pin | $V_{\text{BIAS}}$ falling                                                                                                                              | 4.1   | 4.2   | 4.3   | $\text{V}$       |
| $V_{\text{BIAS-HYS}}$         | VCC supply threshold hysteresis                          |                                                                                                                                                        | 100   | 150   |       | $\text{mV}$      |
| $V_{\text{VCC-REG1}}$         | VCC regulation                                           | No load                                                                                                                                                | 4.75  | 5     | 5.25  | $\text{V}$       |
| $V_{\text{VCC-REG2}}$         | VCC regulation during dropout                            | $V_{\text{BIAS}} = 4.5\text{V}$ , $I_{\text{VCC}} = 110\text{mA}$                                                                                      | 4     | 4.3   |       | $\text{V}$       |
| $V_{\text{VCC-UVLO-RISING}}$  | VCC UVLO threshold                                       | VCC rising                                                                                                                                             | 3.4   | 3.5   | 3.6   | $\text{V}$       |
| $V_{\text{VCC-UVLO-FALLING}}$ | VCC UVLO threshold                                       | VCC falling                                                                                                                                            | 3.2   | 3.3   | 3.4   | $\text{V}$       |
| $V_{\text{VCC-UVLO-HYS}}$     | VCC UVLO threshold hysteresis                            | VCC falling                                                                                                                                            | 215   |       |       | $\text{mV}$      |
| $I_{\text{VCC-CL}}$           | VCC sourcing current limit                               | $V_{\text{VCC}} = 4\text{V}$                                                                                                                           | 100   |       |       | $\text{mA}$      |
| <b>ENABLE (EN/UVLO)</b>       |                                                          |                                                                                                                                                        |       |       |       |                  |
| $V_{\text{EN-RISING}}$        | Enable threshold                                         | EN rising                                                                                                                                              | 0.50  | 0.55  | 0.6   | $\text{V}$       |
| $V_{\text{EN-FALLING}}$       | Enable threshold                                         | EN falling                                                                                                                                             | 0.40  | 0.45  | 0.50  | $\text{V}$       |
| $V_{\text{EN-HYS}}$           | Enable hysteresis                                        | EN falling                                                                                                                                             | 100   |       |       | $\text{mV}$      |
| $R_{\text{EN}}$               | EN pulldown resistance                                   | $V_{\text{EN}} = 0.2\text{V}$                                                                                                                          | 30    | 37    | 50    | $\text{k}\Omega$ |
| $V_{\text{UVLO-RISING}}$      | UVLO threshold                                           | UVLO rising                                                                                                                                            | 1.05  | 1.1   | 1.15  | $\text{V}$       |
| $V_{\text{UVLO-FALLING}}$     | UVLO threshold                                           | UVLO falling                                                                                                                                           | 1.025 | 1.075 | 1.125 | $\text{V}$       |
| $V_{\text{UVLO-HYS}}$         | UVLO hysteresis                                          | UVLO falling                                                                                                                                           | 25    |       |       | $\text{mV}$      |
| $I_{\text{UVLO-HYS}}$         | UVLO pulldown hysteresis current                         | $V_{\text{UVLO}} = 0.7\text{V}$                                                                                                                        | 9     | 10    | 11    | $\mu\text{A}$    |
| $I_{\text{UVLO/EN}}$          | UVLO/EN-pin bias current                                 | $V_{\text{UVLO/EN}} = 0.3\text{V}$ , pull-down resistor = active.                                                                                      | 8     |       | 11    | $\mu\text{A}$    |
|                               |                                                          | $V_{\text{UVLO/EN}} = 0.7\text{V}$ , 10 $\mu\text{A}$ current = active.                                                                                | 9     | 10    | 11    | $\mu\text{A}$    |
|                               |                                                          | $V_{\text{UVLO/EN}} = 3.3\text{V}$                                                                                                                     | 1     |       |       | $\mu\text{A}$    |
| <b>CONFIGURATION (CFG)</b>    |                                                          |                                                                                                                                                        |       |       |       |                  |
| $R_{\text{CFG\_1}}$           | Level 1 resistance                                       |                                                                                                                                                        | 0     | 0.1   |       | $\text{k}\Omega$ |

## 5.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{\text{BIAS}} = 12\text{V}$ ,  $V_{\text{OUT}} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER            |                     | TEST CONDITIONS | MIN   | TYP  | MAX   | UNIT             |
|----------------------|---------------------|-----------------|-------|------|-------|------------------|
| $R_{\text{CFG\_2}}$  | Level 2 resistance  |                 | 0.496 | 0.51 | 0.526 | $\text{k}\Omega$ |
| $R_{\text{CFG\_3}}$  | Level 3 resistance  |                 | 1.11  | 1.15 | 1.19  | $\text{k}\Omega$ |
| $R_{\text{CFG\_4}}$  | Level 4 resistance  |                 | 1.81  | 1.9  | 1.93  | $\text{k}\Omega$ |
| $R_{\text{CFG\_5}}$  | Level 5 resistance  |                 | 2.65  | 2.7  | 2.82  | $\text{k}\Omega$ |
| $R_{\text{CFG\_6}}$  | Level 6 resistance  |                 | 3.71  | 3.8  | 3.94  | $\text{k}\Omega$ |
| $R_{\text{CFG\_7}}$  | Level 7 resistance  |                 | 4.95  | 5.1  | 5.26  | $\text{k}\Omega$ |
| $R_{\text{CFG\_8}}$  | Level 8 resistance  |                 | 6.29  | 6.5  | 6.68  | $\text{k}\Omega$ |
| $R_{\text{CFG\_9}}$  | Level 9 resistance  |                 | 8.00  | 8.3  | 8.50  | $\text{k}\Omega$ |
| $R_{\text{CFG\_10}}$ | Level 10 resistance |                 | 10.18 | 10.5 | 10.81 | $\text{k}\Omega$ |
| $R_{\text{CFG\_11}}$ | Level 11 resistance |                 | 12.90 | 13.3 | 13.70 | $\text{k}\Omega$ |
| $R_{\text{CFG\_12}}$ | Level 12 resistance |                 | 15.71 | 16.2 | 16.69 | $\text{k}\Omega$ |
| $R_{\text{CFG\_13}}$ | Level 13 resistance |                 | 19.88 | 20.5 | 21.11 | $\text{k}\Omega$ |
| $R_{\text{CFG\_14}}$ | Level 14 resistance |                 | 24.15 | 24.9 | 25.65 | $\text{k}\Omega$ |
| $R_{\text{CFG\_15}}$ | Level 15 resistance |                 | 29.20 | 30.1 | 31.00 | $\text{k}\Omega$ |
| $R_{\text{CFG\_16}}$ | Level 16 resistance |                 | 35.40 | 36.5 | 38.60 | $\text{k}\Omega$ |

### SWITCHING FREQUENCY

|                      |                              |                           |       |       |      |     |
|----------------------|------------------------------|---------------------------|-------|-------|------|-----|
| $V_{\text{RT}}$      | RT regulation                |                           | 0.7   | 0.75  | 0.8  | V   |
| $f_{\text{SW1}}$     | Switching frequency          | $R_T = 316\text{k}\Omega$ | 85    | 100   | 115  | kHz |
| $f_{\text{SW2}}$     | Switching frequency          | $R_T = 14\text{k}\Omega$  | 1980  | 2200  | 2420 | kHz |
| $t_{\text{ON-MIN}}$  | Minimum controllable on-time | $R_T = 14\text{k}\Omega$  | 14    | 20    | 50   | ns  |
| $t_{\text{OFF-MIN}}$ | Minimum forced off-time      | $R_T = 14\text{k}\Omega$  | 55    | 80    | 105  | ns  |
| $D_{\text{MAX1}}$    | Maximum duty cycle limit     | $R_T = 316\text{k}\Omega$ | 98.7% | 99.4% |      |     |
| $D_{\text{MAX2}}$    | Maximum duty cycle limit     | $R_T = 14\text{k}\Omega$  | 75%   | 87%   |      |     |

### SYNCHRONIZATION (SYNCIN)

|                                  |                                                                      |                                                                                       |                                                 |      |        |      |
|----------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|------|--------|------|
| $f_{\text{SYNC\_DET\_min}}$      | Minimum SYNCIN frequency activity detection                          | Spread Spectrum = off                                                                 | $R_T = 316\text{k}\Omega$                       | 60   |        | kHz  |
| $f_{\text{SYNC\_DET}}$           | SYNCIN frequency activity detection vs RT set switching frequency    | Spread Spectrum = off                                                                 | $R_T = 14\text{k}\Omega$ to $210\text{k}\Omega$ | -60% |        |      |
| SYNCIN activity detection cycles |                                                                      |                                                                                       |                                                 | 3    | cycles |      |
| $f_{\text{SYNC}}$                | Syncing frequency range from RT set frequency during synchronization | Frequency synchronized to ext. clock min. = $100\text{kHz}$ , max. = $2200\text{kHz}$ |                                                 |      | -50%   | 50%  |
| $V_{\text{SYNCIN\_H}}$           | SYNCIN high level input voltage                                      | SYNCIN rising                                                                         |                                                 |      | 1.19   | 5.25 |
| $V_{\text{SYNCIN\_L}}$           | SYNCIN low level input voltage                                       | SYNCIN falling                                                                        |                                                 |      | -0.3   | 0.41 |
| $I_{\text{SYNCIN}}$              | SYNCIN bias current                                                  | $\text{SYNCIN} = 3.3\text{V}$                                                         |                                                 |      | 0.01   | 1    |
|                                  | Minimum SYNCIN pullup / pulldown pulse width                         |                                                                                       |                                                 |      | 135    | ns   |

### VOUT PROGRAMMING (ATRK/DTRK, I2C)

|                       |                                                    |                                                        |       |    |       |   |
|-----------------------|----------------------------------------------------|--------------------------------------------------------|-------|----|-------|---|
| $V_{\text{OUT\_I2C}}$ | V <sub>OUT</sub> regulation when programmed by I2C | $V_{\text{OUT}[5:0]} = 0b000000$ , $V_I = 4.5\text{V}$ | 5.88  | 6  | 6.16  | V |
|                       |                                                    | $V_{\text{OUT}[5:0]} = 0b000110$ , $V_I = 10\text{V}$  | 11.82 | 12 | 12.18 | V |
|                       |                                                    | $V_{\text{OUT}[5:0]} = 0b010010$                       | 23.64 | 24 | 24.36 | V |
|                       |                                                    | $V_{\text{OUT}[5:0]} = 0b101010$                       | 47.28 | 48 | 48.72 | V |
|                       |                                                    | $V_{\text{OUT}[5:0]} = 0b110110$                       | 59.10 | 60 | 60.90 | V |

## 5.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{\text{BIAS}} = 12\text{V}$ ,  $V_{\text{OUT}} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER                       |                                                                       | TEST CONDITIONS                                                          | MIN                                     | TYP  | MAX    | UNIT          |
|---------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------|------|--------|---------------|
| $V_{\text{OUT\_REG}}$           | $V_{\text{OUT}}$ regulation with ATRK voltage                         | ATRK = 0.2V, $V_I = 4.5\text{V}$                                         | 5.88                                    | 6    | 6.12   | V             |
|                                 |                                                                       | ATRK = 0.4V, $V_I = 10\text{V}$                                          | 11.82                                   | 12   | 12.18  | V             |
|                                 |                                                                       | ATRK = 0.8V                                                              | 23.64                                   | 24   | 24.36  | V             |
|                                 |                                                                       | ATRK = 1.6V                                                              | 47.28                                   | 48   | 48.72  | V             |
|                                 |                                                                       | ATRK = 2V                                                                | 59.10                                   | 60   | 60.90  | V             |
| $G_{\text{DTRK}}$               | Conversion ratio of DTRK duty cycle to $V_{\text{ATRK}}$              | $f_{\text{DTRK}} = 100\text{kHz}$ , $440\text{kHz}$                      | 25                                      |      | mV / % |               |
|                                 | DTRK duty cycle range                                                 |                                                                          | 8%                                      |      | 80%    |               |
| $V_{\text{ATRK}}$               | ATRK voltage for given DTRK duty cycle                                | $f_{\text{DTRK}} = 100\text{kHz}$ , DC = 8%                              | 0.19                                    | 0.2  | 0.21   | V             |
|                                 |                                                                       | $f_{\text{DTRK}} = 100\text{kHz}$ , DC = 40%                             | 0.98                                    | 1    | 1.02   | V             |
|                                 |                                                                       | $f_{\text{DTRK}} = 100\text{kHz}$ , DC = 80%                             | 1.98                                    | 2    | 2.02   | V             |
|                                 |                                                                       | $f_{\text{DTRK}} = 440\text{kHz}$ , DC = 8%                              | 0.188                                   | 0.2  | 0.212  | V             |
|                                 |                                                                       | $f_{\text{DTRK}} = 440\text{kHz}$ , DC = 40%                             | 0.98                                    | 1    | 1.02   | V             |
|                                 |                                                                       | $f_{\text{DTRK}} = 440\text{kHz}$ , DC = 80%                             | 1.98                                    | 2    | 2.02   | V             |
| $V_{\text{DTRK\_H}}$            | DTRK high level input voltage                                         | DTRK rising                                                              | 1.19                                    | 5.25 |        | V             |
| $V_{\text{DTRK\_L}}$            | DTRK low level input voltage                                          | DTRK falling                                                             | -0.3                                    | 0.41 |        | V             |
| $I_{\text{ATRK}}$               | Source current when activated through CFG                             |                                                                          | 19.8                                    | 20   | 20.2   | $\mu\text{A}$ |
| $I_{\text{ATRK/DTRK}}$          | ATRK/DTRK-pin bias current                                            | 20 $\mu\text{A}$ current is disabled, $V_{\text{ATRK/DTRK}} = 2\text{V}$ | 0.01                                    |      | 1      | $\mu\text{A}$ |
|                                 | Minimum DTRK pullup / pulldown pulse width                            |                                                                          | 25                                      |      | ns     |               |
| $V_{\text{OUT\_SLEW}}$          | $V_{\text{OUT}}$ slew rate when $V_{\text{OUT}}$ is programmed by I2C | $V_{\text{OUT\_SLEW}} = 0b000$                                           | $V_{\text{OUT}}$ rising / falling by 1V | 0    |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b001$                                           |                                         | 100  |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b010$                                           |                                         | 200  |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b011$                                           |                                         | 400  |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b100$                                           |                                         | 800  |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b101$                                           |                                         | 1600 |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b110$                                           |                                         | 3200 |        | $\mu\text{s}$ |
|                                 |                                                                       | $V_{\text{OUT\_SLEW}} = 0b111$                                           |                                         | 6400 |        | $\mu\text{s}$ |
| <b>SOFT START (SS)</b>          |                                                                       |                                                                          |                                         |      |        |               |
| $I_{\text{SS}}$                 | Soft-start current                                                    |                                                                          | 42.5                                    | 50   | 57.5   | $\mu\text{A}$ |
| $V_{\text{SS\_DONE}}$           | Soft-start done threshold                                             |                                                                          | 2.15                                    | 2.2  | 2.25   | V             |
| $R_{\text{SS}}$                 | SS pulldown switch $R_{\text{DS}ON}$                                  |                                                                          | 26                                      |      | 70     | $\Omega$      |
| $V_{\text{SS\_DIS}}$            | SS discharge detection threshold                                      |                                                                          | 20                                      | 45   | 70     | mV            |
| <b>CURRENT SENSE (CSP, CSN)</b> |                                                                       |                                                                          |                                         |      |        |               |
| $A_{\text{CS}}$                 | Current sense amplifier gain                                          | $V_{\text{CSP}} = 2.5\text{V}$                                           | 10                                      |      | V/V    |               |
| $V_{\text{CLTH}}$               | Positive peak current limit threshold                                 | Referenced to CS input                                                   | 54                                      | 60   | 66     | mV            |
| $V_{\text{NCLTH}}$              | Negative peak current limit threshold                                 | Referenced to CS input, FPWM mode                                        | -34                                     | -28  | -22    | mV            |
| $V_{\text{ICL}}$                | Input current limit                                                   | Referenced to CS input                                                   | 65                                      | 72   | 80     | mV            |

## 5.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{\text{BIAS}} = 12\text{V}$ ,  $V_{\text{OUT}} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER                     |                                                               | TEST CONDITIONS                                                                                        | MIN | TYP  | MAX | UNIT          |
|-------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|---------------|
| $\Delta V_{\text{ICL\_CLTH}}$ | Delta voltage between ICL and positive peak current threshold |                                                                                                        | 6   | 12   |     | mV            |
|                               | Peak current limit trip delay                                 |                                                                                                        |     | 100  |     | ns            |
| $V_{\text{ZCD}}$              | ZCD threshold (CSP – CSN)                                     | CS input falling, $f_{\text{SW}} = 100\text{kHz}$ , DEM                                                | 0   | 3    | 6   | mV            |
| $V_{\text{ZCD}}$              | ZCD threshold (CSP – CSN)                                     | CS input falling, $f_{\text{SW}} = 100\text{kHz}$ , DEM, $T_J = 0^\circ\text{C}$ to $85^\circ\text{C}$ | 0   | 3    | 5   | mV            |
| $V_{\text{ZCD\_BYP}}$         | ZCD threshold in bypass mode (CSP – CSN)                      |                                                                                                        | -6  | -2.5 | 0   | mV            |
| $V_{\text{SLOPE}}$            | Peak slope compensation amplitude                             | Referenced to CS input, $f_{\text{SW}} = 100\text{kHz}$                                                | 40  | 48   | 55  | mV            |
| $I_{\text{CSN}}$              | CSN current                                                   | Device in Standby state, $V_I = V_{\text{BIAS}} = V_{\text{OUT}} = 12\text{V}$                         |     |      | 1.2 | $\mu\text{A}$ |
| $I_{\text{CSP}}$              | CSP current                                                   |                                                                                                        |     | 150  | 170 | $\mu\text{A}$ |

### CURRENT MONITOR / LIMITER WITH DELAY (IMON/ILIM)

|                              |                              |                                               |       |       |       |                         |
|------------------------------|------------------------------|-----------------------------------------------|-------|-------|-------|-------------------------|
| $G_{\text{IMON}}$            | Transconductance Gain        |                                               | 0.320 | 0.333 | 0.346 | $\mu\text{A}/\text{mV}$ |
| $I_{\text{OFFSET}}$          | Offset current               |                                               | 3     | 4     | 5     | $\mu\text{A}$           |
| $V_{\text{ILIM}}$            | ILIM regulation target       |                                               | 0.93  | 1     | 1.07  | V                       |
| $V_{\text{ILIM\_th}}$        | ILIM activation threshold    |                                               | 0.95  | 1     | 1.05  | V                       |
| $V_{\text{ILIM\_reset}}$     | DLY reset threshold          | ILIM falling, referenced to $V_{\text{ILIM}}$ | 85%   | 88%   | 91%   |                         |
| $I_{\text{DLY}}$             | DLY sourcing/sinking current |                                               | 4     | 5     | 6     | $\mu\text{A}$           |
| $V_{\text{DLY\_peak\_rise}}$ |                              | $V_{\text{DLY}}$ rising                       | 2.45  | 2.6   | 2.75  | V                       |
| $V_{\text{DLY\_peak\_fall}}$ |                              | $V_{\text{DLY}}$ falling                      | 2.25  | 2.4   | 2.55  | V                       |
| $V_{\text{DLY\_valley}}$     |                              |                                               |       | 0.2   |       | V                       |

### ERROR AMPLIFIER (COMP)

|                          |                                            |                                                                 |      |      |      |               |
|--------------------------|--------------------------------------------|-----------------------------------------------------------------|------|------|------|---------------|
| $G_m$                    | Transconductance                           |                                                                 | 700  | 1000 | 1300 | $\mu\text{S}$ |
| $A_{\text{COMP-PWM}}$    | COMP-to-PWM gain                           |                                                                 |      | 1    |      | V/V           |
| $V_{\text{COMP-MAX}}$    | COMP maximum clamp voltage                 | COMP rising                                                     | 2.3  | 2.6  | 2.9  | V             |
| $V_{\text{COMP-MIN}}$    | COMP minimum clamp voltage, active in DEM  | COMP falling                                                    | 0.38 | 0.48 | 0.55 | V             |
|                          | COMP minimum clamp voltage, active in FPWM | COMP falling                                                    | 0.13 | 0.16 | 0.19 | V             |
| $V_{\text{COMP-offset}}$ | Offset in respect to min clamp             | COMP falling                                                    | 0.01 | 0.03 | 0.06 | V             |
| $I_{\text{SOURCE-MAX}}$  | Maximum COMP sourcing current              | $V_{\text{COMP}} = 1\text{V}$ , $V_{\text{ATRK}} = 2\text{V}$   | 100  |      |      | $\mu\text{A}$ |
| $I_{\text{SINK-MAX}}$    | Maximum COMP sinking current               | $V_{\text{COMP}} = 1\text{V}$ , $V_{\text{ATRK}} = 0.5\text{V}$ | 40   |      |      | $\mu\text{A}$ |

### OPERATION MODES

|                      |                       |             |  |      |      |               |
|----------------------|-----------------------|-------------|--|------|------|---------------|
| $V_{\text{MODE\_H}}$ | MODE-pin high level   | FPWM        |  | 1.19 | 5.25 | V             |
| $V_{\text{MODE\_L}}$ | MODE-pin low level    | DEM         |  | -0.3 | 0.41 | V             |
| $I_{\text{MODE}}$    | MODE-pin bias current | MODE = 3.3V |  | 0.01 | 1    | $\mu\text{A}$ |

### OVERVOLTAGE AND UNDERRVOLTAGE MONITOR

|                         |                       |                                                                    |                                                                   |      |      |    |
|-------------------------|-----------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|------|------|----|
| $V_{\text{OVP-H}}$      | Overvoltage threshold | $V_{\text{OUT}}$ rising (referenced to error amplifier reference)  | 108%                                                              | 110% | 112% |    |
| $V_{\text{OVP-L}}$      | Overvoltage threshold | $V_{\text{OUT}}$ falling (referenced to error amplifier reference) | 101%                                                              | 103% | 105% |    |
| $V_{\text{OVP\_max-H}}$ | Overvoltage threshold | 64V                                                                |                                                                   | 63   | 64   | 65 |
|                         |                       | 50V                                                                | $V_{\text{OUT}}$ rising (referenced to error amplifier reference) | 49   | 50   | 51 |
|                         |                       | 35V                                                                |                                                                   | 34   | 35   | 36 |
|                         |                       | 28.5V                                                              |                                                                   | 27   | 28.5 | 30 |

## 5.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{\text{BIAS}} = 12\text{V}$ ,  $V_{\text{OUT}} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER                             |                                                                | TEST CONDITIONS                                                           | MIN  | TYP  | MAX  | UNIT             |
|---------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------------------|
| $V_{\text{OVP\_max-L}}$               | Overvoltage threshold                                          | $V_{\text{OUT}}$ falling (referenced to error amplifier reference)        | 62   | 63   | 64   | V                |
|                                       |                                                                |                                                                           | 48   | 49   | 50   | V                |
|                                       |                                                                |                                                                           | 33   | 34   | 35   | V                |
|                                       |                                                                |                                                                           | 26   | 27.5 | 29   | V                |
| $V_{\text{UVP-H}}$                    | Undervoltage threshold                                         | $V_{\text{OUT}}$ rising (referenced to error amplifier reference)         | 91%  | 93%  | 95%  |                  |
| $V_{\text{UVP-L}}$                    | Undervoltage threshold                                         | $V_{\text{OUT}}$ falling (referenced to error amplifier reference)        | 88%  | 90%  | 92%  |                  |
| $R_{\text{nFAULT}}$                   | nFAULT pulldown switch $R_{\text{DSON}}$                       | 1mA sinking                                                               |      | 90   | 180  | $\Omega$         |
|                                       | Minimum BIAS for valid nFAULT                                  | $R_{\text{S5V}} = 7.81\text{k}\Omega$ , $V_{\text{nFAULT}} < 0.4\text{V}$ | 2    |      |      | V                |
| <b>MOSFET DRIVER (HB, HO, SW, LO)</b> |                                                                |                                                                           |      |      |      |                  |
|                                       | High-state on resistance (HO driver)                           | 100mA sinking, HB – SW = 5V                                               | 1.1  | 2    |      | $\Omega$         |
|                                       | Low-state on resistance (HO driver)                            | 100mA sourcing, HB – SW = 5V                                              | 0.6  | 1.2  |      | $\Omega$         |
|                                       | High-state on resistance (LO driver)                           | 100mA sinking, VCC = 5V                                                   | 1.1  | 2    |      | $\Omega$         |
|                                       | Low-state on resistance (LO driver)                            | 100mA sourcing, VCC = 5V                                                  | 0.7  | 1.4  |      | $\Omega$         |
| $V_{\text{HB-UVLO}}$                  | HB-SW UVLO threshold                                           | HB – SW rising                                                            | 2.85 | 3.05 | 3.25 | V                |
| $V_{\text{HB-UVLO}}$                  | HB-SW UVLO threshold                                           | HB – SW falling                                                           | 2.6  | 2.8  | 3    | V                |
| $V_{\text{HB-HYS}}$                   | HB-SW UVLO threshold hysteresis                                |                                                                           |      | 250  |      | mV               |
| $I_{\text{HB-SLEEP}}$                 | HB quiescent current in bypass                                 | HB – SW = 5V                                                              |      | 8    | 15   | $\mu\text{A}$    |
| $I_{\text{CP}}$                       | HB charge pump current available at HB-pin                     | BIAS = 4.5V, VOUT = 6V                                                    | 55   | 75   | 100  | $\mu\text{A}$    |
| <b>DEAD TIME CONTROL</b>              |                                                                |                                                                           |      |      |      |                  |
| DT1                                   | HO off to LO on and LO off to HO on dead time                  | DEAD_TIME[2:0] = 0b000                                                    | 7    | 14   | 30   | ns               |
| DT2                                   |                                                                | DEAD_TIME[2:0] = 0b001                                                    | 17   | 30   | 50   | ns               |
| DT3                                   |                                                                | DEAD_TIME[2:0] = 0b010                                                    | 32   | 50   | 75   | ns               |
| DT4                                   |                                                                | DEAD_TIME[2:0] = 0b011                                                    | 50   | 75   | 110  | ns               |
| DT5                                   |                                                                | DEAD_TIME[2:0] = 0b100                                                    | 68   | 100  | 140  | ns               |
| DT6                                   |                                                                | DEAD_TIME[2:0] = 0b101                                                    | 85   | 125  | 180  | ns               |
| DT7                                   |                                                                | DEAD_TIME[2:0] = 0b110                                                    | 105  | 150  | 215  | ns               |
| DT8                                   |                                                                | DEAD_TIME[2:0] = 0b111                                                    | 135  | 200  | 285  | ns               |
| <b>THERMAL SHUTDOWN (TSD)</b>         |                                                                |                                                                           |      |      |      |                  |
| $T_{\text{TSD-RISING}}$               | Thermal shutdown threshold                                     | Temperature rising                                                        |      | 175  |      | $^\circ\text{C}$ |
| $T_{\text{TSD-HYS}}$                  | Thermal shutdown hysteresis                                    |                                                                           |      | 15   |      | $^\circ\text{C}$ |
| $T_{\text{SDW}}$                      | Thermal shutdown warning in respect to $T_{\text{TSD-RISING}}$ | Temperature rising                                                        | 60   | 70   | 80   | $^\circ\text{C}$ |
|                                       |                                                                |                                                                           | 40   | 50   | 60   | $^\circ\text{C}$ |
|                                       |                                                                |                                                                           | 25   | 35   | 45   | $^\circ\text{C}$ |
|                                       |                                                                |                                                                           | 10   | 20   | 30   | $^\circ\text{C}$ |
| <b>TIMINGS</b>                        |                                                                |                                                                           |      |      |      |                  |
| STANDBY <sub>timer</sub>              | STANDBY timer                                                  |                                                                           | 130  | 150  | 170  | $\mu\text{s}$    |
| $V_{\text{T+}}$                       | Positive-going threshold voltage                               | SDA, SCL                                                                  |      | 0.9  | 1.4  | V                |
| $V_{\text{T-}}$                       | Negative-going threshold voltage                               | SDA, SCL                                                                  |      | 0.8  | 1.3  | V                |

## 5.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J = 25^\circ\text{C}$ . Minimum and maximum limits apply over  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$ . Unless otherwise stated,  $V_I = V_{\text{BIAS}} = 12\text{V}$ ,  $V_{\text{OUT}} = 24\text{V}$ ,  $R_T = 14\text{k}\Omega$

| PARAMETER            |                       | TEST CONDITIONS               | MIN | TYP  | MAX | UNIT |
|----------------------|-----------------------|-------------------------------|-----|------|-----|------|
| $V_{\text{OL\_SDA}}$ | SDA logic level low   | $I_{\text{OL}} = 3\text{mA}$  |     | 0.15 | 0.4 | V    |
| $I_{\text{OL\_SDA}}$ | SDA pull-down current | $V_{\text{OL}} = 0.4\text{V}$ |     | 12   |     | mA   |

## 5.6 Timing Requirements

Over operating junction temperature range and recommended supply voltage range (unless otherwise noted)

|                                 |                                                          |                                                                                                                              | MIN                             | NOM  | MAX | UNIT          |
|---------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|-----|---------------|
| <b>OVERALL DEVICE FEATURES</b>  |                                                          |                                                                                                                              |                                 |      |     |               |
|                                 | Minimum time low EN toggle                               | time measured from EN toggle from H to L and from L to H                                                                     | 1                               |      |     | $\mu\text{s}$ |
|                                 | Minimum time for I <sup>2</sup> C interface to be ready. | time from UVLO/EN $> V_{\text{EN-RISING}}$ to I <sup>2</sup> C interface to accept commands. $C_{\text{VCC}} = 5\mu\text{F}$ |                                 | 1    | 2   | ms            |
| <b>I<sup>2</sup>C INTERFACE</b> |                                                          |                                                                                                                              |                                 |      |     |               |
| $f_{\text{SCL}}$                | SCL clock frequency                                      | Standard mode                                                                                                                | 0                               | 100  |     | kHz           |
|                                 |                                                          | Fast mode                                                                                                                    | 0                               | 400  |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0                               | 1000 |     |               |
| $t_{\text{LOW}}$                | LOW period of the SCL clock                              | Standard mode                                                                                                                | 4.7                             |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 1.3                             |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0.5                             |      |     |               |
| $t_{\text{HIGH}}$               | HIGH period of the SCL clock                             | Standard mode                                                                                                                | 4.0                             |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 0.6                             |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0.26                            |      |     |               |
| $t_{\text{BUF}}$                | Bus free time between a STOP and a START condition       | Standard mode                                                                                                                | 4.7                             |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 1.3                             |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0.5                             |      |     |               |
| $t_{\text{SU:STA}}$             | Set-up time for a repeated START condition               | Standard mode                                                                                                                | 4.7                             |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 0.6                             |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0.26                            |      |     |               |
| $t_{\text{HD:STA}}$             | Hold time (repeated) START condition                     | Standard mode                                                                                                                | 4.0                             |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 0.6                             |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0.26                            |      |     |               |
| $t_{\text{HD:DAT}}$             | Data hold time                                           | Standard mode                                                                                                                | 0                               |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 0                               |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0                               |      |     |               |
| $t_{\text{SU:DAT}}$             | Data setup time                                          | Fast mode                                                                                                                    | 100                             |      |     | ns            |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 50                              |      |     |               |
| $t_r$                           | Rise time of both SDA and SCL signals                    | Standard mode                                                                                                                |                                 | 1000 |     | ns            |
|                                 |                                                          | Fast mode                                                                                                                    | 20                              | 300  |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           |                                 | 20   |     |               |
| $t_f$                           | Fall time of both SDA and SCL signals                    | Standard mode                                                                                                                |                                 | 300  |     | ns            |
|                                 |                                                          | Fast mode                                                                                                                    | $20 \times V_{\text{DD}} / 5.5$ | 300  |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | $20 \times V_{\text{DD}} / 5.5$ | 120  |     |               |
| $t_{\text{SU:STO}}$             | Set-up time for STOP condition                           | Standard mode                                                                                                                | 4.0                             |      |     | $\mu\text{s}$ |
|                                 |                                                          | Fast mode                                                                                                                    | 0.6                             |      |     |               |
|                                 |                                                          | Fast mode plus (1)                                                                                                           | 0.26                            |      |     |               |

## 5.6 Timing Requirements (continued)

Over operating junction temperature range and recommended supply voltage range (unless otherwise noted)

|              |                                   |                               | MIN | NOM | MAX  | UNIT    |
|--------------|-----------------------------------|-------------------------------|-----|-----|------|---------|
| $t_{VD:DAT}$ | Data valid time                   | Standard mode                 |     |     | 3.45 | $\mu s$ |
|              |                                   | Fast mode                     |     |     | 0.9  |         |
|              |                                   | Fast mode plus <sup>(1)</sup> |     |     | 0.45 |         |
| $t_{VD:ACK}$ | Data valid acknowledge time       | Standard mode                 |     |     | 3.45 | $\mu s$ |
|              |                                   | Fast mode                     |     |     | 0.9  |         |
|              |                                   | Fast mode plus <sup>(1)</sup> |     |     | 0.45 |         |
| $C_b$        | Capacitive load for each bus line | Standard mode                 |     |     | 400  | $pF$    |
|              |                                   | Fast mode                     |     |     | 400  |         |

(1) Fast mode plus is supported but not fully compliant with I<sup>2</sup>C standard

## 5.7 Typical Characteristics

The following conditions apply (unless otherwise noted):  $T_J = 25^\circ\text{C}$ ;  $V_{\text{BIAS}} = 12\text{V}$



Figure 5-1. Switching Frequency Versus RT Resistance



Figure 5-2. Switching Frequency (100kHz, RT = 316kΩ) vs Temperature



Figure 5-3. Switching Frequency (2200kHz, RT = 14kΩ) vs Temperature



Figure 5-4. BIAS-pin Current vs BIAS-pin Voltage during shutdown



Figure 5-5. BIAS-pin Current vs BIAS-pin Voltage (Active, DEM)



Figure 5-6. BIAS-pin Current vs BIAS-pin Voltage (Active, FPWM)

## 5.7 Typical Characteristics (continued)

The following conditions apply (unless otherwise noted):  $T_J = 25^\circ\text{C}$ ;  $V_{\text{BIAS}} = 12\text{V}$



Figure 5-7. Peak Current Limit Threshold  $V_{\text{CLTH}}$  vs Temperature



Figure 5-8. Maximum Duty Cycle vs Switching Frequency



Figure 5-9. Dead Time Switch Node Rising vs Temperature



Figure 5-10. Dead Time Switch Node Falling vs Temperature



Figure 5-11. Soft-start Current vs Temperature



Figure 5-12. Undervoltage Lockout (UVLO) vs Temperature

## 5.7 Typical Characteristics (continued)

The following conditions apply (unless otherwise noted):  $T_J = 25^\circ\text{C}$ ;  $V_{\text{BIAS}} = 12\text{V}$



Figure 5-13. UVLO/EN-pin Current vs Temperature



Figure 5-14. Average Current Limit Regulation Voltage vs Temperature



Figure 5-15. Minimum  $t_{\text{ON}}$  and  $t_{\text{OFF}}$  Time vs Switching Frequency



Figure 5-16. ATRK-pin Current vs Temperature



Spread Spectrum = off

Figure 5-17. Synchronization Switching Frequency (SYNCIN) vs RT-pin Set Switching Frequency

## 6 Detailed Description

### 6.1 Overview

The LM51261A-Q1 is a wide input range boost controller. The device provides a regulated output voltage if the input voltage is equal or lower than the adjusted output voltage. The I2C interface offers the user a simple and robust selection of the device functionality.

The operation modes DEM (Diode Emulation Mode) and FPWM (Forced Pulse Width Modulation) are on-the-fly pin-selectable and can be programmed by I2C during operation. The peak current mode control operates with fixed switching frequency set by the RT-pin. Through the activation of the dual random spread spectrum operation, EMI mitigation is achievable at any time of the design process.

The integrated average current monitor helps to monitor or limit the input current. The output voltage can be dynamically adjusted during operation (dynamic voltage scaling and envelope tracking). Adjusting  $V_{OUT}$  is possible by I2C programming, changing the analog reference voltage of the ATRK/DTRK-pin or with a PWM input signal on the ATRK/DTRK pin.

The internal wide input LDOs provide a robust supply of the device functionality under different input and output voltage conditions. Due to the high drive capability and the automatic and headroom depended voltage selection ( $V_{BIAS}$  or  $V_{OUT}$ ), the power losses are kept at a minimum. Connect the separate BIAS-pin to  $V_I$ ,  $V_{OUT}$  or an external supply to further reduce power losses in the device. At all times, the internal supply voltage is monitored to avoid undefined failure handling.

The device integrates a half bridge N-channel MOSFET driver. The gate driver circuit has a high driving capability to drive a wide range of MOSFETs. The gate driver features an integrated high voltage low dropout bootstrap diode. The internal bootstrap circuit has a protection against an overvoltage that is injected by negative spikes and an undervoltage lockout protection to avoid a linear operation of the external power FET. An integrated charge pump enables 100% duty cycle operation in BYPASS mode.

The built-in protection features provide a safe operation under different fault conditions. There is a  $V_I$  undervoltage lockout protection to avoid brownout situations. Brownout is avoided under different designs because the input UVLO threshold and hysteresis is configured through an external feedback divider. The device also incorporates an output overvoltage protection. The selectable hiccup overcurrent protection avoids excessive short circuit currents by using the internal cycle-by-cycle peak current protection. Due to the integrated thermal shutdown, the device is protected against thermal damage caused by an overload condition of the internal VCC regulators. All output-related fault events are monitored and indicated at the open-drain nFAULT-pin.

## 6.2 Functional Block Diagram



Figure 6-1. Functional Block Diagram

## 6.3 Feature Description

### 6.3.1 Device Configuration (CFG-pin)

The CFG-pin defines the I2C address and the ATRK/DTRK-pin 20 $\mu$ A current. The levels shown in [Table 6-1](#) are selected by the specified resistors in the [Specifications](#) section. When  $V_{OUT}$  is programmed with a resistor turn the 20 $\mu$ A ATRK-pin current on, for voltage tracking turn the ATRK-pin current off.

**Table 6-1. CFG-pin Settings**

| Level | I2C Address | 20 $\mu$ A ATRK Current |
|-------|-------------|-------------------------|
| 1     | 1100000     | on                      |
| 2     | 1100001     | on                      |
| 3     | 1100010     | on                      |
| 4     | 1100011     | on                      |
| 5     | 1100100     | on                      |
| 6     | 1100101     | on                      |
| 7     | 1100110     | on                      |
| 8     | 1100111     | on                      |
| 9     | 1100000     | off                     |
| 10    | 1100001     | off                     |
| 11    | 1100010     | off                     |
| 12    | 1100011     | off                     |
| 13    | 1100100     | off                     |
| 14    | 1100101     | off                     |
| 15    | 1100110     | off                     |
| 16    | 1100111     | off                     |

### 6.3.2 Device Enable/Disable (UVLO/EN)

During shutdown the UVLO/EN-pin is pulled low by the internal resistor  $R_{EN}$ . When  $V_{UVLO/EN}$  rises above  $V_{EN-RISING}$ ,  $R_{EN}$  is disabled and the  $I_{UVLO/EN}$  (typically 10 $\mu$ A) current source is enabled to provide the UVLO functionality. The device boots up, reads the configuration and enters STANDBY state (see [Functional State Diagram](#)). When  $V_{UVLO/EN}$  rises above  $V_{UVLO-RISING}$  the  $I_{UVLO/EN}$  current source is disabled and the device enters START state executing the soft-start ramping up  $V_{OUT}$  in DEM operation. A hysteresis  $V_{EN-HYS}$  and  $V_{UVLO-HYS}$  is implemented. Select the external UVLO resistor voltage divider ( $R_{UVLOT}$  and  $R_{UVLOB}$ ) according to [Equation 1](#) and [Equation 2](#).

$$R_{UVLOT} = \frac{\left( V_{ON} - \frac{V_{UVLO-RISING}}{V_{UVLO-FALLING}} \times V_{OFF} \right)}{I_{UVLO-HYS}} \quad (1)$$

$$R_{UVLOB} = \frac{V_{UVLO-FALLING} \times R_{UVLOT}}{V_{OFF} - V_{UVLO-FALLING}} \quad (2)$$

The UVLO/EN-pin can be overwritten by I2C programming. The UVLO-bit selects if the UVLO/EN-pin voltage is used to enter START state and the device starts switching or if the device enters START state when UVLO is set to "1".

A UVLO capacitor ( $C_{UVLO}$ ) is required in case  $V_I$  drops below  $V_{OFF}$  momentarily during startup or a load transient at low  $V_I$ . If the required UVLO capacitor is large, an additional series UVLO resistor ( $R_{UVLOS}$ ) can be used to quickly raise the voltage at the UVLO-pin when  $I_{UVLO-HYS}$  is disabled.

The UVLO/EN-pin voltage is not allowed to exceed the BIAS-pin voltage +0.3V (see [Absolute Maximum Ratings](#)) as the ESD-diode between UVLO/EN-pin and BIAS-pin gets conducting. However a higher voltage up to

42V (Recommended Operating Conditions) can be applied at the UVLO/EN-pin when the current is limited to maximum 100 $\mu$ A with a series resistor.



Figure 6-2. Functional Block Diagram UVLO and EN

### 6.3.3 Dual Device Operation

For 3-phase operation the LM51261A-Q1 device (secondary) can be stacked in combination with the LM51251A-Q1 device (primary). For dual device configuration the phase shift between the phases is set by I2C programming. The primary device (LM51251A-Q1) switching frequency can be synchronized to an external clock applied at the primary device SYNCIN-pin (see [Switching Frequency and Synchronization \(SYNCIN\)](#)). The primary device sets the switching frequency and communicates the operation mode via the SYNCOUT-pin to the secondary device.

The SINGLE\_DUAL-bit selects following settings:

- Single Device: The device is used standalone using the internal oscillator.
- Single Device ext. The device is used standalone using the internal clock and synchronizes to an external clock if clock:
- SYNCIN: Defines if the clock syncing function at the SYNCIN-pin is active (on) or disabled (off). The device is only syncing to an external clock applied to the SYNCIN-pin when SYNCIN is active.
- Clock Dithering: In case the internal oscillator is used the clock dithering is selected by the SPREAD\_SPECTRUM-bit setting. When external clock is selected the clock dithering function is disabled ignoring the SPREAD\_SPECTRUM-bit setting.

Table 6-2. Primary to Secondary device communication

| Pin    | Primary SYNCIN = off | Primary SYNCIN = on                                                                               | Secondary                                                                              |
|--------|----------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| SYNCIN | Disabled             | High: Use internal oscillator.<br>Pulse: Sync to external clock.<br>Low: Use internal oscillator. | High: Bypass mode.<br>Pulse: Operation as defined by MODE-pin.<br>Low: Stop switching. |

Table 6-2. Primary to Secondary device communication (continued)

| Pin     | Primary SYNCIN = off                                                                                                                               | Primary SYNCIN = on                                                                                                                                | Secondary |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| SYNCOUT | High: Communicate bypass mode to secondary device.<br>Pulse: Communicate normal operation.<br>Low: Communicate stop switching to secondary device. | High: Communicate bypass mode to secondary device.<br>Pulse: Communicate normal operation.<br>Low: Communicate stop switching to secondary device. | Disabled  |



Figure 6-3. 2 Devices 3-phase Operation



Figure 6-4. 3-Phase Configuration



Figure 6-5. Typical Application 3-phase Operation

### 6.3.4 Switching Frequency and Synchronization (SYNCIN)

The switching frequency of 100kHz to 2.2MHz is set by the RT resistor connected between the RT-pin and AGND. The RT resistor is selected between 14kΩ and 316kΩ according to [Equation 4](#). If configured to use an external clock the device uses the RT-pin to set the internal oscillator and synchronizes the switching frequency within  $\pm 50\%$  to an external clock applied at the SYNCIN-pin. The external clock must be within the SYNCIN frequency activity detection range  $f_{SYNC\_DET}$  and  $f_{SYNC\_DET\_min}$  to be detected. The internal clock is synchronized at the rising edge of the external clock signal applied at the SYNCIN-pin. The Spread Spectrum setting is ignored when external clock synchronization is selected and clock dithering is disabled.

The device always starts with the internal clock and starts synchronizing to an applied external clock during the START and the ACTIVE state (see [Functional State Diagram](#)). The device synchronizes to the external clock as soon as the clock is applied and switches back to the internal clock in case the external clock stops.

$$f_{SW} = \frac{1}{R_{RT} \times s} + 18ns \quad (3)$$

$$R_{RT} = \left( \frac{1}{f_{SW}} - 18ns \right) \times 31.5 \frac{G\Omega}{s} \quad (4)$$



Figure 6-6. Clock Synchronization

### 6.3.5 Dual Random Spread Spectrum (DRSS)

The device provides a digital spread spectrum, which reduces the EMI of the power supply over a wide frequency range. Enable the spread spectrum by the I2C selectable SPREAD\_SPECTRUM-bit setting. When the spread spectrum is enabled, the internal modulator dithers the internal clock. When the device is configured to use an external clock applied at the SYNCIN-pin, the internal spread spectrum is disabled. DRSS combines a low frequency triangular modulation profile with a high frequency cycle-by-cycle random modulation profile. The low frequency triangular modulation improves performance in lower radio frequency bands (for example AM band), while the high frequency random modulation improves performance in higher radio frequency bands (for example FM band). In addition, the frequency of the triangular modulation is further modulated randomly to reduce the likelihood of any audible tones. To minimize output voltage ripple caused by spread spectrum, duty cycle is modified on a cycle-by-cycle basis to maintain a nearly constant duty cycle when dithering is enabled.



Figure 6-7. Dual Random Spread Spectrum

### 6.3.6 Operation Modes (BYPASS, DEM, FPWM)

The device supports bypass mode, forced PWM (FPWM) and diode emulation mode (DEM) operation. The mode can be changed on the fly and is set by the MODE-pin or by I2C programming (OPERATION\_MODE bit). Bypass mode is automatically activated for  $V_{OUT} < V_I$ . The device operation mode is set to DEM for  $V_{MODE} < 0.4V$  and to FPWM for  $V_{MODE} > 1.2V$ .

**Table 6-3. Mode-Pin Settings**

| Operation Mode | MODE-pin          |
|----------------|-------------------|
| DEM            | $V_{MODE} < 0.4V$ |
| FPWM           | $V_{MODE} > 1.2V$ |

In Diode Emulation Mode (DEM) current flow from  $V_{OUT}$  to  $V_I$  is prevented. The SW-pin voltage is monitored during the high-side on time and the high-side switch is turned off when the voltage falls below the zero current detection threshold  $V_{ZCD}$ . The device works in Discontinuous Conduction Mode (DCM) for light load and finally skips pulses, which improves light load efficiency. In DEM operation when COMP falls below typically 460mV the controller starts skipping pulses. Calculate the skip entry point for the input current with formula [Equation 5](#) and for the output current with formula [Equation 6](#).

$$I_{I\_skip} = \frac{1.5\mu \times \frac{V_I}{L}}{0.48 \times \frac{f_{SW}}{40K} + 250\mu \times R_{SNS} \times \frac{V_I}{L}} \quad (5)$$

$$I_{OUT\_skip} = \frac{\frac{V_I}{V_{OUT}} \times \frac{V_I}{L} \times 1.5\mu}{0.48 \times \frac{f_{SW}}{40K} + 250\mu \times R_{SNS} \times \frac{V_I}{L}} \quad (6)$$

In Forced Pulse With Modulation Mode (FPWM) the converter keeps switching also for light load with fixed frequency in continuous conduction mode (CCM). This mode improves light load transient response.



**Figure 6-8. Inductor current waveform for the different operation modes.**

In Bypass Mode (BYPASS)  $V_I$  is connected to  $V_{OUT}$  (no regulation) by turning on the high side FET. Positive current flowing from  $V_I$  to  $V_{OUT}$  cannot be controlled while current flow from  $V_{OUT}$  to  $V_I$  is prevented for DEM setting and limited to  $V_{NCLTH}$  for FPWM setting. An integrated charge pump provides a voltage of minimum 3.75V at HO – SW and drives 55uA ( $I_{CP}$ ). In case a MOSFET gate pull-down resistor is used make sure the charge pump can drive the leakage current of the MOSFET and the pull-down resistor. The device starts switching in case the charge pump is overloaded to keep a minimum of  $V_{HB-UVLO}$  gate voltage.

The device enters and exits Bypass mode when the conditions in table [Bypass Mode Entry, Exit](#) are met.

**Table 6-4. Bypass Mode Entry, Exit**

| Operation Mode | Bypass | Conditions                                                                     |
|----------------|--------|--------------------------------------------------------------------------------|
| DEM / FPWM     | Entry  | $V_{OUT} < V_I - 100\text{mV}$ and $V_{COMP} < V_{COMP-MIN} + 100\text{mV}$    |
| DEM            | Exit   | $V_{COMP} > V_{COMP-MIN} + 100\text{mV}$ or $V_{CSP} - V_{CSN} < V_{ZCD\_BYP}$ |
| FPWM           | Exit   | $V_{COMP} > V_{COMP-MIN} + 100\text{mV}$ or $V_{CSP} - V_{CSN} < V_{NCLTH}$    |



**Figure 6-9. Bypass Mode Entry, Exit**

### 6.3.7 VCC Regulator, BIAS (BIAS-pin, VCC-pin)

The gate driver is powered by an internal 5V VCC regulator. The VCC regulator is sourced from the BIAS-pin supporting up to 42V for  $V_{BIAS} > V_{BIAS-RISING}$  or the VOUT-pin for  $V_{BIAS} < V_{BIAS-FALLING}$ . Connect the BIAS-pin to a voltage  $\geq 2.5\text{V}$  (for example  $V_I$  or 5V) as the reference system is permanently supplied by the BIAS-pin and shuts down for voltages  $< 2\text{V}$ . The recommended VCC capacitor value is  $4.7\mu\text{F}$ .

The integrated current limit prevents device damage when VCC is overloaded or the VCC-pin is shorted to ground. VCC can source up to 100mA ( $I_{VCC-CL}$ ). Calculate the consumed VCC current of the external MOSFET by [Equation 7](#).

$$I_{VCC} = 2 \times Q_{G@5V} \times f_{SW} \quad (7)$$

where

- $Q_{G@5V}$  is the MOSFET gate charge at 5V gate-source voltage.



**Figure 6-10. On the Fly BIAS Supply Selection**

### 6.3.8 Soft Start (SS-pin)

At start-up during the START state (see [Functional State Diagram](#)) the device regulates the error amplifiers reference to the SS-pin voltage or the ATRK/DTRK-pin voltage, whichever is lower. The regulated reference results in a gradual rise of the output voltage  $V_{OUT}$ . During soft start the device forces diode emulation mode (DEM) until the soft start done signal is generated.

The external soft start capacitor is first discharged to the  $V_{SS-DIS}$  voltage, then charged by the  $I_{SS}$  current and the soft start done signal is generated when  $V_{SS-DONE}$  is reached. In boost topology the soft start time ( $t_{SS}$ ) varies with the input supply voltage as  $V_{OUT}$  is equal to  $V_I$  at startup. In figure [Soft Start](#) at the time  $t_1$  the soft start current is activated. At  $t_2$  the soft start voltage reached the  $V_I$  voltage level and  $V_{OUT}$  starts to rise until  $V_{OUT}$  reaches the programmed  $V_{OUT}$  value at  $t_3$ . The soft start done signal is generated at  $t_4$  when the SS-pin voltage reaches  $V_{SS-DONE}$ . The SS-pin voltage continues to rise until  $V_{VCC}$  is reached where the soft start current is deactivated.

$$t_{SS\_t1\_t4} = 2.2 \times \frac{C_{SS}}{I_{SS}} \quad (8)$$

$$t_{SS\_t2\_t3} = \frac{C_{SS}}{I_{SS}} \times \frac{V_{OUT} - V_I}{30} \quad (9)$$



**Figure 6-11. Soft Start**

### 6.3.9 $V_{OUT}$ Programming (VOUT, ATRK, DTRK)

The output voltage  $V_{OUT}$  is sensed at the VOUT-pin. Program  $V_{OUT}$  between 6V and 60V by I2C, connecting a 10k $\Omega$  to 100k $\Omega$  resistor at the ATRK/DTRK-pin, applying a voltage between 0.2V and 2V or a digital signal between 8% and 80% duty cycle. The VOUT-bit sets the output voltage in 1V steps or selects the ATRK/DTRK-pin as reference. At startup during the STANDBY state ([Functional State Diagram](#)) the ATRK/DTRK-pin programming method analog signal or digital signal is detected. At the transition to the START state the ATRK/DTRK-pin programming method is latched and cannot be changed during operation. Allow a DTRK signal to be present for at least three cycles so that it is detected before the programming method is latched. ATRK supports up to 10kHz signals, however, change the ATRK-pin voltage or the DTRK duty cycle slow enough that

$V_{OUT}$  is able to follow. In case the ATRK/DTRK-pin set reference voltage is changed faster than the converters bandwidth, the inductor current exceeds peak current limit until the slope compensation settles. The inductor peak current overshoot is limited to 90mV CSP – CSN sense resistor voltage. The device tries to regulate  $V_{OUT}$  as well for  $ATRK < 0.2V$  or  $> 2V$ , but performance is not endured. Enable the 20 $\mu$ A current by CFG setting for  $V_{OUT}$  programming by resistor. The 20 $\mu$ A current is sourced through the ATRK-pin and generates the required ATRK voltage for the target  $V_{OUT}$  voltage via the external resistor. For analog tracking (ATRK) or digital tracking (DTRK), TI recommends to disable the 20 $\mu$ A current.

Equation for programming  $V_{OUT}$  by resistor:

$$R_{ATRK} = \frac{V_{OUT}}{6V} \times 10 \text{ k}\Omega \quad (10)$$

Equation for programming  $V_{OUT}$  by voltage (ATRK):

$$V_{OUT} = V_{ATRK} \times 30 \quad (11)$$

Equation for programming  $V_{OUT}$  by digital signal (DTRK):

$$V_{OUT} = 0.75 \frac{V}{\%} \times \text{Duty Cycle} \quad (12)$$



**Figure 6-12.  $V_{OUT}$  Programming by Resistor**



**Figure 6-13.  $V_{OUT}$  Tracking by Analog Voltage**



**Figure 6-14.  $V_{OUT}$  Tracking by Digital Signal**

### 6.3.10 Protections

The device has the following protections implemented. [Figure 6-15](#) shows in which state of the [Functional State Diagram](#) which protection is active. The protection is active for the grey shaded states having the same grey shading, for example TSD is active in STANDBY state including THERMAL SHUTDOWN state but not in FAULT state.

- Thermal shutdown (TSD) turning off the device at high temperature.
- Undervoltage Lockout (UVLO) turning off the device at low supply voltage.
- VCC Undervoltage Lockout (VCC UVLO) avoiding too low low-side gate driver voltage. The device stops switching until VCC is recovered.
- HB Undervoltage Lockout (HB UVLO) avoiding too low high-side gate driver voltage. The device initiates refresh pulses (512 cycles hiccup mode off time). See [MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection \(LO, HO, HB-pin\)](#) for details.
- Overvoltage Protection (OVP), when triggered the device stops switching until  $V_{OUT}$  is back on target. There are two OVPs implemented:

- $V_{OVP_{max}}$ , which is a programmable absolute value (typically 64V, 50V, 35V, or 28.5V). When triggered the device either stops switching and enters FAULT state ( $OVP\_MAX\_LATCH = 1$ ) or stops switching until  $V_{OUT}$  is back on target ( $OVP\_MAX\_LATCH = 0$ ).
- OVP, which triggers when  $V_{OUT}$  is 110% of the programmed value. When triggered the device stops switching until  $V_{OUT}$  is back on target.
- Undervoltage Protection (UVP), when triggered the device continues operation but pulls the nFAULT-pin low.
- Peak Current Limit (PCL), limiting the switch current. See [Current Sense Setting and Switch Peak Current Limit \(CSP, CSN\)](#) for details.
- Input Current Limit (ICL), limiting the peak switch current to 120% of the peak current limit. This protection is enabled and disabled by  $I_{CL\_latch}$  programming.
- Average Input Current Limit (ILIM), limiting the average input current to the programmed value by  $R_{ILIM}$ . See [Input Current Limit and Monitoring \(ILIM, IMON, DLY\)](#) for details.



**Figure 6-15. Protections**

#### 6.3.10.1 $V_{OUT}$ Overvoltage Protection (OVP)

The Overvoltage Protection (OVP) monitors the  $V_{OUT}$ -pin using two thresholds. The I2C programmable threshold  $V_{OVP\_max-H}$  limiting  $V_{OUT}$  to 64V, 50V, 35V or 28.5V, and the  $V_{OVP-H}$  threshold limiting the programmed  $V_{OUT}$  to 110% of the programmed voltage. In BYPASS state the 110% OVP-H detection is disabled, but the  $V_{OVP\_max-H}$  is active.

When  $V_{OUT}$  rises above the  $V_{OVP-H}$  threshold (not active during Bypass), the low-side driver is turned off and the high-side driver is turned on. Current flow from  $V_1$  to  $V_{OUT}$  is monitored through CSP - CSN allowing current flow from  $V_1$  to  $V_{OUT}$ . The high-side driver is turned off when the current from  $V_1$  to  $V_{OUT}$  is zero or negative preventing current flow from  $V_{OUT}$  to  $V_1$ . When  $V_{OUT}$  falls below the  $V_{OVP\_max-L}$  or  $V_{OVP-L}$  threshold the device continues normal operation.

The I2C programmable  $OVP\_MAX\_LATCH$  bit sets the device behavior when  $V_{OUT}$  rises above the  $V_{OVP\_max-H}$  threshold. When  $OVP\_MAX\_LATCH = 0$  the device behaves like triggering  $V_{OVP-H}$ , for  $OVP\_MAX\_LATCH = 1$  the drivers are turned off and the device enters FAULT state. For  $OVP\_MAX\_LATCH = 1a$  a power cycle or toggling the UVLO/EN-pin is needed to re-start the device once OVP<sub>max</sub> is triggered.

The 110%  $V_{OVP-H}$  as well as the 90%  $V_{UVP}$  function is disabled during DVS (I2C  $V_{OUT}$  reprogramming).

#### 6.3.10.2 Thermal Shutdown (TSD)

An internal thermal shutdown (TSD) protects the device by disabling the MOSFET drivers and VCC regulator if the junction temperature ( $T_J$ ) exceeds the  $T_{TSD-RISING}$  threshold. After the junction temperature ( $T_J$ ) is reduced by the  $T_{TSD-HYS}$  hysteresis, the device continues operation according to the [Functional State Diagram](#).

When the device operates close to Thermal Shutdown the Thermal Shutdown Warning flag is set (see [Register Status Byte \(0x5\)](#)).

### 6.3.11 Fault Indicator (nFAULT-pin)

The device provides a fault indicator (nFAULT-pin) to simplify sequencing and supervision. nFAULT is an open-drain output and a pullup resistor can be externally connected. The nFAULT switch opens when the VOUT pin voltage is higher than the  $V_{UVP-H}$  threshold. nFAULT is pulled low under the following conditions:

- The VOUT-pin voltage is below the  $V_{OUT}$  falling undervoltage threshold  $V_{UVP-L}$ .
- The VOUT-pin voltage is above the 110%  $V_{OVP\_H}$  or the programmed  $V_{OVP\_max\_H}$  rising threshold and the nFAULT<sub>OVP</sub> function is enabled. nFAULT is not pulled low for an OVP event when the nFAULT<sub>OVP</sub> function is disabled.
- The device is in SHUTDOWN state and  $V_{BIAS}$  is greater than approximately 1.7V (see [Functional State Diagram](#)).
- The EN/UVLO-pin voltage is falling below the undervoltage lockout threshold voltage  $V_{UVLO-FALLING}$ .
- The VCC regulator voltage VCC falls below the undervoltage lockout threshold  $V_{VCC-UVLO-FALLING}$ .
- Thermal Shutdown is triggered (see [Functional State Diagram](#)).
- Thermal Warning is triggered.
- The HB-pin voltage is below the  $V_{HB}$  falling  $V_{HB-UVLO}$  threshold and boot refresh enters the 512 cycles hiccup mode off time (see [MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection \(LO, HO, HB-pin\)](#)). nFAULT is only pulled low during the Hiccup off-time.
- The switch peak current limit is exceeded by 20% and the ICL<sub>latch</sub> function is enabled.
- An OTP memory fault occurred (CRC fault).



Figure 6-16. nFAULT Status for All Device States

### 6.3.12 Slope Compensation (CSP, CSN)

The current sense amplifier has a gain of 10 (ACS) and an internal slope compensation ramp is added to prevent subharmonic oscillation at high duty cycles. The slope of the compensation ramp must be greater than at least half of the sensed inductor current falling slope, which is fulfilled when Margin in [Equation 13](#) is  $>1$ .

$$\frac{V_{OUT} - V_I}{2 \times L} \times R_{SNS} \times \text{Margin} < V_{SLOPE} \times f_{SW} \quad (13)$$

### 6.3.13 Current Sense Setting and Switch Peak Current Limit (CSP, CSN)

The peak current limit is set by the sense resistor  $R_{SNS}$ . The positive peak current limit is active when CSP – CSN reaches the threshold  $V_{CLTH}$  (typical 60mV). The negative peak current limit is active when  $V_{NCLTH}$  (typical -28mV) is reached.  $R_1$  and  $R_2$  in [Figure 6-17](#) are  $0\Omega$ ,  $R_3$  is open.

$$R_{SNS} = \frac{I_{peak\_lim}}{V_{CLTH}} \quad (14)$$

Adjust the peak current limit by adding the resistors  $R_1$ ,  $R_2$  and  $R_3$ . Resistors  $R_1$  and  $R_2$  need to have the same value. Select the resistors  $<1\Omega$  because the CS amplifier is supplied by the CSP pin. Select  $R_3$  between  $1\Omega$  and  $20\Omega$ .

$$I_{peak\_lim} = \left( \frac{R_1 + R_2}{R_3} + 1 \right) \times \frac{V_{CLTH}}{R_{SNS}} \quad (15)$$



**Figure 6-17. Peak Limit adjustment through additional resistors**

The negative peak current limit of typically  $-28\text{mV}$  is an additional safety protection and usually not reached as the negative current is already limited by the COMP-pin voltage.  $V_{COMP}$  is clamped at typically  $200\text{mV}$ , which limits the switch current at around  $-20\text{mV}$  sense voltage.



**Figure 6-18. COMP-pin and Sense Resistor Voltage limiting the switch current (DEM)**



**Figure 6-19. COMP-pin and Sense Resistor Voltage limiting the switch current (FPWM)**

### 6.3.14 Input Current Limit and Monitoring (ILIM, IMON, DLY)

Monitor the average  $V_I$  input current at the IMON-pin. The average sensed input current is generating a source current at the IMON-pin, which is converted to a voltage by the resistor  $R_{IMON}$ . The resulting voltage  $V_{IMON}$  is calculated according to [Equation 17](#), the required resistor  $R_{IMON}$  according to [Equation 16](#).  $V_{IMON}$  regulates up to  $3\text{V}$  and is self protecting not reaching the absolute maximum value.

$$R_{IMON} = \frac{V_{IMON}}{R_{SNS} \times I_{IN} \times G_{IMON} + I_{OFFSET}} \quad (16)$$

$$V_{IMON} = (R_{SNS} \times I_{IN} \times G_{IMON} + I_{OFFSET}) \times R_{IMON} \quad (17)$$

$R_{SNS}$  is the sense resistor.  $I_{IN}$  is the input current,  $G_{IMON}$  the transconductance gain and  $I_{OFFSET}$  the offset current given in the electrical characteristics table.

Limit the average input current by choosing an appropriate resistor connected to the ILIM-pin. When the input current limit is active,  $V_{OUT}$  is regulated down until the set average input current limit is reached. In case  $V_{OUT}$  is regulated below the  $V_I$  voltage the current cannot be limited anymore. The DLY-pin capacitor  $C_{DLY}$  adds an additional delay time  $t_{DLY}$  to activate and deactivate the average input current limit (see [Average Current Limit](#)). When the ILIM-pin voltage reaches the threshold  $V_{ILIM}$  (typical  $1\text{V}$ ) the source current  $I_{DLY}$  is activated charging up the DLY-pin capacitor  $C_{DLY}$ . The DLY-pin voltage  $V_{DLY}$  rises until  $V_{DLY\_peak\_rise}$  is reached, which activates the average input current limit. The ILIM-pin voltage is regulated to  $V_{ILIM}$  and the input current is regulated down to the average input current limit set by  $R_{ILIM}$  resulting in a  $V_{OUT}$  drop. To exit the average current limit regulation the output load has to decrease, which causes  $V_{OUT}$  to rise and  $V_{ILIM}$  to fall below  $V_{ILIM\_reset}$  (typical  $0.88\text{V}$ ).  $V_{ILIM\_reset}$  activates the sink current  $I_{DLY}$ , which discharges the DLY-pin capacitor  $C_{DLY}$ . When  $V_{DLY}$  reaches

$V_{DLY\_peak\_fall}$  the average input current limit is deactivated and the DLY-pin is discharged to  $V_{DLY\_valley}$ . The required resistor  $R_{ILIM}$  is calculated according to [Equation 18](#), the capacitor  $C_{DLY}$  according to [Equation 20](#).

$$R_{ILIM} = \frac{1V}{R_{SNS} \times I_{IN\_LIM} \times G_{IMON} + I_{OFFSET}} \quad (18)$$

$$t_{DLY} = \frac{2.6 \times C_{DLY}}{5 \times 10^{-6}} \quad (19)$$

$$C_{DLY} = t_{DLY} \times \frac{5 \times 10^{-6}}{2.6} \quad (20)$$



Figure 6-20. Average Current Limit

While a constant delay is added by the DLY-pin capacitor a  $V_{OUT}$  load dependent delay can be added by adding a RC tank to the ILIM/IMON-pin in parallel to the  $R_{ILIM}$  resistor. The RC tank resistor  $R_{C\_IMON}$  is calculated according to [Equation 21](#) and the capacitor  $C_{IMON}$  according to [Equation 22](#).

$$R_{C\_IMON} = \frac{1}{20\pi \times C_{IMON}} \quad (21)$$

$$C_{IMON} = \frac{t_{delay}}{R_{IMON} \times \ln\left(\frac{R_{IMON} \times I_{MON} - V_{IMON\_0A}}{R_{IMON} \times I_{MON} - V_{ILIM}}\right)} \quad (22)$$

### 6.3.15 Maximum Duty Cycle and Minimum Controllable On-time Limits

To cover the non-ideal factors caused by resistive elements, a maximum duty cycle limit  $D_{MAX}$  and a minimum forced off-time is implemented. In CCM operation the minimum supported input voltage  $V_{I\_MIN}$  for a programmed output voltage  $V_{OUT}$  is defined by the maximum duty cycle  $D_{MAX}$  (see [Equation 23](#)). In DEM operation the minimum input voltage  $V_{I\_MIN}$  is not limited by  $D_{MAX}$ .

$$V_{I\_MIN} \approx V_{OUT} \times (1 - D_{MAX}) + I_{I\_MAX} \times (R_{DCR} + R_{SNS} + R_{DS(ON)}) \quad (23)$$

where

- $I_{I\_MAX}$  is the maximum input current at minimum input voltage  $V_{I\_MIN}$
- $R_{DCR}$  is the DC resistance of the inductor
- $R_{SNS}$  is the resistance of the sense resistor
- $R_{DS(ON)}$  is the on resistance of the MOSFET



**Figure 6-21. Switching Frequency vs Maximum Duty Cycle**

At very light load condition or when  $V_I$  is close to  $V_{OUT}$  the device skips the low-side driver pulses if the required on-time is less than  $t_{ON-MIN}$  to avoid  $V_{OUT}$  runaway. This pulse skipping appears as a random behavior. If  $V_I$  is further increased to the voltage higher than  $V_{OUT}$ , the required on-time becomes zero and eventually the device enters bypass operation which turns on the high-side driver 100%.

### 6.3.16 Signal Deglitch Overview

The following image shows the signal deglitching. For all signals, the rising and falling edge is deglitched with the same deglitch time.



Figure 6-22. Signal Deglitching

### 6.3.17 MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection (LO, HO, HB-pin)

The device integrates N-channel logic MOSFET drivers. The LO driver is powered by VCC and the HO driver is powered by HB. When the SW-pin voltage is approximately 0V by turning on the low-side MOSFET, the capacitor  $C_{HB}$  is charged from VCC through the internal boot diode. The recommended value of  $C_{HB}$  is 0.1 $\mu$ F. During shutdown, the gate drivers outputs are high impedance.

The LO and HO output is controlled with an adaptive dead-time methodology, which makes sure that both outputs are not turned on at the same time to prevent shoot through. When the device turns on LO the adaptive dead-time logic turns off HO and waits for the HO – SW voltage to drop below typically 1.5V, then LO is turned on after a small programmable dead-time delay  $t_{DHL}$ . Also the HO driver turn-on is delayed until the LO - PGND voltage has discharged below typically 1.5V. HO is then turned on after the same programmable dead-time delay  $t_{DLH}$ .

If the driver output voltage is lower than the MOSFET gate plateau voltage during start-up, the converter cannot start up properly and can be stuck at the maximum duty cycle in a high-power dissipation state. Avoid this condition by selecting a lower threshold MOSFET or by turning on the device when the BIAS-pin voltage is sufficient. During bypass operation the minimum HO – SW voltage is 3.75V.

The hiccup mode fault protection is triggered by  $V_{HB-UVLO}$ . If the HB – SW voltage is less than the HB UVLO threshold ( $V_{HB-UVLO}$ ), LO turns on by force for 75ns to replenish the boost capacitor. The device allows up to four consecutive replenish switching cycles. After the maximum four consecutive boot replenish switching cycles, the device skips switching for 12 cycles. If the device fails to replenish the boost capacitor after the four sets of the four consecutive replenish switching cycles, the device stops switching and enters 512 cycles of hiccup mode off-time. During the hiccup mode off-time nFAULT = low and the SS-pin is grounded.

If required adjust the slew rate of the switching node voltage by adding a gate resistor in parallel with pull-down PNP transistor. The resistor decreases the effective dead-time.



Figure 6-23. Slew Rate Control

### 6.3.18 I2C Features

The I2C address is selected by the CFG-pin according to [Table 6-1](#) and the I2C features are described in the following Register descriptions (see also [LM51261A-Q1 Registers](#)). The I2C interface is activated for  $V_{EN-RISING} > V_{EN-UVLO}$ . To avoid malfunction the configuration settings DEAD\_TIME and SINGLE\_DUAL in the CONFIGURATION 3 register 0x3 are write protected after startup, when device enters START state. The other settings can be changed during operation.

#### 6.3.18.1 Register VOUT (0x0)

This register sets the output voltage  $V_{OUT}$ .  $V_{OUT}$  is programmable in 1V steps where the setting 0b00000000 selects 6V and 0b110110 selects 60V. For settings  $\geq$  0b110111 the ATRK/DTRK-pin is used to set  $V_{OUT}$ . If ATRK/DTRK-pin is selected  $V_{OUT}$  voltage is programmed according to the VOUT programming section [VOUT Programming \(VOUT, ATRK, DTRK\)](#).

#### 6.3.18.2 Register Configuration 1 (0x1)

This register sets the OVP<sub>max</sub> level, if the nFAULT-pin indicates the thermal shutdown warning signal and the output voltage  $V_{OUT}$  slew rate when programmed by I2C.

The OVP\_MAX bit sets the maximum Overvoltage Protection level ( $V_{OVP\_max}$ ).

$V_{OVP\_max} = 0b00$  sets 64V

$V_{OVP\_max} = 0b01$  sets 50V

$V_{OVP\_max} = 0b10$  sets 35V

$V_{OVP\_max} = 0b11$  sets 28.5V

When the device temperature gets close to the thermal shutdown temperature the thermal warning flag is generated (see [Register Configuration 3 \(0x3\)](#)). The nFAULT-pin is pulled low during thermal warning when the nFAULT\_TWARN bit = 0b1. The nFAULT-pin is not reacting on the thermal warning signal when nFAULT\_TWARN bit = 0b0.

To avoid high input currents when the output voltage is changed by I2C during operation, the output voltage is changed in 1V steps by Digital Voltage Scaling (DVS) with a programmable slew rate  $V_{OUT\_SLEW}$  ramping to the new target voltage (see [Figure 6-24](#)). During the voltage change (DVS) the 110% Overvoltage Protection ( $V_{OVP\_H}$ ) and Undervoltage Protection ( $V_{UVLP}$ ) are disabled. There is no  $V_{OUT}$  smoothening or limitation when  $V_{OUT}$  programming is switched between I2C set voltage and ATRK/DTRK-pin.

$V_{OUT\_SLEW} = 0b000$  sets no slew rate control (DVS = disabled)

$V_{OUT\_SLEW} = 0b001$  sets 1V / 100 $\mu$ s

$V_{OUT\_SLEW} = 0b010$  sets 1V / 200 $\mu$ s

$V_{OUT\_SLEW} = 0b011$  sets 1V / 400 $\mu$ s

$V_{OUT\_SLEW} = 0b100$  sets 1V / 800 $\mu$ s

$V_{OUT\_SLEW} = 0b101$  sets 1V / 1.6ms

$V_{OUT\_SLEW} = 0b110$  sets 1V / 3.2ms

$V_{OUT\_SLEW} = 0b111$  sets 1V / 6.4ms



Figure 6-24.  $V_{OUT}$  Programming Example 30V to 25V to 30V

### 6.3.18.3 Register Configuration 2 (0x2)

This register sets the behavior when  $V_{OUT}$  reaches the Overvoltage Protection  $V_{OVP\_max}$ , the operation mode (DEM or FPWM) and if the nFAULT-pin indicates an Overvoltage event (OVP). The register also enables or disables the Input Current Limit (ICL) protection and the Spread Spectrum (DRSS). The UVLO bit overrides the UVLO function and the device behaves as if the UVLO rising threshold has been passed initiating soft-start.

- OVP\_MAX\_LATCH: Selects if the device uses the build in 1V hysteresis and works in hiccup mode when  $V_{OVP\_max}$  is triggered [0b0] or if the device enters FAULT state and stays latched off [0b1].
- OPERATION\_MODE: Selects if the operation mode is set by the MODE-pin [0b00] or if the MODE-pin is overwritten and DEM mode [0b01] or FPWM mode [0b10 or 11] is set.
- NFAULT\_OVP: Selects if the nFAULT-pin also reacts on overvoltage (OVP). When enabled [0b1] the nFAULT-pin is pulled low when  $V_{OUT}$  is above the OVP (Overvoltage Protection) or below the UV (Undervoltage) threshold. When disabled [0b0] the nFAULT-pin is only pulled low when  $V_{OUT}$  is below UV (Undervoltage) threshold.

|                 |                                                                                                                                                                                                                                                                                 |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICL_LATCH:      | When $I_{CL\_latch}$ is enabled [0b1] and the peak current limit is exceeded by 20%, the device goes to the FAULT state (turns off and is latched). If $I_{CL\_latch}$ is disabled [0b0] the device stays active and tries to limit the inductor current at peak current limit. |
| SPREAD_SPECTRUM | Selects if clock dithering with dual random spread spectrum (DRSS) is enabled [0b1] or clock dithering is disabled [0b0].                                                                                                                                                       |
| UVLO            | When overwrite UVLO function [0b1] is selected the device behaves as if UVLO/EN is above the UVLO rising threshold. The UVLO function is disabled and enabled again when this bit is set back to [0b0], which gives control back to the UVLO/EN-pin.                            |

#### 6.3.18.4 Register Configuration 3 (0x3)

This register sets the Thermal Shutdown Warning delta temperature, the minimum gate drivers dead time and if an external clock signal is used. The register also defines if the device is used in single or dual device configuration. The DEAD\_TIME and SINGLE\_DUAL setting is write protected after startup, when entering START state, to avoid malfunction.

|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | Thermal Shutdown Warning setting. Sets the delta temperature in respect to $T_{TSD\text{-}RISING}$ .<br>[0b00]: 20°C<br>[0b01]: 35°C<br>[0b10]: 50°C<br>[0b11]: 70°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TSDW:        | Sets the gate drivers minimum dead time, the automatic dead time control is active for all settings.<br>[0b000]: 14ns<br>[0b001]: 30ns<br>[0b010]: 50ns<br>[0b011]: 75ns<br>[0b100]: 100ns<br>[0b101]: 125ns<br>[0b110]: 150ns<br>[0b111]: 200ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DEAD_TIME:   | Defines if the device is operated stand alone or in stacked configuration with internal or external clock.<br>[0b000]: The device is used stand-alone using the internal oscillator.<br>[0b001]: The device is used stand-alone using an external clock signal applied at SYNCIN pin.<br>[0b010]: The device is used as secondary device syncing its clock to the SYNCIN pin signal.<br>[0b011]: The device is used as secondary device syncing its clock to the SYNCIN pin signal.<br>[0b100]: The device is used as secondary device syncing its clock to the SYNCIN pin signal.<br>[0b101]: The device is used as secondary device syncing its clock to the SYNCIN pin signal.<br>[0b110]: The device is used as secondary device syncing its clock to the SYNCIN pin signal.<br>[0b111]: The device is used as secondary device syncing its clock to the SYNCIN pin signal. |
| SINGLE_DUAL: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### 6.3.18.5 Register Operation State (0x4)

This register is read only and shows the current FSM operation state ([Functional State Diagram](#)).

|        |                                                                                                                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STATE: | [0b0000]: Standby<br>[0b0001]: Start<br>[0b0010]: Active DEM<br>[0b0011]: Active FPWM<br>[0b0100]: Bypass<br>[0b0101]: HB Fault<br>[0b0110]: VCC Fault<br>[0b0111]: Fault<br>[0b1000]: Thermal Shutdown<br>[0b1001]: VCC Check |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### 6.3.18.6 Register Status Byte (0x5)

This register is read only and shows the device status. All bits are set and latched when the signal is passing the deglitch filter described in [Signal Deglitch Overview](#). Single bits can be reset writing a "1" into the bit, to reset all bits access the Clear Faults register ([Register Clear Faults \(0x6\)](#)) or reset the device performing a reboot.

|            |                                                                                                                                                                                     |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CML:       | Communication, Logic, Memory error flag. This fault flag is set when the CRC checksum of the memory fails.<br>[0b0]: no fault<br>[0b1]: fault                                       |
| HB_FAULT:  | This fault flag is set when the High Side Gate Driver UVLO is triggered.<br>[0b0]: no fault<br>[0b1]: fault                                                                         |
| ICL_FAULT  | This fault flag is set when the switch peak current is exceeded by 20%.<br>[0b0]: no fault<br>[0b1]: fault                                                                          |
| ILIM_FAULT | This fault flag is set when the average input current limit is triggered.<br>[0b0]: no fault<br>[0b1]: fault                                                                        |
| VOUT_OVP   | This fault flag is set when VOUT reaches the Overvoltage Protection (OVP) threshold.<br>[0b0]: no fault<br>[0b1]: fault                                                             |
| VOUT_UVP   | This fault flag is set when VOUT reaches the Undervoltage Protection (UVP) threshold.<br>[0b0]: no fault<br>[0b1]: fault                                                            |
| TSD        | This fault flag is set when the device junction temperature $T_J$ reaches the $T_{TSD\text{-RISING}}$ threshold triggering the thermal shutdown.<br>[0b0]: no fault<br>[0b1]: fault |
| TSD_WARN   | This warning flag is set when the device junction temperature $T_J$ reaches the Thermal Shutdown Warning $T_{SDW}$ threshold.<br>[0b0]: no warning<br>[0b1]: warning                |

### 6.3.18.7 Register Clear Faults (0x6)

This register is read only. Accessing the register resets the Status Byte register 0x5 clearing all latched status flags.

## 6.4 Device Functional Modes

The different operation modes are shown in the Functional State Diagram ([FSM](#)).



**Figure 6-25. Functional State Diagram**

### 6.4.1 Shutdown State

The device shuts down for UVLO/EN pin = low consuming typically 2 $\mu$ A from the BIAS-pin and 0.001 $\mu$ A from the VOUT-pin. In shutdown, COMP, SS, and nFAULT are grounded. The VCC regulator is disabled.

## 6.5 Programming

The device contains a one-time-programmable (OTP), non-volatile memory for storing configuration settings and power-up default values. OTP memory is programmable by the TI factory only, however it is possible to change configuration settings via the I<sup>2</sup>C interface once the device has powered up and entered the STANDBY state.

### 6.5.1 I<sup>2</sup>C Bus Operation

The CFG-pin sets the device address. 8 different addresses are selectable.

The I<sup>2</sup>C bus is a communications link between a controller and a series of receiver devices. The link is established using a two-wired bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is sourced from the controller in all cases where the serial data line is bi-directional for data communication between the controller and the receiver terminals. Each device has an open-drain output to transmit data on the serial data line (SDA). An external pull-up resistor is placed on the serial data line to pull the drain output high during data transmission. The device hosts a receiver I<sup>2</sup>C interface that supports standard-mode, fast-mode and fast-mode plus operation with data rates up to 100kbit/s, 400kbit/s and 1000kbit/s respectively and auto-increment addressing compatible to I<sup>2</sup>C standard 3.0.

Data transmission is initiated with a start bit from the controller as shown in [Figure 6-26](#). The start condition is recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon reception of a start bit, the device receives serial data on the SDA input and check for valid address and control information. If the receiver address bits are set for the device, then the device issues an acknowledge pulse and prepares the receive of register address and data. Data transmission is completed by either the reception of a stop condition or the reception of the data word sent to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An acknowledge is issued after the reception of valid address, sub-address and data words. The I<sup>2</sup>C interfaces auto-sequences through register addresses, so that multiple data words can be sent for a given I<sup>2</sup>C transmission.



**Figure 6-26. I<sup>2</sup>C START / STOP / ACKNOWLEDGE Protocol**



**Figure 6-27. I<sup>2</sup>C Data Transmission Timing**



**Figure 6-28. I<sup>2</sup>C Data Transmission Timing For Maximum Rise/fall Times**

### Clock Stretching

Clock stretching is not supported. If the device is addressed while busy and not able to process the received data, the device does not acknowledge the transaction. The device can not acknowledge if the controller initiates an I<sup>2</sup>C transaction while the device is not completely booted.

### Data Transfer Formats

The device supports four different read/write operations:

- Single read from a defined register address.
- Single write to a defined register address.
- Sequential read starting from a defined register address.
- Sequential write starting from a defined register address.

### Single READ from a Defined Register Address

Figure 6-29 shows the format of a single read from a defined register address. First, the controller issues a start condition followed by a seven-bit I<sup>2</sup>C address. Next, the controller writes a zero to signify that the controller conducts a write operation. Upon receiving an acknowledge from the receiver the controller sends the eight-bit register address across the bus. Following a second acknowledge the device sets the internal I<sup>2</sup>C register number to the defined value. Then the controller issues a repeat start condition and the seven-bit I<sup>2</sup>C address followed by a one to signify that it conducts a read operation. Upon receiving a third acknowledge, the controller releases the bus to the device. The device then returns the eight-bit data value from the register on the bus. The controller does not acknowledge (nACK) and issues a stop condition. This action concludes the register read.



Figure 6-29. Single READ from a Defined Register Address

#### Sequential READ starting from a defined register address

A sequential read operation is an extension of the single read protocol and shown in Figure 6-30. The controller acknowledges the reception of a data byte, the device auto increments the register address and returns the data from the next register. The data transfer is stopped by the controller not acknowledging the last data byte and sending a stop condition.



Figure 6-30. Sequential READ starting from a defined register address

#### Single WRITE to a defined register address

Figure 6-31 shows the format of a single write to a defined register address. First, the controller issues a start condition followed by a seven-bit I<sup>2</sup>C address. Next, the controller writes a zero to signify that it wishes to conduct a write operation. Upon receiving an acknowledge from the receiver, the controller sends the eight-bit register address across the bus. Following a second acknowledge the device sets the I<sup>2</sup>C register address to the defined value and the controller writes the eight-bit data value. Upon receiving a third acknowledge the device auto increments the I<sup>2</sup>C register address by one and the controller issues a stop condition. This action concludes the register write.



Figure 6-31. Single WRITE to defined register address

#### Sequential WRITE starting from a defined register address

A sequential write operation is an extension of the single write protocol and shown in Figure 6-32. If the controller does not send a stop condition after the device has issued an ACK, the device auto increments the register address by one and the controller can write to the next register.



**Figure 6-32. Sequential WRITE starting at a defined register address**

## 7 LM51261A-Q1 Registers

Table 7-1 lists the memory-mapped registers for the LM51261A-Q1 registers. All register offset addresses not listed in Table 7-1 should be considered as reserved locations and the register contents should not be modified.

**Table 7-1. LM51261A-Q1 Registers**

| Offset | Acronym         | Register Name   | Section     |
|--------|-----------------|-----------------|-------------|
| 0h     | VOUT            | VOUT            | Section 7.1 |
| 1h     | CONFIGURATION_1 | CONFIGURATION_1 | Section 7.2 |
| 2h     | CONFIGURATION_2 | CONFIGURATION_2 | Section 7.3 |
| 3h     | CONFIGURATION_3 | CONFIGURATION_3 | Section 7.4 |
| 4h     | OPERATION_STATE | OPERATION_STATE | Section 7.5 |
| 5h     | STATUS_BYTE     | STATUS_BYTE     | Section 7.6 |
| 6h     | CLEAR_FAULTS    | CLEAR_FAULTS    | Section 7.7 |

Complex bit access types are encoded to fit into small table cells. Table 7-2 shows the codes that are used for access types in this section.

**Table 7-2. LM51261A-Q1 Access Type Codes**

| Access Type            | Code | Description                            |
|------------------------|------|----------------------------------------|
| Read Type              |      |                                        |
| R                      | R    | Read                                   |
| Write Type             |      |                                        |
| W                      | W    | Write                                  |
| Reset or Default Value |      |                                        |
| -n                     |      | Value after reset or the default value |

## 7.1 VOUT Register (Offset = 0h) [Reset = 3Fh]

VOUT is shown in [Table 7-3](#).

Return to the [Summary Table](#).

Output Voltage Programming

**Table 7-3. VOUT Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                          |
|-----|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | NIL   | R    | 0h    | This bit is not implemented in hardware. During write operations data for this bit is ignored. During read operations 0 is returned. |

**Table 7-3. VOUT Register Field Descriptions (continued)**

| Bit | Field | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5-0 | VOUT  | R/W  | 3Fh   | Output voltage setting or ATRK/DTRK-pin VOUT programming.<br>0h = 6V<br>1h = 7V<br>2h = 8V<br>3h = 9V<br>4h = 10V<br>5h = 11V<br>6h = 12V<br>7h = 13V<br>8h = 14V<br>9h = 15V<br>Ah = 16V<br>Bh = 17V<br>Ch = 18V<br>Dh = 19V<br>Eh = 20V<br>Fh = 21V<br>10h = 22V<br>11h = 23V<br>12h = 24V<br>13h = 25V<br>14h = 26V<br>15h = 27V<br>16h = 28V<br>17h = 29V<br>18h = 30V<br>19h = 31V<br>1Ah = 32V<br>1Bh = 33V<br>1Ch = 34V<br>1Dh = 35V<br>1Eh = 36V<br>1Fh = 37V<br>20h = 38V<br>21h = 39V<br>22h = 40V<br>23h = 41V<br>24h = 42V<br>25h = 43V<br>26h = 44V<br>27h = 45V<br>28h = 46V<br>29h = 47V<br>2Ah = 48V<br>2Bh = 49V<br>2Ch = 50V<br>2Dh = 51V<br>2Eh = 52V<br>2Fh = 53V<br>30h = 54V<br>31h = 55V<br>32h = 56V<br>33h = 57V<br>34h = 58V<br>35h = 59V<br>36h = 60V<br>37h = ATRK/DTRK<br>38h = ATRK/DTRK<br>39h = ATRK/DTRK<br>3Ah = ATRK/DTRK<br>3Bh = ATRK/DTRK<br>3Ch = ATRK/DTRK<br>3Dh = ATRK/DTRK<br>3Eh = ATRK/DTRK |

**Table 7-3. VOUT Register Field Descriptions (continued)**

| Bit | Field | Type | Reset | Description     |
|-----|-------|------|-------|-----------------|
|     |       |      |       | 3Fh = ATRK/DTRK |

## 7.2 CONFIGURATION\_1 Register (Offset = 1h) [Reset = 04h]

CONFIGURATION\_1 is shown in [Table 7-4](#).

Return to the [Summary Table](#).

Device Configuration 1

**Table 7-4. CONFIGURATION\_1 Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                                                                                                                                              |
|-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | NIL          | R    | 0h    | This bit is not implemented in hardware. During write operations data for this bit is ignored. During read operations 0 is returned.                                                                                     |
| 5-4 | OVP_MAX      | R/W  | 0h    | OVP threshold.<br>0h = <b>64V</b><br>1h = 50V<br>2h = 35V<br>3h = 28.5V                                                                                                                                                  |
| 3   | NFAULT_TWARN | R/W  | 0h    | nFault-pin behavior on TWARN.<br>0h = <b>nFAULT-pin not reacting on the thermal warning signal (default)</b><br>1h = nFault-pin reacts on thermal warning signal and is pulled low                                       |
| 2-0 | VOUT_SLEW    | R/W  | 4h    | Output voltage slew rate setting.<br>0h = no slew rate control<br>1h = 1 V / 100 us<br>2h = 1 V / 200 us<br>3h = 1 V / 400 us<br>4h = <b>1 V / 800 us</b><br>5h = 1 V / 1.6 ms<br>6h = 1 V / 3.2 ms<br>7h = 1 V / 6.4 ms |

### 7.3 CONFIGURATION\_2 Register (Offset = 2h) [Reset = 80h]

CONFIGURATION\_2 is shown in [Table 7-5](#).

Return to the [Summary Table](#).

Device Configuration 2

**Table 7-5. CONFIGURATION\_2 Register Field Descriptions**

| Bit | Field           | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OVP_MAX_LATCH   | R/W  | 1h    | Sets the device behavior when the maximum Overvoltage Protection Level (OVP_max) is reached.<br>0h = 1V Hysteresis<br>1h = <b>Shutdown and latch</b>                                                                                                                                                                                                                      |
| 6-5 | OPERATION_MODE  | R/W  | 0h    | Operation Mode selection (MODE-pin, DEM, FPWM).<br>0h = <b>MODE-pin</b><br>1h = DEM<br>2h = FPWM<br>3h = FPWM                                                                                                                                                                                                                                                             |
| 4   | NFAULT_OVP      | R/W  | 0h    | Sets the nFAULT-pin behavior when Undervoltage or Overvoltage is detected. When enabled nFAULT-pin is pulled low when VOUT is above the Overvoltage Protection threshold (OVP or OVP_max) or below the Undervoltage threshold (UV). When disabled nFAULT-pin is only pulled low when VOUT is below the UV (Undervoltage) threshold.<br>0h = <b>disable</b><br>1h = enable |
| 3   | ICL_LATCH       | R/W  | 0h    | Selects if the device shuts down when peak current limit is exceeded by 20 percent (enabled) or if the device continues operation (disabled).<br>0h = <b>disable</b><br>1h = enable                                                                                                                                                                                       |
| 2   | SPREAD_SPECTRUM | R/W  | 0h    | Enabled / disables clock dithering (Spread Spectrum).<br>0h = <b>disable</b><br>1h = enable                                                                                                                                                                                                                                                                               |
| 1   | RESERVED        | R/W  | 0h    | This bit does not have an impact. During write operations data for this bit is written but ignored. During read operations 0 or 1 is returned dependant on the bit programming.                                                                                                                                                                                           |
| 0   | UVLO            | R/W  | 0h    | The device behaves as if UVLO/EN would be above the UVLO rising threshold when this bit is set to "1". The UVLO function is therefore disabled as long as this bit is set to "1". When the bit is set to "0" the UVLO function is again controlled by the UVLO/EN-pin.<br>0h = <b>UVLO/EN-pin</b><br>1h = overwrite UVLO function                                         |

## 7.4 CONFIGURATION\_3 Register (Offset = 3h) [Reset = A1h]

CONFIGURATION\_3 is shown in [Table 7-6](#).

Return to the [Summary Table](#).

Device Configuration 3

**Table 7-6. CONFIGURATION\_3 Register Field Descriptions**

| Bit | Field       | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | TSDW        | R/W  | 2h    | Thermal Shutdown Warning setting. The TSD_WARN flag is set when the delta temperature in respect to TTSD-RISING is reached.<br>0h = 20°C<br>1h = 35°C<br>2h = <b>50°C</b><br>3h = 70°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5-3 | DEAD_TIME   | R/W  | 4h    | Dead Time setting. This bit selects the minimum dead time.<br>0h = 14ns<br>1h = 30ns<br>2h = 50ns<br>3h = 75ns<br>4h = <b>100ns</b><br>5h = 125ns<br>6h = 150ns<br>7h = 200ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2-0 | SINGLE_DUAL | R/W  | 1h    | Single or Dual-chip Configuration. Dual-chip configuration needs the LM5125A-Q1 as controller.<br>0h = Single Device; SYNCIN = off; Clock Dithering = SPREAD_SPECTRUM setting<br>1h = <b>Single Device ext. clock; SYNCIN = on; Clock Dithering = disabled</b><br>2h = Secondary Device; SYNCIN = on; Clock Dithering = disabled<br>3h = Secondary Device; SYNCIN = on; Clock Dithering = disabled<br>4h = Secondary Device; SYNCIN = on; Clock Dithering = disabled<br>5h = Secondary Device; SYNCIN = on; Clock Dithering = disabled<br>6h = Secondary Device; SYNCIN = on; Clock Dithering = disabled<br>7h = Secondary Device; SYNCIN = on; Clock Dithering = disabled |

## 7.5 OPERATION\_STATE Register (Offset = 4h) [Reset = 00h]

OPERATION\_STATE is shown in [Table 7-7](#).

Return to the [Summary Table](#).

Device Operation State

**Table 7-7. OPERATION\_STATE Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                                                                                   |
|-----|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | NIL   | R    | 0h    | This bit is not implemented in hardware. During write operations data for this bit is ignored. During read operations 0 is returned.                                                                                                          |
| 3-0 | STATE | R    | 0h    | This bit shows in which operation state the device is.<br>0h = <b>Standby</b><br>1h = Start<br>2h = Active DEM<br>3h = Active FPWM<br>4h = Bypass<br>5h = HB Fault<br>6h = VCC Fault<br>7h = FAULT<br>8h = Thermal Shutdown<br>9h = VCC CHECK |

## 7.6 STATUS\_BYTE Register (Offset = 5h) [Reset = 00h]

STATUS\_BYTE is shown in [Table 7-8](#).

Return to the [Summary Table](#).

Fault status low byte

**Table 7-8. STATUS\_BYTE Register Field Descriptions**

| Bit | Field      | Type | Reset | Description                                                                                              |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------------|
| 7   | CML        | R    | 0h    | Communication, Logic, Memory error.<br>0h = <b>no fault</b><br>1h = fault                                |
| 6   | HB_FAULT   | R    | 0h    | High side driver UVLO triggered.<br>0h = <b>no fault</b><br>1h = fault                                   |
| 5   | ICL_FAULT  | R    | 0h    | Peak current limit +20 percent triggered.<br>0h = <b>no fault</b><br>1h = fault                          |
| 4   | ILIM_FAULT | R    | 0h    | Average input current limit triggered.<br>0h = <b>no fault</b><br>1h = fault                             |
| 3   | VOUT_OVP   | R    | 0h    | Oversupply Protection (OVP) triggered.<br>0h = <b>no fault</b><br>1h = fault                             |
| 2   | VOUT_UVP   | R    | 0h    | Undervoltage Protection (UVP) triggered.<br>0h = <b>no fault</b><br>1h = fault                           |
| 1   | TSD        | R    | 0h    | Thermal Shutdown triggered.<br>0h = <b>no fault</b><br>1h = fault                                        |
| 0   | TSD_WARN   | R    | 0h    | Thermal Shutdown warning. Device is close to thermal shutdown.<br>0h = <b>no warning</b><br>1h = warning |

## 7.7 CLEAR\_FAULTS Register (Offset = 6h) [Reset = 00h]

CLEAR\_FAULTS is shown in [Table 7-9](#).

Return to the [Summary Table](#).

Clear all latched status flags

**Table 7-9. CLEAR\_FAULTS Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                           |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------|
| 7-0 | CLEAR_FAULTS | R    | 0h    | Accessing the address is enough to clear the faults in the STATUS_BYTE Register 0x05. |

## 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

LM51261A-Q1 is a single-phase boost converter. Use the following design procedure to select component values for LM51261A-Q1.

Refer to [LM5126A evaluation module](#) for a typical application and curves.

Use the [LM5126A Quick Start Calculator](#) to expedite the process of designing of a regulator for a given application.

Alternately, use the WEBENCH® software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design.

This section presents a simplified discussion of the design process.

#### 8.1.1 Feedback Compensation

The open-loop response of a boost regulator is defined as the product of modulator transfer function and feedback transfer function. When plotted on a dB scale, the open loop gain is shown as the sum of modulator gain and feedback gain. The modulator transfer function of a current mode boost regulator includes a power stage transfer function with an embedded current loop. The transfer function is simplified as one pole, one zero, and one right-half-plane zero (RHPZ) system.

The modulator transfer function is defined as follows:

$$\frac{\hat{v}_{\text{out}}}{\hat{v}_{\text{comp}}} = A_M \times \frac{\left(1 + \frac{s}{\omega_{Z\_ESR}}\right)\left(1 - \frac{s}{\omega_{RHPZ}}\right)}{1 + \frac{s}{\omega_{P\_LF}}} \times G_{ACB}(s) \quad (24)$$

where

- Modulator DC gain,  $A_M = \frac{R_{\text{out}} \times D'}{2 \times A_{\text{CS}} \times R_{\text{CS\_eq}}}$
- Load pole,  $\omega_{P\_LF} = \frac{2}{R_{\text{out}} \times C_{\text{out}}}$
- ESR zero,  $\omega_{Z\_ESR} = \frac{1}{R_{\text{ESR}} \times C_{\text{out}}}$
- RHPZ,  $\omega_{RHPZ} = \frac{R_{\text{out}} \times D'^2}{L_{\text{m\_eq}}}$
- The equivalent load resistance,  $R_{\text{out}} = \frac{V_{\text{out}}^2}{P_{\text{out\_total}}}$
- The equivalent inductance,  $L_{\text{m\_eq}} = \frac{L_{\text{m}}}{N_p}$
- The equivalent current sense resistor,  $R_{\text{CS\_eq}} = \frac{R_{\text{CS}}}{N_p}$
- $N_p$  is the number of the phases.
- Active current balancing circuit gain,  $G_{ACB}(s) = \frac{1}{2} \times \frac{s \times 4 \times 10^{-6} + 1}{s \times 2 \times 10^{-6} + 1}$ . An active current balancing circuit is employed in LM5126A-Q1 to reduce the average current error caused by the difference of the two inductors.

If the equivalent series resistance (ESR) of  $C_{out}$  ( $R_{ESR}$ ) is small enough and the RHPZ frequency is far away from the target crossover frequency, the modulator transfer function is further simplified to a one pole system and the voltage loop is closed with only two loop compensation components,  $R_{COMP}$  and  $C_{COMP}$ , leaving a single pole response at the crossover frequency. A single pole response at the crossover frequency yields a very stable loop with 90 degrees of phase margin.

As shown in [Figure 8-1](#), a  $g_m$  amplifier is utilized as the output voltage error amplifier. The feedback transfer function includes the feedback resistor divider gain and loop compensation of the error amplifier.  $R_{COMP}$ ,  $C_{COMP}$ , and  $C_{HF}$  configure the error amplifier gain and phase characteristics, create a pole at origin, a low frequency zero and a high frequency pole.



**Figure 8-1. Type II  $g_m$  Amplifier Compensation**

Feedback transfer function is defined as follows:

$$-\frac{\hat{v}_{comp}}{\hat{v}_{out}} = \frac{A_{VM} \times \omega_{Z\_EA}}{s} \times \frac{1 + \frac{s}{\omega_{Z\_EA}}}{1 + \frac{s}{\omega_{P\_EA}}} \quad (25)$$

where

- The middle-band voltage gain,  $A_{VM} = K_{FB} \times g_m \times R_{COMP}$
- $g_m = 1\text{mA/V}$ .
- The feedback resistor divider gain  $K_{FB} = \frac{R_{FBB}}{R_{FBT} + R_{FBB}} \cdot K_{FB} = \frac{1}{30}$  for the internal feedback resistor divider.
- Low frequency zero,  $\omega_{Z\_EA} = \frac{1}{R_{COMP} \times C_{COMP}}$
- High frequency pole,  $\omega_{P\_EA} \approx \frac{1}{R_{COMP} \times C_{HF}}$

The pole at the origin minimizes the output steady state error. Place the low frequency zero to cancel the load pole of the modulator. Use the high frequency pole to cancel the zero created by the output capacitor ESR or to decrease noise susceptibility of the error amplifier. By placing the low frequency zero an order of magnitude less than the crossover frequency, the maximum amount of phase boost is achieved at the crossover frequency. Place the high frequency pole beyond the crossover frequency because the addition of  $C_{HF}$  adds a pole in the feedback transfer function.

The crossover frequency (open loop bandwidth) is usually limited to one fifth of the RHPZ frequency.

Increase  $R_{COMP}$  and proportionally decreasing  $C_{COMP}$  for higher crossover frequency. Conversely, decreasing  $R_{COMP}$  while proportionally increasing  $C_{COMP}$ , results in lower bandwidth while keeping the same zero frequency in the feedback transfer function.

### 8.1.2 3 Phase Operation

For higher power, LM51261A can be used in 3 phase operation together with a LM51251A device.

To configure for 3-phase interleaved operation, configure LM51251A as the primary device and configure LM51261A as a secondary device. Shown in [Figure 8-2](#) is the 3-phase configuration with a LM51251A combined with a LM51261A device. The phase shift for phase 3 is 120 degrees.



**Figure 8-2. 3-Phase Interleaved Boost Configuration**



**Figure 8-3. 3-Phase Interleaved Boost Configuration**

The typical application schematic for 3-phase operation is shown in [Figure 8-4](#).



**Figure 8-4. 3-phase Typical Application Schematic**

Connect Syncout of LM51251A to SYNCIN of LM51261A. Also connect COMP, IMON, SS and mode pin of both devices together.

### 8.1.3 Non-synchronous Application

Please follow below instructions when operating in nonsynchronous mode.

- Connect SW to GND and HB to VCC.
- Keep HO floating.

The diagram is shown below.



**Figure 8-5. Schematic of a Non-synchronous Boost Converter**

### 8.2 Typical Application

A typical application example is a single-phase boost converter as shown below. This converter is designed for Class-H audio amplifier. The output voltage is adjustable up to 60V. The peak power is 500VA with an input average current limit of 13A.



Figure 8-6. Typical Application

### 8.2.1 Design Requirements

Table 8-1. Design Parameters

| PARAMETER                                                                                        | VALUE |
|--------------------------------------------------------------------------------------------------|-------|
| Minimum input voltage, V <sub>in_min</sub>                                                       | 9V    |
| Typical input voltage, V <sub>in_typ</sub>                                                       | 14.4V |
| Maximum input voltage, V <sub>in_max</sub>                                                       | 18V   |
| Minimum output voltage, V <sub>out_min</sub>                                                     | 8V    |
| Maximum output voltage, V <sub>out_max</sub>                                                     | 45V   |
| Maximum output power at maximum output voltage and typical input voltage, P <sub>out_total</sub> | 500W  |
| Rated output power, P <sub>rated_total</sub>                                                     | 150W  |
| Maximum delay at twice rated output power and typical input voltage, t <sub>delay</sub>          | 100ms |
| Estimated efficiency, η                                                                          | 95%   |

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Determine the Total Phase Number

Interleaved operation offers many advantages in high current applications such as higher efficiency, lower component stresses and reduced input and output ripple. For dual phase interleaved operation, the output power path is split reducing the input current in each phase by one-half. Ripple currents in the input and output capacitors are reduced significantly since each channel operates 180 degrees out of phase from the other. As shown in Figure 8-7, the input current ripple is reduced significantly.



**Figure 8-7. Input Current Ripple Reduced With Dual Phase Interleaving**

Here, 1phase is selected for the design:

$$N_p = 1 \quad (26)$$

The total power  $P_{out\_total}$  is shared among phases, the power of each phase is found as:

$$P_{out} = \frac{P_{out\_total}}{N_p} = 500W \quad (27)$$

### 8.2.2.2 Determining the Duty Cycle

In CCM, The duty cycle is defined as:

$$D = \frac{V_{out} - V_{in}}{V_{out}} \quad (28)$$

$$D' = 1 - D \quad (29)$$

In this application, the maximum duty cycle is found as:

$$D_{max} = \frac{V_{out\_max} - V_{in\_min}}{V_{out\_max}} = 0.8 \quad (30)$$

### 8.2.2.3 Timing Resistor $R_T$

Generally, higher switching frequency ( $f_{sw}$ ) leads to smaller size and higher losses. Operation around 400kHz is a reasonable compromise considering size, efficiency and EMI. The value of  $R_T$  for 400kHz switching frequency is calculated as follows:

$$R_T = \left( \frac{1}{f_{sw}} - 18\text{ns} \right) \times 31.5 \frac{\Omega}{\text{ns}} = 78.2\text{k}\Omega \quad (31)$$

A standard value of 78.7k $\Omega$  is chosen for  $R_T$ .

### 8.2.2.4 Inductor Selection $L_m$

Three main parameters are considered when selecting the inductance value: Inductor current ripple ratio (RR), falling slope of the inductor current and the RHPZ frequency of the control loop.

- The inductor current ripple ratio is selected to balance the winding loss and core loss of the inductor. As the ripple current increases the core loss increases and the copper loss decreases.

- It is necessary for the falling slope of the inductor current to be small enough to prevent sub-harmonic oscillation. A larger inductance value results in a smaller falling slope of the inductor current.
- Place the RHPZ at high frequency to allow a higher crossover frequency of the control loop. As the inductance value decreases the RHPZ frequency increases.

According to peak current mode control theory, it is necessary that the slope compensation ramp is greater than half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle, that is:

$$V_{slope} \times f_{sw} > \frac{V_{out\_max} - V_{in\_min}}{2 \times L_m} \times R_{cs} \quad (32)$$

where

- $V_{slope}$  is a 48mV peak (at 100% duty cycle) slope compensation ramp at the input of the current sense amplifier.

The lower limit of the inductance is found as,

$$L_m > \frac{V_{out\_max} - V_{in\_min}}{2 \times V_{slope} \times f_{sw}} \times R_{cs} \quad (33)$$

$R_{cs}$  is estimated to be  $1.5\text{m}\Omega$ , so the following is found,

$$L_m > 1.4\mu\text{H} \quad (34)$$

The RHPZ frequency is found as,

$$\omega_{RHPZ} = \frac{R_{out} \times D^2}{L_{m\_eq}} \quad (35)$$

It is necessary that the crossover frequency is lower than 1/5 of RHPZ frequency,

$$f_c < \frac{1}{5} \times \frac{\omega_{RHPZ}}{2\pi} \quad (36)$$

Assume a crossover frequency of 1kHz is desired, the upper limit of the inductance is found as,

$$L_m < 5.2\mu\text{H} \quad (37)$$

The inductor ripple current is typically set between 30% and 70% of the full load current, known as a good compromise between core loss and winding loss of the inductor.

Per phase input current is calculated as,

$$I_{in\_vinmax} = \frac{P_{out}}{\eta \times V_{in\_max}} = 29.2\text{A} \quad (38)$$

In continuous conduction mode (CCM) operation, the maximum ripple ratio occurs at a duty cycle of 33%. The input voltage that result in a maximum ripple ratio is found as,

$$V_{in\_RRmax} = V_{out\_max} \times (1 - 0.33) = 30\text{V} \quad (39)$$

Thus, it is necessary to use the maximum input voltage  $V_{in\_max}$  to calculate the maximum ripple ratio.

For this example, a ripple ratio of 0.3, 30% of the input current was chosen. Knowing the switching frequency and the typical output voltage, the inductor value is calculated as follows,

$$L_m = \frac{V_{in\_max}}{I_{in} \times RR} \times \frac{1}{f_{sw}} \times \left(1 - \frac{V_{in\_max}}{V_{out\_max}}\right) = \frac{18\text{V}}{29.2\text{A} \times 0.3} \times \frac{1}{400\text{kHz}} \times 0.6 = 3.1\mu\text{H} \quad (40)$$

The closest standard value of  $3.3\mu\text{H}$  was chosen for  $L_m$ .

The inductor ripple current at typical input voltage is calculated as:

$$I_{pp} = \frac{V_{in\_typ}}{L_m} \times \frac{1}{f_{sw}} \times \left(1 - \frac{V_{in\_typ}}{V_{out}}\right) = 7.4\text{A} \quad (41)$$

If a ferrite core inductor is selected, make sure the inductor does not saturate at peak current limit. The inductance of a ferrite core inductor is almost constant until saturation. Ferrite core has low core loss with a big size.

For powder core inductor, the inductance decreases slowly with increased DC current. This action leads to higher ripple current at high inductor current. For this example, the inductance drops to 70% at peak current limit compared to 0A. The current ripple at peak current limit is found as,

$$I_{pp\_bias} = \frac{V_{in\_typ}}{0.7 \times L_m} \times \frac{1}{f_{sw}} \times \left(1 - \frac{V_{in\_typ}}{V_{out}}\right) = 10.6\text{A} \quad (42)$$

### 8.2.2.5 Current Sense Resistor $R_{cs}$

The maximum per phase average input current at typical input voltage and maximum output voltage is calculated as:

$$I_{in\_vintyp} = \frac{P_{out}}{\eta \times V_{in\_typ}} = 36.5\text{A} \quad (43)$$

The peak current is calculated as:

$$I_{pk\_vintyp} = I_{in\_vintyp} + \frac{I_{pp\_bias}}{2} = 36.5\text{A} + \frac{10.6\text{A}}{2} = 41.8\text{A} \quad (44)$$

The current sense resistor is found as:

$$R_{cs} = \frac{V_{CLTH}}{I_{pk\_vintyp}} = \frac{60\text{mV}}{41.8\text{A}} = 1.43\text{m}\Omega \quad (45)$$

A standard value of  $1.5\text{m}\Omega$  is chosen for  $R_{cs}$ .

### 8.2.2.6 Current Sense Filter $R_{CSFP}$ , $R_{CSFN}$ , $C_{CS}$

RC filters are suggested for current sensing.  $100\text{pF}$  of  $C_{CS}$  and  $1\Omega$  of  $R_{CSFP}$ ,  $R_{CSFN}$  are normal recommendations. Place  $C_{CS}$  close to the device.

Route CSP and CSN traces together with Kelvin connections to the current sense resistors.

Increase  $C_{CS}$  and  $R_{CSFN}$  to increase the RC time constant. Increasing  $R_{CSFP}$  brings significant current sensing error.



**Figure 8-8. Current Sense Filter**

#### 8.2.2.7 Low-Side Power Switch $Q_L$

Select a logic level N-channel MOSFET that 5V VCC is sufficient to completely enhance the MOSFET. Also, note the minimum HO-SW voltage is 3.75V during bypass operation. Make sure the MOSFET is turned on at this voltage.

Selection of the power MOSFET devices by breaking down the losses is one way to compare the relative efficiencies of different devices. Losses in the low-side MOSFET device is separated into conduction loss and switching loss.

Low-side conduction loss is approximately calculated as follows:

$$P_{COND\_LS} = D \times I_{in}^2 \times R_{DS(on)} \times 1.3 \quad (46)$$

Where, the factor of 1.3 accounts for the increase in the MOSFET on-resistance due to heating. Alternatively, estimate the high temperature on-resistance of the MOSFET using the  $R_{DS(ON)}$  vs temperature curves in the MOSFET datasheet.

Switching loss occurs during the brief transition period as the low-side MOSFET turns on and off. During the transition period both current and voltage are present in the channel of the MOSFET device. The low-side switching loss is approximately calculated as follows:

$$P_{SW\_LS} = 0.5 \times V_{out} \times I_{in} \times (t_R + t_F) \times f_{sw} \quad (47)$$

$t_R$  and  $t_F$  are the rise and fall times of the low-side MOSFET. The rise and fall times are usually mentioned in the MOSFET data sheet or are empirically observed with an oscilloscope.

Reverse recovery of the high-side MOSFET increases the fall time and turn on current of the low-side MOSFET resulting in higher turn on loss.

Place an additional Schottky diode in parallel with the low-side MOSFET, with short connections to the source and drain in order to minimize negative voltage spikes at the SW node.

#### 8.2.2.8 High-Side Power Switch $Q_H$

Losses in the high-side MOSFET device is separated into conduction loss, dead-time loss, and reverse recovery loss. Switching loss is calculated for the low-side MOSFET device only. Switching loss in the high-side MOSFET device is negligible because the body diode of the high-side MOSFET device turns on before and after the high-side MOSFET device switches.

High-side conduction loss is approximately calculated as follows:

$$P_{COND\_HS} = D' \times I_{in}^2 \times R_{DS(on)} \times 1.3 \quad (48)$$

Dead-time loss is approximately calculated as follows:

$$P_{DT\_HS} = V_D \times I_{in} \times (t_{DLH} + t_{DHL}) \times f_{sw} \quad (49)$$

where

- $V_D$  is the forward voltage drop of the high-side MOSFET body diode.
- $t_{DLH}$  is the deadtime between low side switch turn-off and high side switch turn-on.
- $t_{DHL}$  is the deadtime between high side switch turn-off and low side switch turn-on.

Reverse recovery characteristics of the high-side MOSFET switch strongly affect efficiency, especially when the output voltage is high. Small reverse recovery charge helps to increase the efficiency while also minimizes switching noise.

Reverse recovery loss is approximately calculated as follows:

$$P_{RR\_HS} = V_{out} \times Q_{RR} \times f_{sw} \quad (50)$$

where

- $Q_{RR}$  is the reverse recovery charge of the high-side MOSFET body diode.

Place a  $100\text{k}\Omega$  gate resistor between MOSFET gate and source. The resistance is determined by the charge pump source current ( $I_{CP}$ ) in bypass mode. If too low of a resistance is chosen, the gate voltage is too low to fully turn on the high side MOSFET.

Place an additional Schottky diode in parallel with the high-side switch to improve efficiency. Usually, the power rating of this parallel Schottky diode is less than the high-side switch because the diode conducts only during dead-times. It is necessary that the power rating of the parallel diode is high enough to handle inrush current at startup, any load exists before switching, hiccup mode operation, and so forth.

#### 8.2.2.9 Snubber Components

A resistor-capacitor snubber network across the high-side N-channel MOSFET device reduces ringing and spikes at the switching node. Excessive ringing and spikes cause erratic operation and couple noise to the output voltage. Selecting the values for the snubber is best accomplished through empirical methods. First, make sure the lead lengths for the snubber connections are very short. Start with a resistor value between 5 and  $50\Omega$ . Increasing the value of the snubber capacitor results in more damping, but this action also results higher snubber losses. Select a minimum value for the snubber capacitor that provides adequate damping of the spikes on the switch waveform at heavy load. A snubber cannot be necessary with an optimized layout.

#### 8.2.2.10 Vout Programming

For fixed output voltage, program  $V_{OUT}$  by connecting a resistor to ATRK/DTRK and turn on precise internal  $20\mu\text{A}$  current source.

$$R_{ATRK} = \frac{V_{out\_max}}{6V} \times 10\text{k}\Omega = 75\text{k}\Omega \quad (51)$$

For class-H audio application, adjust  $V_{out}$  to optimize the efficiency. Apply analog tracking or digital tracking with ATRK/DTRK.

Program the output voltage by digital PWM signal (DTRK). The duty cycle  $D_{TRK}$  is found as:

$$D_{TRK\_max} = \frac{V_{out\_max}}{75V} = 60\% \quad (52)$$

$$D_{TRK\_min} = \frac{V_{out\_min}}{75V} = 10.7\% \quad (53)$$

Make sure the DTRK frequency is between  $100\text{kHz}$  and  $2200\text{kHz}$ . The DTRK PWM signal must be applied when the IC is enabled.

For analog tracking, apply a voltage to ATRK/DTRK to program Vout. The voltage is found as:

$$V_{ATRK\_max} = \frac{V_{out\_max}}{30} = 1.5V \quad (54)$$

$$V_{ATRK\_min} = \frac{V_{out\_min}}{30} = 0.267V \quad (55)$$

Use a two stage RC filter with offset to convert a digital PWM signal to analog voltage as shown in [Figure 8-9](#).



Figure 8-9. Two Stage RC Filter to ATRK/DTRK

The two stage RC filter is used to filter the PWM signal into a smooth analog voltage. The two stage RC filter is selected considering voltage ripple and settling time on ATRK/DTRK.

100% PWM duty cycle sets the output voltage to  $V_{out\_max}$  and 0% PWM duty cycle sets the output voltage to  $V_{out\_min}$ .  $R_t$  and  $R_b$  are used to adjust ATRK/DTRK offset voltage.

The  $V_{trk\_max}$  and  $V_{trk\_min}$  can be found as,

$$V_{ATRK\_max} = V_{dd} \frac{R_b}{(2R_f + R_a) \parallel R_t + R_b} \quad (56)$$

$$V_{ATRK\_min} = V_{dd} \frac{(2R_f + R_a) \parallel R_b}{(2R_f + R_a) \parallel R_b + R_t} \quad (57)$$

Where  $V_{dd}$  is the amplitude of the PWM signal;  $d$  is the PWM duty cycle.

The AC transfer function from input to  $V_{ATRK}$  can be found as,

$$G_{trk}(s) = \frac{\frac{R_L}{2R_f + R_L}}{1 + 2\zeta \frac{s}{\omega_n} + \left(\frac{s}{\omega_n}\right)^2} \quad (58)$$

Where

$$R_L = R_a + R_b \parallel R_t \quad (59)$$

$$\omega_n = \frac{1}{R_f \times C_f \sqrt{\frac{R_L}{2R_f + R_L}}} \quad (60)$$

$$\zeta = \frac{1}{2} \left( \frac{R_f}{R_L} + 3 \right) \sqrt{\frac{R_L}{2R_f + R_L}} \quad (61)$$

The roots of the denominator can be found as,

$$s_1 = -\zeta\omega_n + \omega_n\sqrt{\zeta^2 - 1} \quad (62)$$

$$s_2 = -\zeta\omega_n - \omega_n\sqrt{\zeta^2 - 1} \quad (63)$$

As  $\zeta > 1$ , this is an overdamped second order system.  $s_1$  is the dominate pole. 2% settling time  $t_s$  can be estimated as,

$$t_s = \frac{1}{s_1} \cdot \ln \left( -\frac{0.02 \cdot 2s_1\sqrt{\zeta^2 - 1}}{\omega_n} \right) \quad (64)$$

In this application, 400kHz PWM frequency is used.  $R_f=4.99k\Omega$ ,  $C_f=47nF$ ,  $R_a=1.5k\Omega$ ,  $R_t=51k\Omega$ ,  $R_b=7.87k\Omega$  are selected. The 2% settling time is around 1.3ms.

### 8.2.2.11 Input Current Limit (ILIM/IMON)

The transient power is high in audio applications. For this application 500W is selected as peak output power. But the average power is typically much lower than the peak power. 150W is selected as average power. With proper ILIM/IMON setting, the average input current is limited to less than 150W while allowing 500W peak for 100ms. When the average current loop is triggered,  $V_{OUT}$  drops till the input and output power is balanced.

The per phase input current at average output power and typical input voltage is found as,

$$I_{avg} = \frac{P_{avg\_total}}{1 \times \eta \times V_{in\_typ}} = 11.0A \quad (65)$$

14A is selected as the average input current limit.

$$I_{lim} = 14A \quad (66)$$

The current out of ILIM/IMON is found as,

$$I_{MON\_lim} = (R_{cs} \times I_{lim} \times G_{IMON} + I_{OFFSET}) = (1.5m\Omega \times 14A \times 0.333mA/V + 4\mu A) = 11\mu A \quad (67)$$

$R_{ILIM}$  is calculated as:

$$R_{IMON} = \frac{V_{ILIM}}{I_{MON}} = \frac{1V}{11\mu A} = 90.9k\Omega \quad (68)$$

A standard value of 90.9k $\Omega$  is chosen for  $R_{IMON}$ .

As shown in [Figure 8-10](#), use  $C_{IMON}$  and  $R_c$  to create a proper delay before the average current loop is triggered.



**Figure 8-10. ILIM/IMON Pin Configuration**

In this application 100ms delay at twice rated power is required.

At zero load current out of ILIM/IMON is found as,

$$I_{MON\_0A} = I_{OFFSET} = 4\mu A \quad (69)$$

The ILIM/IMON voltage at zero load is calculated as,

$$V_{IMON\_0A} = R_{IMON} \times I_{MON\_0A} = 0.36V \quad (70)$$

At twice rated power, current out of ILIM/IMON is found as,

$$I_{MON\_tr} = (R_{cs} \times 2 \times I_{lim} \times G_{IMON} + I_{OFFSET}) = (1.5m\Omega \times 28A \times 0.333mA/V + 4\mu A) = 18\mu A \quad (71)$$

$C_{IMON}$  is determined by,

$$C_{IMON} = \frac{t_{delay}}{R_{IMON} \times \ln\left(\frac{R_{IMON} \times I_{MON\_tr} - V_{IMON\_0A}}{R_{IMON} \times I_{MON\_tr} - V_{ILIM}}\right)} = 1.6\mu F \quad (72)$$

A standard value of  $2.2\mu F$  is chosen for  $C_{IMON}$ .

$R_c$  is determined by,

$$R_c = \frac{1}{20\pi \times C_{IMON}} = 7.2k \quad (73)$$

A standard value of  $6.04k\Omega$  is chosen for  $R_c$ .

#### 8.2.2.12 UVLO Divider

The desired start-up voltage and the hysteresis are set by the voltage divider  $R_{UVT}$ ,  $R_{UVB}$ . For this design, the start-up voltage ( $V_{in\_on}$ ) is set to 8.5V which is 0.5V below  $V_{in\_min}$ . UVLO hysteresis voltage is set to 1V. This action results UVLO shutdown voltage ( $V_{in\_off}$ ) of 7.5V. The values of  $R_{UVT}$ ,  $R_{UVB}$  are calculated as follows:

$$R_{UVT} = \frac{V_{in\_on} - \frac{V_{UVLO\_RISING}}{V_{UVLO\_FALLING}} \times V_{in\_off}}{I_{UVLO\_HYS}} = \frac{8.5V - \frac{1.1V}{1.075V} \times 7.5V}{10\mu A} = 82.6k\Omega \quad (74)$$

A standard value of  $82.5k\Omega$  is chosen for  $R_{UVT}$ .

$$R_{UVB} = \frac{V_{UVLO\_FALLING} \times R_{UVT}}{V_{in\_off} - V_{UVLO\_FALLING}} = \frac{1.075V \times 82.5k\Omega}{7.5V - 1.075V} = 13.8k\Omega \quad (75)$$

A standard value of  $13.8k\Omega$  is chosen for  $R_{UVB}$ .

A 100nF UVLO capacitor ( $C_{UVLO}$ ) is selected in case  $V_{in}$  drops below  $V_{in\_off}$  momentarily during the start-up or during a severe load transient at the low input voltage.

#### 8.2.2.13 Soft Start

The soft-start time at maximum output voltage is the longest. To obtain a 6ms soft-start time, the soft-start capacitor is found as,

$$C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{ATRK\_max} \left( \frac{V_{out\_max}}{V_{out\_max} - V_{in\_typ}} \right)} = \frac{50\mu A \times 6ms}{1.5V} \left( \frac{45V}{45V - 14.4V} \right) = 0.29\mu F \quad (76)$$

A standard value of  $0.33\mu F$  is chosen for  $C_{SS}$ .

#### 8.2.2.14 CFG Settings

CFG is chosen based on I<sup>2</sup>C address and turn on or turnoff ATRK/DTRK pin 20 $\mu A$  current source.

Here, I<sup>2</sup>C address of 0b1100000 and turning on 20 $\mu A$  current source are selected. Level 1 (0 $\Omega$ ) is selected for CFG.

In this example, the deadtime is set to 50ns using I<sup>2</sup>C, the rest of the settings are default as shown in [Section 7](#)

#### 8.2.2.15 Output Capacitor $C_{out}$

The output capacitors smooth the output voltage ripple and provide a source of charge during load transient conditions.

Carefully select the output capacitor ripple current rating. In boost regulator, the output is supplied by discontinuous current and the ripple current requirement is usually high. In practice, the ripple current requirement is dramatically reduced by placing high-quality ceramic capacitors earlier than the bulk aluminum capacitors close to the power switches.

The output voltage ripple is dominated by ESR of the output capacitors. Paralleling output capacitor is a good choice to minimize effective ESR and split the output ripple current into capacitors.

The single phase boost output RMS ripple current is expressed as,

$$I_{1p\_rms} \approx I_{out} \times \sqrt{\frac{D}{D'}} \quad (77)$$

Decoupling capacitors are critical to minimize voltage spikes of the MOSFETs and improve EMI performance. Quite a few 0603/100nF ceramic capacitors are placed close to the MOSFETs following "vertical loop" concept. Refer to [Improve High-Current DC/DC Regulator EMI Performance for Free With Optimized Power Stage Layout](#) application brief for more details.

A few 10μF ceramic capacitors are also necessary to reduce the output voltage ripple and split the output ripple current.

Typically, aluminum capacitors are required for high capacitance. In this example, four 150μF aluminum capacitors are selected.

The output transient response is closely related to the bandwidth of the loop gain and the output capacitance. According to [How to Determine Bandwidth from the Transient-response Measurement](#) technical article, the overshoot or undershoot  $V_p$  is estimated as,

$$V_p = \frac{\Delta I_{tran}}{2\pi \times f_c \times C_{out}} \quad (78)$$

where  $\Delta I_{tran}$  is the transient load current step.

Please be aware that [Equation 78](#) is valid only if the converter is always operating in CCM or FPWM during load step. If the converter enters DCM or pulsing skip mode at light load, the overshoot is worse.

Due to the inherent path from input to output, unlimited inrush current flows when the input voltage rises quickly and charges the output capacitor. The slew rate of input voltage rising need to be controlled by a hot-swap or by starting the input power supply softly for the inrush current not to damage the inductor, sense resistor or high-side MOSFET.

#### 8.2.2.16 Input Capacitor $C_{in}$

Input capacitors are always required to provide a stable input voltage. It is necessary that the input capacitors is able to handle the inductor ripple current.

The single phase boost input RMS ripple current is expressed as,

$$I_{in\_1p\_rms} = \frac{I_{pp}}{\sqrt{12}} \quad (79)$$

The input capacitor is also an important part of the input filter. Higher capacitance and ESR help damping the input filter better. Aluminum electrolytic capacitor is a good choice for input capacitor with high capacitance and ESR. Refer to [Input Filter Design for Switching Power Supplies](#) application note for more details.

#### 8.2.2.17 Bootstrap Capacitor

The bootstrap capacitor between the HB and SW pin supplies the gate current to charge the high-side MOSFET device gate during each turn-on cycle and also supplies recovery charge for the bootstrap diode. These current peaks are several amperes. The recommended value of the bootstrap capacitor is 0.1μF. Use good-quality, low-ESR, ceramic capacitor for  $C_{BST}$ . Place  $C_{BST}$  close to the pins of the device to minimize potentially damaging voltage transients caused by trace inductance. The minimum value for the bootstrap capacitor is calculated as follows,

$$C_{BST} = \frac{Q_G}{\Delta V_{BST}} \quad (80)$$

where

- $Q_G$  is the high-side MOSFET gate charge at  $V_{CC} = 5V$
  - $\Delta V_{BST}$  is the tolerable voltage droop on  $C_{BST}$ , which is typically less than 5% of  $V_{CC}$  or 0.15V, conservatively
- In this example, the value of the bootstrap capacitor ( $C_{BST}$ ) is  $0.1\mu F$ .

#### 8.2.2.18 VCC Capacitor $C_{VCC}$

The primary purpose of the VCC capacitor is to supply the peak transient currents of the LO driver and bootstrap diode as well as provide stability for the VCC regulator. Choose  $C_{VCC}$  at least 10 times greater than the value of  $C_{BST}$ . Use good-quality, low-ESR, ceramic capacitor for  $C_{VCC}$ . Place  $C_{VCC}$  close to the pins of the device.

A value of  $10\mu F$  was selected for this design example.

#### 8.2.2.19 BIAS Capacitor

Use a high-quality, ceramic capacitor for  $C_{BIAS}$ . Place  $C_{BIAS}$  physically close to the device.

A value of  $1\mu F$  is selected for this design example.

#### 8.2.2.20 VOUT Capacitor

Use a high-quality, ceramic capacitor for  $C_{OUT}$ . Place  $C_{OUT}$  physically close to the device.

A value of  $0.1\mu F$  is selected for this design example.

#### 8.2.2.21 Loop Compensation

$R_{COMP}$ ,  $C_{COMP}$  and  $C_{HF}$  configure the error amplifier gain and phase characteristics to produce a stable voltage loop. For a quick start, follow the following four steps:

1. Select crossover frequency,  $f_C$ . Select the cross over frequency ( $f_C$ ) at one fifth of the RHPZ frequency or one tenth of the switching frequency whichever is lower. Choose RHPZ with minimum input voltage and maximum output voltage.

$$\frac{f_{SW}}{10} = 40\text{kHz} \quad (81)$$

$$\frac{f_{RHPZ}}{5} = \frac{R_{out} \times D'^2}{5 \times 2\pi \times L_{m\_eq}} = 1.6\text{kHz} \quad (82)$$

Crossover frequency  $f_C=1.6\text{kHz}$  is selected.

2. Determine required  $R_{COMP}$

Knowing  $f_C$ ,  $R_{COMP}$  is calculated as follows:

$$R_{COMP} = \frac{2\pi \times f_C \times C_{out} \times A_{CS} \times R_{CS\_eq}}{D' \times K_{FB} \times g_m \times G_{ACB}(2\pi \times f_C)} = \frac{2\pi \times 1.6\text{kHz} \times 900\mu F \times 10 \times 0.75m\Omega}{0.2 \times \frac{1}{30} \times 1\frac{mA}{V} \times \frac{1}{2}} = 20.4\text{k}\Omega \quad (83)$$

A standard value of  $20\text{k}\Omega$  is selected for  $R_{COMP}$

3. Determine  $C_{COMP}$

Place  $\omega_{Z\_EA}$  at the load pole frequency  $\omega_{P\_LF}$  to cancel load pole. Knowing  $R_{COMP}$ ,  $C_{COMP}$  is calculated as follows:

$$C_{COMP} = \frac{1}{R_{COMP} \times \omega_{P\_LF}} = \frac{1}{20\text{k}\Omega \times \frac{2}{4.05\Omega \times 650\mu F}} = 65\text{nF} \quad (84)$$

A standard value of  $65\text{nF}$  is selected for  $C_{COMP}$

4. Determine  $C_{HF}$ .

Place  $\omega_{HF}$  at  $\omega_{RHPZ}$  or  $\omega_{Z\_ESR}$  zero whichever is lower. Knowing  $R_{COMP}$ , RHPZ and ESR zero,  $C_{HF}$  is calculated as follows:

$$C_{HF} = \frac{1}{R_{COMP} \times \omega_{HF}} = \frac{1}{20\text{k}\Omega \times 49\text{kHz}} = 1\text{nF} \quad (85)$$

A standard value of 1nF is selected for  $C_{HF}$ .

### 8.2.3 Application Curves

#### 8.2.3.1 Efficiency



#### 8.2.3.2 Steady State Waveforms





Figure 8-15.  $V_{in} = 14.4V$ ,  $V_{out} = 24V$ , DEM,  $I_{load} = 7.5A$

#### 8.2.3.3 Step Load Response



Figure 8-16. Load Transient,  $V_{in} = 14.4V$ ,  $V_{out} = 24V$ , FPWM,  $I_{load} = 0A$  to  $3.125A$  at  $1A/\mu s$



Figure 8-17. Load Transient,  $V_{in} = 14.4V$ ,  $V_{out} = 24V$ , DEM,  $I_{load} = 0A$  to  $3.125A$  at  $1A/\mu s$

#### 8.2.3.4 AC Loop Response Curve



Figure 8-18. Bode Plot,  $V_{in}=14.4V$ ,  $V_{out}=45V$ ,  $I_{out}=3.4A$  (Average Current Loop Disabled)

### 8.2.3.5 Thermal Performance



Figure 8-19.  $\text{V}_{\text{in}} = 14.4\text{V}$ ,  $\text{V}_{\text{out}} = 24\text{V}$ ,  $\text{P}_{\text{OUT}} = 150\text{W}$ ,  
Natural Convection



Figure 8-20.  $\text{V}_{\text{in}} = 14.4\text{V}$ ,  $\text{V}_{\text{out}} = 45\text{V}$ ,  $\text{P}_{\text{OUT}} = 150\text{W}$ ,  
Natural Convection

## 8.3 Power Supply Recommendations

The LM51261A-Q1 is designed to operate over a wide input voltage range. It is necessary that the characteristics of the input supply is compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions*. It is also necessary that the input supply is capable of delivering the required input current to the fully loaded regulator. Use [Equation 86](#) to estimate the average input current.

$$I_I = \frac{P_O}{V_I \eta} \quad (86)$$

where  $\eta$  is the efficiency.

Use the graphs in the [Efficiency](#) section to obtain the value for the efficiency in the worst case operation mode. For most applications, the boost operation is the region of highest input current.

If the device is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables have an adverse effect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an under-damped resonant circuit. This circuit causes overvoltage transients at  $V_I$  each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. One way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. An EMI input filter is often used in front of the controller power stage. Design the EMI input filter carefully to avoid instability as well as some of the previously mentioned effects.

## 8.4 Layout

### 8.4.1 Layout Guidelines

The performance of switching converters heavily depends on the quality of the PCB layout. Poor PCB design causes among others, converter instability, load regulation problems, noise or EMI issues. Thermal relieved connections in the power path, for VCC or the bootstrap capacitor, cannot be used as thermal relieved connections add significant inductance.

- Place the VCC, BIAS and HB capacitors close to the corresponding device pins and connect them with short and wide traces to minimize inductance, as the capacitors carry high peak currents.

- Place CSN and CSP filter resistors and capacitors close to the corresponding device pins to minimize noise coupling between the filter and the device. Route the traces to the sense resistor  $R_{CS}$ , which is placed close to the inductor, as differential pair and surrounded by ground to avoid noise coupling. Use Kelvin connections to the sense resistor.
- Place the compensation network  $R_{COMP}$  and  $C_{COMP}$  as well as the frequency setting resistor  $R_{RT}$  close to the corresponding device pins and connect them with short traces to avoid noise coupling. Connect the analog ground pin AGND to these components.
- Place the ATRK resistor  $R_{ATRK}$  (when used) close to the ATRK pin and connect to AGND.
- Note the layout of the following components is not so critical:
  - Soft-start capacitor  $C_{SS}$
  - DLY capacitor  $C_{DLY}$
  - ILIM/IMON resistor and capacitor  $R_{ILIM}$  and  $C_{ILIM}$
  - CFG resistor
  - UVLO/EN resistors
- Connect the AGND and PGND pin directly to the exposed pad (EP) to form a star connection at the device.
- Connect the device exposed pad (EP) with several vias to a ground plane to conduct heat away.
- Separate power and signal traces and use a ground plane to provide noise shielding.

The gate drivers incorporate short propagation delays, automatic dead time control, and low-impedance output stages capable of delivering high peak currents. Fast rise, fall times make sure of rapid turn-on and turn-off transitions of the power MOSFETs enabling high efficiency. Minimize stray and parasitic gate loop inductance to avoid high ringing.

- Place the high-side and low-side MOSFETs close to the device.
- Connect the gate driver outputs HO and LO with a short trace to minimize inductance.
- Route HO and SW to the MOSFETs as a differential pair using the flux cancellation effect reducing the loop area.
- Place the  $V_{OUT}$  capacitors close to the high-side MOSFET. Use short and wide traces to minimize the power stage loop  $C_{OUT}$  to high-side MOSFET drain connection to avoid high voltage spikes at the MOSFET.
- Connect the low-side MOSFET source connection with short and wide traces to the  $V_{OUT}$  and  $V_I$  capacitors ground to minimize inductance causing high voltage spikes at the MOSFET.
- Use copper areas for cooling at the MOSFETs thermal pads.

To spread the heat generated by the MOSFETs and the inductor, place the inductor away from the power stage (MOSFETs). However, the longer the trace between the inductor and the low-side MOSFET (switch node) the higher the EMI and noise emissions. For highest efficiency, connect the inductor by wide and short traces to minimize resistive losses.

#### 8.4.2 Layout Example



Figure 8-21. Layout Example

## 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, [Input Filter Design for Switching Power Supplies](#) application note
- Texas Instruments, [Improve High-Current DC/DC Regulator EMI Performance for Free With Optimized Power Stage Layout](#) application brief
- Texas Instruments, [How to Determine Bandwidth from the Transient-response Measurement](#) technical article

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2025 | *        | Initial Release |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| LM51261AQRHBRQ1       | Active        | Production           | VQFN (RHB)   32 | 3000   LARGE T&R      | -           | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 150   | LM51<br>261AQ       |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| LM51261AQRHBRQ1 | VQFN         | RHB             | 32   | 3000 | 330.0              | 12.4               | 5.3     | 5.3     | 1.1     | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM51261AQRHBRQ1 | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |

## GENERIC PACKAGE VIEW

**RHB 32**

**VQFN - 1 mm max height**

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4224745/A



# PACKAGE OUTLINE

**RHB0032U**

**VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



4225709/C 01/2021

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**RHB0032U**

## **VQFN - 1 mm max height**

#### PLASTIC QUAD FLATPACK - NO LEAD



**LAND PATTERN EXAMPLE**  
**EXPOSED METAL SHOWN**  
**SCALE:18X**



## SOLDER MASK DETAILS

4225709/C 01/2021

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
  5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RHB0032U

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025