







<span id="page-0-0"></span>

# **OPAx836 Very-Low-Power, Rail-to-Rail Out, Negative Rail In, Voltage-Feedback Operational Amplifiers**

# **1 Features**

- Low Power:
	- Supply Voltage: 2.5 V to 5.5 V
	- Quiescent Current: 1 mA (Typical)
	- Power Down Mode: 0.5 µA (Typical)
- Bandwidth: 205 MHz
- Slew Rate: 560 V/µs
- Rise Time: 3 ns (2  $V<sub>STFP</sub>$ )
- Settling Time  $(0.1\%)$ : 22 ns  $(2 V<sub>STFP</sub>)$
- Overdrive Recovery Time: 60 ns
- SNR: 0.00013% (-117.6 dBc) at 1 kHz (1  $V_{RMS}$ )
- THD: 0.00003% (-130 dBc) at 1 kHz (1  $V_{RMS}$ )
- $HD_2/HD_3$ : -85 dBc/-105 dBc at 1 MHz (2 V<sub>PP</sub>)
- Input Voltage Noise: 4.6 nV/ $\sqrt{Hz}$  (f = 100 kHz)
- Input Offset Voltage: 65 µV (±400-µV Maximum)
- CMRR: 116 dB
- Output Current Drive: 50 mA
- RRO: Rail-to-Rail Output
- Input Voltage Range: –0.2 V to +3.9 V (5-V Supply)
- Operating Temperature Range:  $-40^{\circ}$ C to  $+125^{\circ}$ C

# **2 Applications**

- Low-Power Signal Conditioning
- Audio ADC Input Buffers
- Low-Power SAR and ΔΣ ADC Drivers
- Portable Systems
- Low-Power Systems
- High-Density Systems

# **3 Description**

The OPA836 and OPA2836 devices (OPAx836) are single- and dual-channel, ultra-low power, rail-to-rail output, negative-rail input, voltage-feedback (VFB) operational amplifiers designed to operate over a power-supply range of 2.5 V to 5.5 V with a single supply, or  $\pm 1.25$  V to  $\pm 2.75$  V with a dual supply. Consuming only 1 mA per channel and a unitygain bandwidth of 205 MHz, these amplifiers set an industry-leading power-to-performance ratio for rail-torail amplifiers.

For battery-powered, portable applications where power is of key importance, the low-power consumption and high-frequency performance of the OPA836 and OPA2836 devices offer performanceversus-power capability that is not attainable in other devices. Coupled with a power-savings mode to reduce current to  $<$  1.5  $\mu$ A, these devices offer an attractive solution for high-frequency amplifiers in battery-powered applications.

The OPA836 RUN package option includes integrated gain-setting resistors for the smallest possible footprint on a printed-circuit board (approximately 2.00 mm × 2.00 mm). By adding circuit traces on the PCB, gains of +1, –1, –1.33, +2, +2.33, –3, +4, –4,  $+5$ ,  $-5.33$ ,  $+6.33$ ,  $-7$ ,  $+8$  and inverting attenuations of –0.1429, –0.1875, –0.25, –0.33, –0.75 can be achieved. See [Table 9-1](#page-34-0) and [Table 9-2](#page-34-0) for details.

The OPA836 and OPA2836 devices are characterized for operation over the extended industrial temperature range of –40°C to +125°C.

| <b>DCVICC INDITIONALIST</b> |                   |                              |
|-----------------------------|-------------------|------------------------------|
| <b>PART NUMBER</b>          | <b>PACKAGE</b>    | <b>BODY SIZE (NOM)</b>       |
| OPA836                      | SOT-23 (6)        | 2.90 mm $\times$ 1.60 mm     |
|                             | <b>WQFN (10)</b>  | $2.00$ mm $\times$ 2.00 mm   |
| OPA2836                     | SOIC (8)          | 4.90 mm $\times$ 3.91 mm     |
|                             | <b>VSSOP (10)</b> | $3.00$ mm $\times$ $3.00$ mm |
|                             | <b>UQFN (10)</b>  | $2.00$ mm $\times$ 2.00 mm   |
|                             | <b>WQFN (10)</b>  | $2.00$ mm $\times$ 2.00 mm   |

**Device Information(1)**

(1) See the package option addendum at the end of the data sheet for all available packages.



**Harmonic Distortion vs Frequency**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,  $\overline{\textbf{41}}$  intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**





# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



capacitance.".................................................................................................................................................... [39](#page-38-0)









## **Changes from Revision A (March 2011) to Revision B (May 2011) Page**

• Changed OPA836 from product preview to production data.............................................................................. [1](#page-0-0)

<span id="page-4-0"></span>

# **5 Device Comparison Table**



# <span id="page-5-0"></span>**6 Pin Configuration and Functions**



**Figure 6-1. OPA2836 RUN, RMC Packages 10-Pin WQFN, UQFN Top View**







**Figure 6-2. OPA836 RUN Package 10-Pin WQFN Top View**



**Figure 6-4. OPA836 DBV Package 6-Pin SOT-23 Top View**



**Figure 6-5. OPA2836 DGS Package 10-Pin VSSOP Top View**



п

### **Table 6-1. Pin Functions**





# <span id="page-7-0"></span>**7 Specifications 7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



## **7.4 Thermal Information: OPA836**



(1) For more information about traditional and new thermal metrics, see *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* (SPRA953).

<span id="page-8-0"></span>

## **7.5 Thermal Information: OPA2836**



(1) For more information about traditional and new thermal metrics, see *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* (SPRA953).

# **7.6 Electrical Characteristics: V<sub>S</sub> = 2.7 V**



# **7.6 Electrical Characteristics: V<sub>S</sub> = 2.7 V (continued)**



<span id="page-10-0"></span>

# 7.6 Electrical Characteristics: V<sub>S</sub> = 2.7 V (continued)

at V<sub>S+</sub> = +2.7 V, V<sub>S–</sub> = 0 V, V<sub>OUT</sub> = 1 V<sub>PP</sub>, R<sub>F</sub> = 0 Ω, R<sub>L</sub> = 2 kΩ, G = 1 V/V, input and output referenced to mid-supply, V<sub>IN\_CM</sub> = mid-supply – 0.5 V.  $T_A$  = 25°C, unless otherwise noted.



(1) Test levels (all values set by characterization and simulation): **(A)** 100% tested at 25°C; over temperature limits by characterization and simulation. **(B)** Not tested in production; limits set by characterization and simulation. **(C)** Typical value only for information.

(2) Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range.

(3) Current is considered positive out of the pin.



# <span id="page-11-0"></span>**7.7 Electrical Characteristics: V<sub>S</sub> = 5 V**

at V<sub>S+</sub> = +5 V, V<sub>S–</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0 Ω, R<sub>L</sub> = 1 kΩ, G = 1 V/V, input and output referenced to mid-supply. T<sub>A</sub> = 25°C, unless otherwise noted.





# 7.7 Electrical Characteristics:  $V_s$  = 5 V (continued)

at V<sub>S+</sub> = +5 V, V<sub>S–</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0 Ω, R<sub>L</sub> = 1 kΩ, G = 1 V/V, input and output referenced to mid-supply. T<sub>A</sub> = 25°C, unless otherwise noted.





# <span id="page-13-0"></span>7.7 Electrical Characteristics:  $V_s$  = 5 V (continued)

at V<sub>S+</sub> = +5 V, V<sub>S–</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0 Ω, R<sub>L</sub> = 1 kΩ, G = 1 V/V, input and output referenced to mid-supply. T<sub>A</sub> = 25°C, unless otherwise noted.



(1) Test levels (all values set by characterization and simulation): **(A)** 100% tested at 25°C; over temperature limits by characterization and simulation. **(B)** Not tested in production; limits set by characterization and simulation. **(C)** Typical value only for information.

(2) Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range.

(3) Current is considered positive out of the pin.

<span id="page-14-0"></span>





<span id="page-15-0"></span>

<span id="page-16-0"></span>









# 7.8 Typical Characteristics: V<sub>S</sub> = 2.7 V (continued)





<span id="page-19-0"></span>at  $V_{S+}$  = +5 V,  $V_{S-}$  = 0 V,  $V_{OUT}$  = 2  $V_{PP}$ ,  $R_F$  = 0  $\Omega$ ,  $R_L$  = 1 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply unless otherwise noted.  $T_A = 25^{\circ}$ C, unless otherwise noted.



<span id="page-20-0"></span>

at V<sub>S+</sub> = +5 V, V<sub>S-</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0  $\Omega$ , R<sub>L</sub> = 1 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply unless otherwise noted.  $T_A = 25^{\circ}$ C, unless otherwise noted.





<span id="page-21-0"></span>at V<sub>S+</sub> = +5 V, V<sub>S-</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0  $\Omega$ , R<sub>L</sub> = 1 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply unless otherwise noted.  $T_A = 25^{\circ}$ C, unless otherwise noted.





at V<sub>S+</sub> = +5 V, V<sub>S-</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0  $\Omega$ , R<sub>L</sub> = 1 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply unless otherwise noted.  $T_A = 25^{\circ}$ C, unless otherwise noted.





# **7.9 Typical Characteristics: V<sub>S</sub> = 5 V (continued)**

at V<sub>S+</sub> = +5 V, V<sub>S–</sub> = 0 V, V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>F</sub> = 0 Ω, R<sub>L</sub> = 1 kΩ, G = 1 V/V, input and output referenced to mid-supply unless otherwise noted.  $T_\mathsf{A}$  = 25°C, unless otherwise noted.



<span id="page-24-0"></span>

## **8 Detailed Description**

## **8.1 Overview**

The OPAx836 family of bipolar-input operational amplifiers offers excellent bandwidth of 205 MHz with ultra-low THD of 0.00003% at 1 kHz. The OPAx836 device can swing to within 200 mV of the supply rails while driving a 1-kΩ load. The input common-mode of the amplifier can swing to 200 mV below the negative supply rail. This level of performance is achieved at 1 mA of quiescent current per amplifier channel.

### **8.2 Functional Block Diagrams**



**Figure 8-1. Noninverting Amplifier**



**Figure 8-2. Inverting Amplifier**

## **8.3 Feature Description**

### **8.3.1 Input Common-Mode Voltage Range**

When the primary design goal is a linear amplifier with high CMRR, it is important to not violate the input common-mode voltage range ( $V_{ICR}$ ) of an operational amplifier.

The common-mode input range specifications in the table data use CMRR to set the limit. The limits are selected to ensure CMRR will not degrade more than 3 dB below the CMRR limit if the input voltage is kept within the specified range. The limits cover all process variations and most parts will be better than specified. The typical specifications are from 0.2 V below the negative rail to 1.1 V below the positive rail.

Assuming the operational amplifier is in linear operation, the voltage difference between the input pins is small (ideally 0 V) and input common-mode voltage is analyzed at either input pin with the other input pin assumed to be at the same potential. The voltage at  $V_{\text{IN+}}$  is simple to evaluate. In noninverting configuration, Figure 8-1, the input signal,  $V_{IN}$ , must not violate the  $V_{ICR}$ . In inverting configuration, Figure 8-2, the reference voltage,  $V_{REF}$ , must be within the  $V_{ICR}$ .

The input voltage limits have fixed headroom to the power rails and track the power supply voltages. For one 5-V supply, the linear input voltage ranges from –0.2 V to 3.9 V and from –0.2 V to 1.6 V for a 2.7-V supply. The delta headroom from each power supply rail is the same in either case: –0.2 V and 1.1 V.



### **8.3.2 Output Voltage Range**

The OPA836 and OPA2836 devices are rail-to-rail output (RRO) operational amplifiers. Rail-to-rail output typically means the output voltage swings within a couple hundred millivolts of the supply rails. There are different ways to specify this: one is with the output still in linear operation and another is with the output saturated. Saturated output voltages are closer to the power supply rails than linear outputs, but the signal is not a linear representation of the input. Linear output is a better representation of how well a device performs when used as a linear amplifier. Saturation and linear operation limits are affected by the output current, where higher currents lead to more loss in the output transistors.

[Figure 7-11](#page-15-0) and [Figure 7-37](#page-20-0) show saturated voltage-swing limits versus output load resistance and [Figure 7-12](#page-15-0) and [Figure 7-38](#page-20-0) show the output saturation voltage versus load current. Given a light load, the output voltage limits have nearly constant headroom to the power rails and track the power supply voltages. For example, with a 2-kΩ load and single 5-V supply, the linear output voltage ranges from 0.15 V to 4.8 V, and ranges from 0.15 V to 2.5 V for a 2.7-V supply. The delta from each power supply rail is the same in either case: 0.15 V and 0.2 V.

With devices like the OPA836 and OPA2836, where the input range is lower than the output range, typically the input will limit the available signal swing only in noninverting gain of 1. Signal swing in noninverting configurations in gains > +1 and inverting configurations in any gain is typically limited by the output voltage limits of the operational amplifier.

#### **8.3.3 Power-Down Operation**

The OPA836 and OPA2836 devices include a power-down mode. Under logic control, the amplifiers can switch from normal operation to a standby current of  $\lt 1.5$   $\mu$ A. When the  $\overline{PD}$  pin is connected high, the amplifier is active. Connecting PD pin low disables the amplifier and places the output in a high-impedance state. When the amplifier is configured as a unity-gain buffer, the output stage is in a high dc-impedance state. To protect the input stage of the amplifier, the devices use internal, back-to-back ESD diodes between the inverting and noninverting input pins. This configuration creates a parallel low-impedance path from the amplifier output to the noninverting pin when the differential voltage between the pins exceeds a diode voltage drop. When the op amp is configured in other gains, the feedback (RF) and gain (RG) resistor network forms a parallel load.

The PD pin must be actively driven high or low and must not be left floating. If the power-down mode is not used, PD must be tied to the positive supply rail.

 $\overline{PD}$  logic states are TTL with reference to the negative supply rail and  $V_{S-}$ . When the operational amplifier is powered from single-supply and ground and driven from logic devices with similar  $V_{DD}$ , voltages to the operational amplifier do not require any special consideration. When the operational amplifier is powered from a split supply, with  $V_{S-}$  below ground, an open-collector type of interface with pullup resistor is more appropriate. Pullup resistor values must be lower than 100 kΩ. Additionally, the drive logic must be negated due to the inverting action of an open-collector gate.

#### **8.3.4 Low-Power Applications and the Effects of Resistor Values on Bandwidth**

The OPA836 and OPA2836 devices are designed for the nominal value of R<sub>F</sub> to be 1 kΩ in gains other than +1. This gives excellent distortion performance, maximum bandwidth, best flatness, and best pulse response, but it also loads the amplifier. For example; in gain of 2 with R<sub>F</sub> = R<sub>G</sub> = 1 kΩ, R<sub>G</sub> to ground, and V<sub>OUT</sub> = 4 V, 2 mA of current will flow through the feedback path to ground. In gain of +1, R<sub>G</sub> is open and no current will flow to ground. In low-power applications, it is desirable to reduce the current in the feedback by increasing the gain-setting resistors values. Using larger value gain resistors has two primary side effects (other than lower power) due to their interaction with parasitic circuit capacitance:

- Lowers the bandwidth
- Lowers the phase margin
	- This causes peaking in the frequency response
	- This also causes overshoot and ringing in the pulse response

[Figure 8-3](#page-26-0) shows the small-signal frequency response on OPA836EVM for noninverting gain of 2 with  $R_F$  and R<sub>G</sub> equal to 1 kΩ, 10 kΩ, and 100 kΩ. The test was done with R<sub>L</sub> = 1 kΩ. Due to loading effects of R<sub>L</sub>, lower R<sub>L</sub> values may reduce the peaking, but higher values will not have a significant effect.

<span id="page-26-0"></span>



**Figure 8-3. Frequency Response With Various Gain-Setting Resistor Values**

As expected, larger value gain resistors cause lower bandwidth and peaking in the response (peaking in the frequency response is synonymous with overshoot and ringing in the pulse response). Adding 1-pF capacitors in parallel with R<sub>F</sub> helps compensate the phase margin and restores flat frequency response. Figure 8-4 shows the test circuit.



**Figure 8-4. G = 2 Test Circuit for Various Gain-Setting Resistor Values**

#### **8.3.5 Driving Capacitive Loads**

The OPA836 and OPA2836 devices can drive up to a nominal capacitive load of 2.2 pF on the output with no special consideration. When driving capacitive loads greater than 2.2 pF, TI recommends using a small resister  $(R<sub>O</sub>)$  in series with the output as close to the device as possible. Without  $R<sub>O</sub>$ , capacitance on the output interacts with the output impedance of the amplifier causing phase shift in the loop gain of the amplifier that will reduce the phase margin. This will cause peaking in the frequency response and overshoot and ringing in the pulse response. Interaction with other parasitic elements may lead to instability or oscillation. Inserting  $R_0$  will isolate the phase shift from the feedback path and restore the phase margin; however,  $R<sub>O</sub>$  can limit the bandwidth slightly.

Figure 8-5 shows the test circuit and [Figure 7-43](#page-21-0) shows the recommended values of  $R<sub>O</sub>$  versus capacitive loads,  $C_L$ . See [Figure 7-40](#page-21-0) for the frequency response with various values.



**Figure 8-5. RO versus CL Test Circuit**



### <span id="page-27-0"></span>**8.4 Device Functional Modes**

#### **8.4.1 Split-Supply Operation (±1.25 V to ±2.75 V)**

To facilitate testing with common lab equipment, the OPA836 EVM (see *[OPA835DBV, OPA836DBV EVM](https://www.ti.com/lit/pdf/SLOU314)*, SLOU314) is built to allow for split-supply operation. This configuration eases lab testing because the mid-point between the power rails is ground, and most signal generators, network analyzers, oscilloscopes, spectrum analyzers and other lab equipment have inputs and outputs with a ground reference.

Figure 8-6 shows a simple noninverting configuration analogous to [Figure 8-1](#page-24-0) with  $\pm$ 2.5-V supply and V<sub>RFF</sub> equal to ground. The input and output will swing symmetrically around ground. For ease of use, split supplies are preferred in systems where signals swing around ground.



**Figure 8-6. Split-Supply Operation**

#### **8.4.2 Single-Supply Operation (2.5 V to 5.5 V)**

Often, newer systems use a single power supply to improve efficiency and reduce the cost of the power supply. The OPA836 and OPA2836 devices are designed for use with a single supply with no change in performance compared to a split supply, as long as the input and output are biased within the linear operation of the device.

To change the circuit from split supply to single supply, level shift of all voltages by half the difference between the power supply rails. For example, changing from ±2.5-V split supply to 5-V single supply is shown in Figure 8-7.



**Figure 8-7. Single-Supply Concept**

A practical circuit will have an amplifier or other circuit providing the bias voltage for the input, and the output of this amplifier stage provides the bias for the next stage.

[Figure 8-8](#page-28-0) shows a typical noninverting amplifiercircuit. With 5-V single-supply, a mid-supply reference generator is needed to bias the negative side through  $R_G$ . To cancel the voltage offset that would otherwise be caused by the input bias currents, R<sub>1</sub> is selected to be equal to R<sub>F</sub> in parallel with R<sub>G</sub>. For example, if gain of 2 is required and R<sub>F</sub> = 1 kΩ, select R<sub>G</sub> = 1 kΩ to set the gain and R<sub>1</sub> = 499 Ω for bias-current cancellation. The value for C depends on the reference; TI recommends a value of at least  $0.1 \mu F$  to limit noise.

<span id="page-28-0"></span>



**Figure 8-8. Noninverting Single Supply With Reference**

Figure 8-9 shows a similar noninverting single-supply scenario with the reference generator replaced by the Thevenin equivalent using resistors and the positive supply.  $R_G'$  and  $R_G''$  form a resistor divider from the 5-V supply and are used to bias the negative side with their parallel sum equal to the equivalent  $R_G$  to set the gain. To cancel the voltage offset that would otherwise be caused by the input bias currents,  $R_1$  is selected to be equal to R<sub>F</sub> in parallel with R<sub>G</sub>' in parallel with R<sub>G</sub>" (R<sub>1</sub>= R<sub>F</sub> || R<sub>G</sub>' || R<sub>G</sub>"). For example, if gain of 2 is required and R<sub>F</sub> = 1 kΩ, selecting R<sub>G</sub>' = R<sub>G</sub>" = 2 kΩ gives equivalent parallel sum of 1 kΩ, sets the gain to 2, and references the input to mid supply (2.5 V). R<sub>1</sub> is then set to 499  $\Omega$  for bias-current cancellation. The resistor divider costs less than the 2.5 V reference in Figure 8-8 but may increase the current from the 5-V supply.



**Figure 8-9. Noninverting Single Supply With Resistors**

[Figure 8-10](#page-29-0) shows a typical inverting amplifier situation. With 5-V single supply, a mid-supply reference generator is needed to bias the positive side through  $R_1$ . To cancel the voltage offset that would otherwise be caused by the input bias currents,  $R_1$  is selected to be equal to  $R_F$  in parallel with  $R_G$ . For example if gain of –2 is required and R<sub>F</sub> = 1 kΩ, select R<sub>G</sub> = 499 Ω to set the gain and R<sub>1</sub> = 332 Ω for bias-current cancellation. The value for C is dependent on the reference, but TI recommends a value of at least  $0.1 \mu F$  to limit noise into the operational amplifier.



<span id="page-29-0"></span>

**Figure 8-10. Inverting Single Supply With Reference**

Figure 8-11 shows a similar inverting single-supply scenario with the reference generator replaced by the Thevenin equivalent using resistors and the positive supply.  $R_1$  and  $R_2$  form a resistor divider from the 5-V supply and are used to bias the positive side. To cancel the voltage offset that would otherwise be caused by the input bias currents, set the parallel sum of  $R_1$  and  $R_2$  equal to the parallel sum of  $R_F$  and  $R_G$ . C must be added to limit coupling of noise into the positive input. For example if gain of –2 is required and R<sub>F</sub> = 1 kΩ, select R<sub>G</sub> = 499  $\Omega$  to set the gain. R<sub>1</sub> = R<sub>2</sub> = 665  $\Omega$  for mid-supply voltage bias and for operational amplifier input bias-current cancellation. A good value for C is 0.1 µF. The resistor divider costs less than the 2.5-V reference in Figure 8-10 but may increase the current from the 5-V supply.



**Figure 8-11. Inverting Single Supply With Resistors**

<span id="page-30-0"></span>

## **9 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **9.1 Application Information**

#### **9.1.1 Noninverting Amplifier**

The OPA836 and OPA2836 devices can be used as noninverting amplifiers with signal input to the noninverting input,  $V_{IN+}$ . A basic block diagram of the circuit is shown in [Figure 8-1.](#page-24-0)

If  $V_{IN}$  =  $V_{REF}$  +  $V_{SIG}$ , then the output of the amplifier may be calculated according to Equation 1.

$$
V_{OUT} = V_{SIG} \left( 1 + \frac{R_F}{R_G} \right) + V_{REF}
$$
\n(1)

$$
G = 1 + \frac{R_F}{R_G}
$$
\nThe signal gain of the circuit is set by output signals.

\nThe signal gain of the circuit is set by output signals are in-phase with the input signals.

The OPA836 and OPA2836 devices are designed for the nominal value of R<sub>F</sub> to be 1 kΩ in gains other than +1. This gives excellent distortion performance, maximum bandwidth, best flatness, and best pulse response.  $R_F = 1$ kΩ must be used as a default unless other design goals require changing to other values. All test circuits used to collect data for this data sheet had  $R_F = 1$  kΩ for all gains other than +1. Gain of +1 is a special case where  $R_F$  is shorted and  $R_G$  is left open.

#### **9.1.2 Inverting Amplifier**

The OPA836 and OPA2836 devices can be used as inverting amplifiers with signal input to the inverting input,  $V_{\text{IN}-}$ , through the gain setting resistor R<sub>G</sub>. A basic block diagram of the circuit is shown in [Figure 8-2.](#page-24-0)

If  $V_{IN}$  =  $V_{REF}$  +  $V_{SIG}$ , then the output of the amplifier may be calculated according to Equation 2.

 $-R_F$ 

$$
V_{OUT} = V_{SIG} \left(\frac{-R_F}{R_G}\right) + V_{REF} \tag{2}
$$

The signal gain of the circuit is set by G  $G = \frac{-R}{2}$  $\mathsf{R}_{\mathsf{G}}\;$  , and  $\mathsf{V}_{\mathsf{REF}}$  provides a reference point around which the input and output signals swing. Output signals are 180° out-of-phase with the input signals. The nominal value of  $R_F$ must be 1 kΩ for inverting gains.

#### **9.1.3 Instrumentation Amplifier**

[Figure 9-1](#page-31-0) is an instrumentation amplifier that combines the high input impedance of the differential-to-differential amplifier circuit and the common-mode rejection of the differential-to-single-ended amplifier circuit. This circuit is often used in applications where high input impedance is required (such as taps from a differential line) or in cases where the signal source has a high output impedance.

If  $V_{IN^+} = V_{CM} + V_{SIG^+}$  and  $V_{IN^-} = V_{CM} + V_{SIG^-}$ , then the output of the amplifier may be calculated according to [Equation 3.](#page-31-0)



(3)

<span id="page-31-0"></span>
$$
V_{OUT} = (V_{IN+} - V_{IN-}) \times \left(1 + \frac{2R_{F1}}{R_{G1}}\right) \left(\frac{R_{F2}}{R_{G2}}\right) + V_{REF}
$$

$$
G = \left(1 + \frac{2R_{F1}}{R_{G1}}\right) \left(\frac{R_{F2}}{R_{G2}}\right)
$$

The signal gain of the circuit is set by .  $V_{CM}$  is rejected, and  $V_{REF}$  provides a level shift around which the output signal swings. The single-ended output signal is in-phase with the differential input signal.



**Figure 9-1. Instrumentation Amplifier**

Integrated solutions are available, but the OPA836 device provides a much lower-power, high-frequency solution. For best CMRR performance, resistors must be matched. A good guideline to follow is CMRR ≈ the resistor tolerance; so, 0.1% tolerance will provide approximately 60-dB CMRR.

#### **9.1.4 Attenuators**

The noninverting circuit of [Figure 8-1](#page-24-0) has minimum gain of 1. To implement attenuation, a resistor divider can be placed in series with the positive input, and the amplifier set for gain of 1 by shorting  $V_{OUT}$  to  $V_{IN-}$  and removing  $R<sub>G</sub>$ . Because the operational amplifier input is high impedance, the resistor divider sets the attenuation.

The inverting circuit of [Figure 8-2](#page-24-0) can be used as an attenuator by making  $R_G$  larger than  $R_F$ . The attenuation is the resistor ratio. For example, a 10:1 attenuator can be implemented with R<sub>F</sub> = 1 kΩ and R<sub>G</sub> = 10 kΩ.

#### **9.1.5 Single-Ended-to-Differential Amplifier**

[Figure 9-2](#page-32-0) shows an amplifier circuit that is used to convert single-ended signals to differential, and provides gain and level shifting. This circuit can be used for converting signals to differential in applications like line drivers for Cat5 cabling or driving differential-input SAR and ΔΣ ADCs.

With  $V_{IN}$  =  $V_{REF}$  +  $V_{SIG}$ , the output of the amplifier may be calculated according to Equation 4.

$$
V_{\text{OUT+}} = G \times V_{\text{IN}} + V_{\text{REF}} \quad \text{and } V_{\text{OUT-}} = -G \times V_{\text{IN}} + V_{\text{REF}} \quad \text{Where: } G = 1 + \frac{R_{\text{F}}}{R_{\text{G}}} \tag{4}
$$

The differential-signal gain of the circuit is  $2 \times G$ , and V<sub>REF</sub> provides a reference around which the output signal swings. The differential output signal is in-phase with the single-ended input signal.

<span id="page-32-0"></span>



**Figure 9-2. Single Ended to Differential Amplifier**

Line termination on the output can be accomplished with resistors  $R<sub>O</sub>$ . The differential impedance seen from the line will be 2 × R<sub>O</sub>. For example, if 100-Ω Cat5 cable is used with double termination, the amplifier is typically set for a differential gain of 2 V/V (6 dB) with R<sub>F</sub> = 0  $\Omega$  (short), R<sub>G</sub> = open, 2R = 1 k $\Omega$ , R1 = 0  $\Omega$ , R = 499  $\Omega$ to balance the input bias currents, and  $R<sub>O</sub> = 49.9 \Omega$  for output line termination. This configuration is shown in Figure 9-3.

For driving a differential-input ADC the situation is similar, but the output resistors,  $R_0$  are selected with a capacitor across the ADC input for optimum filtering and settling-time performance.



**Figure 9-3. Cat5 Line Driver With Gain = 2 V/V (6 dB)**

#### **9.1.6 Differential-to-Signal-Ended Amplifier**

[Figure 9-4](#page-33-0) shows a differential amplifier that is used to convert differential signals to single-ended and provides gain (or attenuation) and level shifting. This circuit can be used in applications like a line receiver for converting a differential signal from a Cat5 cable to a single-ended signal.

If  $V_{IN^+} = V_{CM} + V_{SIG^+}$  and  $V_{IN^-} = V_{CM} + V_{SIG^-}$ , then the output of the amplifier may be calculated according to Equation 5.

$$
V_{OUT} = (V_{IN+} - V_{IN-}) \times \left(\frac{R_F}{R_G}\right) + V_{REF}
$$
\n(5)

The signal gain of the circuit is G  $\mathsf{R}_{\mathsf{G}}\,$  ,  $\mathsf{V}_{\mathsf{CM}}$  is rejected, and  $\mathsf{V}_{\mathsf{REF}}$  provides a level shift around which the output signal swings. The single ended output signal is in-phase with the differential input signal.

F

R  $G =$ 



<span id="page-33-0"></span>

**Figure 9-4. Differential to Single-Ended Amplifier**

Line termination can be accomplished by adding a shunt resistor across the VIN+ and VIN- inputs. The differential impedance is the shunt resistance in parallel with the input impedance of the amplifier circuit, which is usually much higher. For low gain and low line impedance, the resistor value to add is approximately the impedance of the line. For example if 100-Ω Cat5 cable is used with a gain of 1 amplifier and R<sub>F</sub> = R<sub>G</sub> = 1 kΩ, adding a 100-Ω shunt across the input will give a differential impedance of 98 Ω, which is adequate for most applications.

For best CMRR performance, resistors must be matched. Assuming CMRR ≈ the resistor tolerance, a 0.1% tolerance will provide about 60-dB CMRR.

#### **9.1.7 Differential-to-Differential Amplifier**

Figure 9-5 shows a differential amplifier that is used to amplify differential signals. This circuit has high input impedance and is used in differential line driver applications where the signal source is a high-impedance driver (for example, a differential DAC) that must drive a line.

If  $V_{IN\pm} = V_{CM} + V_{SIG\pm}$ , then the output of the amplifier may be calculated according to Equation 6.

$$
V_{OUT \pm} = V_{IN\pm} \times \left(1 + \frac{2R_{F}}{R_{G}}\right) + V_{CM}
$$
\n(6)

F  $G = 1 + \frac{2R}{2}$ 

The signal gain of the circuit is set by G  $\mathsf{R}_{\mathsf{G}}\;$  , and  $\mathsf{V}_{\mathsf{CM}}$  passes with unity gain. The amplifier in essence combines two noninverting amplifiers into one differential amplifier that shares the  $R<sub>G</sub>$  resistor, which makes  $R<sub>G</sub>$ effectively half its value when calculating the gain. The output signals are in-phase with the input signals.



**Figure 9-5. Differential to Differential Amplifier**

<span id="page-34-0"></span>

#### **9.1.8 Gain Setting With OPA836 RUN Integrated Resistors**

The OPA836 RUN package option includes integrated gain-setting resistors for smallest possible footprint on a printed circuit board ( $\approx$  2.00 mm  $\times$  2.00 mm). By adding circuit traces on the PCB, gains of +1, -1, -1.33, +2, +2.33, –3, +4, –4, +5, –5.33, +6.33, –7, +8 and inverting attenuations of –0.1429, –0.1875, –0.25, –0.33, –0.75 can be achieved.

Figure 9-6 shows a simplified view of how the OPA836IRUN integrated gain-setting network is implemented. Table 9-1 lists the required pin connections for various noninverting and inverting gains (reference [Figure](#page-24-0) [8-1](#page-24-0) and [Figure 8-2](#page-24-0)). Table 9-2 shows the required pin connections for various attenuations using the inverting-amplifier architecture (reference [Figure 8-2](#page-24-0)). Due to ESD protection devices being used on all pins, the absolute maximum and minimum input-voltage range,  $V_{S-}$  – 0.7 V to  $V_{S+}$  + 0.7 V, applies to the gain-setting resistors, so attenuation of large input voltages requires external resistors to implement.

The gain-setting resistors are laser trimmed to 1% tolerance with nominal values of 1.6 k $\Omega$ , 1.2 k $\Omega$ , and 400 Ω. The gain-setting resistors have excellent temperature coefficients, and gain drift is superior to the drift with external gain-setting resistors. The 500-Ω and 1.5-pF capacitor in parallel with the 1.6-kΩ gain-setting resistor provide compensation for best stability and pulse response.



#### **Figure 9-6. OPA836IRUN Gain-Setting Network**



#### **Table 9-1. Gain Settings**

#### **Table 9-2. Attenuator Settings**





#### **9.1.9 Pulse Application With Single-Supply**

For pulsed applications, where the signal is at ground and pulses to a positive or negative voltage, the circuit bias-voltage considerations differ from those in an application with a signal that swings symmetrical about a reference point. Figure 9-7 shows a circuit where the signal is at ground  $(0 V)$  and pulses to a positive value.



**Figure 9-7. Noninverting Single Supply With Pulse**

If the input signal pulses negative from ground, an inverting amplifier is more appropriate as shown in Figure 9-8. A key consideration in noninverting and inverting cases is that the input and output voltages are kept within the limits of the amplifier. Because the  $V_{ICR}$  of the OPA836 device includes the negative supply rail, the OPA836 operational amplifier is well-suited to this application.



**Figure 9-8. Inverting Single Supply With Pulse**

#### **9.1.10 ADC Driver Performance**

The OPA836 device provides excellent performance when driving high-performance delta-sigma (ΔΣ) and successive-approximation-register (SAR) ADCs in low-power audio and industrial applications.

To show achievable performance, the OPA836 device is tested as the drive amplifier for the ADS8326. The ADS8326 is a 16-bit, micro power, SAR ADC with pseudodifferential inputs and sample rates up to 250 kSPS. The device offers excellent noise and distortion performance in a small 8-pin SOIC or VSSOP (MSOP) package. Low power and small size make the ADS8326 and OPA836 devices an ideal solution for portable and batteryoperated systems, remote data-acquisition modules, simultaneous multichannel systems, and isolated data acquisition.

With the circuit shown in [Figure 9-9](#page-36-0) to test the performance, [Figure 9-10](#page-36-0) shows the FFT plot with a 10-kHz input signal. The tabulated AC analysis is in [Table 9-3.](#page-36-0)

<span id="page-36-0"></span>



**Figure 9-9. OPA836 and ADS8326 Test Circuit**





**Table 9-3. AC Analysis**



## **9.2 Typical Applications**

### **9.2.1 Audio Frequency Performance**

The OPA836 and OPA2836 devices provide excellent audio performance with low quiescent power. To show performance in the audio band, an audio analyzer from Audio Precision (2700 series) tests THD+N and FFT at 1 V<sub>RMS</sub> output voltage.

Figure 9-11 shows the circuit used for the audio-frequency performance test.



The 100-pF capacitor to ground on the input helped to decouple noise pick up in the lab and improved noise performance.

#### **Figure 9-11. OPA836 Audio Precision Analyzer Test Circuit**



#### <span id="page-37-0"></span>*9.2.1.1 Design Requirements*

Design a low distortion, single-ended input to single-ended output audio amplifier using the OPA836 device. The 2700-series audio analyzer from Audio Precision is used as the signal source and also as the measurement system.



#### **Table 9-4. Design Requirements**

### *9.2.1.2 Detailed Design Procedure*

The OPA836 device is tested in this application in a unity-gain buffer configuration. A buffer configuration is selected for maximum loop gain of the amplifier circuit. At higher closed-loop gains, the loop gain of the circuit reduces, which increases the harmonic distortion. The relationship between distortion and closed-loop gain at a fixed input frequency is shown in [Figure 7-36](#page-20-0) in [Section 7.9](#page-19-0). The test was performed under using resistive loads of 300 Ω and 100 KΩ. [Figure 7-34](#page-20-0) shows the distortion performance of the amplifier versus the resistive load. Output loading, output swing, and closed-loop gain play a key role in determining the distortion performance of the amplifier.

#### **Note**

The 100-pF capacitor to ground on the input helped to decouple noise pickup in the lab and improved noise performance.

The Audio Precision was configured as a single-ended output in this application circuit. In applications where a differential output is available, the OPA836 device can be configured as a differential-to-single-ended amplifier as shown in [Figure 9-4.](#page-33-0) Power-supply bypassing is critical to reject noise from the power supplies. A 2.2-µF supply decoupling capacitor must be placed within 2 inches of the device and can be shared with other operational amplifiers on the same board. A 0.1-μF supply decoupling capacitor must be placed as close to the supply pins as possible, preferably within 0.1 inch. For a split supply, a capacitor is required for both supplies. A 0.1-µF capacitor placed directly between the supplies is also beneficial for improving system noise performance. If the output load is heavy, such as 16 Ω to 32 Ω, performance of the amplifier could begin to degrade. To drive such heavy loads, both channels of the OPA2836 device can be paralleled with their outputs isolated with 1-Ω resistors to reduce the loading effects.

<span id="page-38-0"></span>

#### *9.2.1.3 Application Curves*

Figure 9-12 shows the THD+N performance with 100-kΩ and 300-Ω loads, and with A-weighting and with no weighting. Both loads show similar performance. With no weighting, the THD+N performance is dominated by the noise for both loads. A-weighting provides filtering that improves the noise, revealing the increased distortion with  $RL = 300$  Ω.

Figure 9-13 and Figure 9-14 show the FFT output with a 1-kHz tone and 100-kΩ and 300-Ω loads. To show relative performance of the device versus the test set, one channel has the OPA836 device in-line between the generator output and the analyzer. The other channel is in "Gen Mon" loopback mode, which internally connects the signal generator to the analyzer input. With 100-kΩ load, Figure 9-13, the curves are indistinguishable from each other except for noise, which means the OPA836 device cannot be directly measured. With 300-Ω load, as shown in Figure 9-14, the main difference between the curves is that the OPA836 device shows slightly higher even-order harmonics, but the performance of the test set masks the odd-order harmonics.





#### **9.2.2 Active Filters**

The OPA836 and OPA2836 devices are good choices for active filters. Figure 9-15 and Figure 9-16 show MFB and Sallen-Key circuits designed using the *WEBENCH® [Filter Designer](http://focus.ti.com/docs/toolsw/folders/print/filterpro.html)* to implement second-order low-pass Butterworth filter circuits. Figure 9-17 shows the frequency response.

Other MFB and Sallen-Key filter circuits offer similar performance. The main difference is the MFB is an inverting amplifier in the pass-band and the Sallen-Key is noninverting. The primary advantage for each is the Sallen-Key in unity gain has no resistor gain-error term, and thus no sensitivity to gain error, while the MFB has better attenuation properties beyond the bandwidth of the operational amplifier.



**Figure 9-15. MFB 100-kHz Second-Order Low-Pass Butterworth Filter Circuit**



**Figure 9-16. Sallen-Key 100-kHz Second-Order Low-Pass Butterworth Filter Circuit**

### *9.2.2.1 Application Curve*



**Figure 9-17. MFB and Sallen-Key Second Order Low-Pass Butterworth Filter Response**

<span id="page-40-0"></span>

## **10 Power Supply Recommendations**

The OPAx836 devices are intended to work in a supply range of 2.7 V to 5 V. Supply-voltage tolerances are supported with the specified operating range of 2.5 V (7% on a 2.7-V supply) and 5.5 V (10% on a 5-V supply). Good power-supply bypassing is required. Minimize the distance (< 0.1 inch) from the power-supply pins to high frequency, 0.1-μF decoupling capacitors. A larger capacitor (2.2 µF is typical) is used along with a high frequency, 0.1-µF supply decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split supply is used, use these capacitors for each supply to ground. If necessary, place the larger capacitors farther from the device and share these capacitors among several devices in the same area of the PCB. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) reduces second harmonic distortion.



## <span id="page-41-0"></span>**11 Layout**

## **11.1 Layout Guidelines**

The *[OPA835DBV, OPA836DBV EVM](https://www.ti.com/lit/pdf/SLOU314)* (SLOU314) can be used as a reference when designing the circuit board. TI recommends following the EVM layout of the external components near the amplifier, ground-plane construction, and power routing. General guidelines are listed as follows:

- 1. Signal routing must be direct and as short as possible into and out of the operational amplifier.
- 2. The feedback path must be short and direct avoiding vias if possible especially with  $G = +1$ .
- 3. Ground or power planes must be removed from directly under the negative input and output pins of the amplifier.
- 4. TI recommends placing a series output resistor as close to the output pin as possible. See *Series Output Resistor vs Capacitive Load* [\(Figure 7-17\)](#page-16-0) for recommended values for the expected capacitive load.
- 5. A 2.2-µF power-supply decoupling capacitor must be placed within two inches of the device and can be shared with other operational amplifiers. For spit supply, a capacitor is required for both supplies.
- 6. A 0.1-µF power-supply decoupling capacitor must be placed as close to the power supply pins as possible, preferably within 0.1 inch. For split supply, a capacitor is required for both supplies.
- 7. The PD pin uses TTL logic levels. If the pin is not used, it must be tied to the positive supply to enable the amplifier. If the pin is used, it must be actively driven. A bypass capacitor is not necessary, but is used for robustness in noisy environments.

<span id="page-42-0"></span>

## **11.2 Layout Example**



Dark green areas indicate regions of the PCB where the underlying Ground and Power Planes have been removed in order to minimize parasitic capacitance on the sensitive input and output nodes.

**Figure 11-1. Top Layer**



C3 and C7 are 0.1-µF bypass capacitors placed directly underneath the device power supply pins.

C5 is a bypass capacitor between the supply pins. Use this when configuring the amplifier with bipolar supplies to improve HD2 performance.

**Figure 11-2. Bottom Layer**



# <span id="page-43-0"></span>**12 Device and Documentation Support**

### **12.1 Device Support**

### **12.1.1 Development Support**

*[WEBENCH® Filter Designer](http://focus.ti.com/docs/toolsw/folders/print/filterpro.html)*

#### **12.1.2 Related Documentation**

For related documentation see the following:

• Texas Instruments, *[OPA835DBV, OPA836DBV EVM](https://www.ti.com/lit/pdf/SLOU314)* user's guide

### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **12.5 Glossary**

**[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022)** This glossary lists and explains terms, acronyms, and definitions.

### **12.6 Trademarks**

TI E2E™ is a trademark of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners.

## **13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.



# **PACKAGE OPTION ADDENDUM**

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF OPA2836 :**

• Automotive: [OPA2836-Q1](http://focus.ti.com/docs/prod/folders/print/opa2836-q1.html)

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024





## **TEXAS INSTRUMENTS**

www.ti.com 25-Sep-2024

## **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# **EXAMPLE BOARD LAYOUT**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **GENERIC PACKAGE VIEW**

# **RUN 10 WQFN - 0.8 mm max height**

**2 X 2, 0.5 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







# **PACKAGE OUTLINE**

# **RUN0010A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# **RUN0010A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

# **RUN0010A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-Leads (QFN) package configuration.





NOTES: A. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only.

- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for sten D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated