









SN74HCT245-EP SCLS911 - JULY 2023

# SN74AHCT245-EP Enhanced Product, 5-V, Octal Bus Transceivers With 3-State Outputs

### 1 Features

- Inputs are TTL-voltage compatible
- Latch-up performance exceeds 250 mA per JESD 17
- Supports defense, aerospace, and medical applications:
  - Controlled baseline
  - One assembly and test site
  - One fabrication site
  - Extended product life cycle
  - Product traceability

## 2 Applications

- · Enable or disable a digital signal
- Hold a signal during a controller reset
- Debounce a switch

## 3 Description

The SN74AHCT245-EP octal bus transceivers are designed for asynchronous two-way communication between data buses. These parts operate from 4.5 V to 5.5 V.

**Package Information** 

| PART NUMBER        | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE<br>(NOM) <sup>(3)</sup> |  |
|--------------------|------------------------|--------------------------------|-----------------------------------|--|
| SN74AHCT245-<br>EP | PW (TSSOP, 20)         | 6.5 mm × 6.4 mm                | 6.5 mm × 4.4 mm                   |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



To Seven Other Channels **Simplified Schematic** 



## **Table of Contents**

| 1 Features1                           | 8.3 Feature Description8                                |
|---------------------------------------|---------------------------------------------------------|
| 2 Applications 1                      | 8.4 Device Functional Modes8                            |
| 3 Description1                        | 9 Application and Implementation9                       |
| 4 Revision History2                   | 9.1 Application Information                             |
| 5 Pin Configuration and Functions3    | 9.2 Typical Application9                                |
| 6 Specifications4                     | 9.3 Design Requirements9                                |
| 6.1 Absolute Maximum Ratings4         | 9.4 Application Curves11                                |
| 6.2 ESD Ratings4                      | 10 Power Supply Recommendations11                       |
| 6.3 Recommended Operating Conditions4 | 11 Layout12                                             |
| 6.4 Thermal Information5              | 11.1 Layout Guidelines12                                |
| 6.5 Electrical Characteristics5       | 11.2 Layout Example12                                   |
| 6.6 Switching Characteristics6        | 12 Device and Documentation Support13                   |
| 6.7 Noise Characteristics6            | 12.1 Receiving Notification of Documentation Updates 13 |
| 6.8 Operating Characteristics6        | 12.2 Support Resources13                                |
| 6.9 Typical Characteristics6          | 12.3 Trademarks13                                       |
| 7 Parameter Measurement Information7  | 12.4 Electrostatic Discharge Caution13                  |
| 8 Detailed Description8               | 12.5 Glossary13                                         |
| 8.1 Overview8                         | 13 Mechanical, Packaging, and Orderable                 |
| 8.2 Functional Block Diagram8         | Information13                                           |

# **4 Revision History**

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| July 2023 | *        | Initial Release |

## **5 Pin Configuration and Functions**



Figure 5-1. SN74AHCT245-EP: PW Package, 20-Pin TSSOP (Top View)

Table 5-1. Pin Functions

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION     |
|------|-----|---------------------|-----------------|
| NAME | NO. | ITPE\"              | DESCRIPTION     |
| DIR  | 1   | I                   | Direction Pin   |
| A1   | 2   | I/O                 | A1 Input/Output |
| A2   | 3   | I/O                 | A2 Input/Output |
| A3   | 4   | I/O                 | A3 Input/Output |
| A4   | 5   | I/O                 | A4 Input/Output |
| A5   | 6   | I/O                 | A5 Input/Output |
| A6   | 7   | I/O                 | A6 Input/Output |
| A7   | 8   | I/O                 | A7 Input/Output |
| A8   | 9   | I/O                 | A8 Input/Output |
| GND  | 10  | G                   | Ground Pin      |
| B8   | 11  | I/O                 | B8 Input/Output |
| B7   | 12  | I/O                 | B7 Input/Output |
| B6   | 13  | I/O                 | B6 Input/Output |
| B5   | 14  | I/O                 | B5 Input/Output |
| B4   | 15  | I/O                 | B4 Input/Output |
| B3   | 16  | I/O                 | B3 Input/Output |
| B2   | 17  | I/O                 | B2 Input/Output |
| B1   | 18  | I/O                 | B1 Input/Output |
| ŌĒ   | 19  | I                   | Output Enable   |
| VCC  | 20  | Р                   | Power Pin       |

<sup>(1)</sup> I = Input, O = Output, P= Positive Supply, G = Ground

## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                               |                                                |                | MIN  | MAX                   | UNIT |
|------------------|-----------------------------------------------|------------------------------------------------|----------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                          |                                                |                | -0.5 | 7                     | V    |
| VI               | Input voltage range <sup>(2)</sup>            | Input voltage range <sup>(2)</sup> Control inp |                |      | 7                     | V    |
| Vo               | Output voltage range <sup>(2)</sup>           |                                                |                | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                           | V <sub>I</sub> < 0                             | Control inputs |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                          | $V_O < 0$ or $V_O > V_O$                       | /cc            |      | ±20                   | mA   |
| Io               | Continuous output current                     | $V_O = 0$ to $V_{CC}$                          |                |      | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or | GND                                            |                |      | ±75                   | mA   |
| T <sub>stg</sub> | Storage temperature                           |                                                |                | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                         |                                                                       | MIN | MAX   | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-----|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     |     | ±2000 | \/   |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> |     | ±1000 | v    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                     | SN74AHCT245-EP |                 | UNIT |
|-----------------|-------------------------------------|----------------|-----------------|------|
|                 |                                     | MIN            | UNII            |      |
| V <sub>CC</sub> | Supply voltage                      | 4.5            | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage            | 2              |                 | V    |
| V <sub>IL</sub> | Low-level Input voltage             |                | 0.8             | V    |
| VI              | Input voltage                       | 0              | 5.5             | V    |
| Vo              | Output voltage                      | 0              | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current           |                | -8              | mA   |
| I <sub>OL</sub> | Low-level output current            |                | 8               | mA   |
| Δt/Δν           | Input Transition rise and fall rate |                | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature      | -55            | 125             | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. Refer to the TI application report, *Implications* of Slow or Floating CMOS Inputs, literature number SCBA004.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### **6.4 Thermal Information**

|                       |                                              | SN74AHCT245-EP |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW             | UNIT |
|                       |                                              | 20 PINS        |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 102.8          |      |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 36.8           |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 53.8           | °C/W |
| Ψлт                   | Junction-to-top characterization parameter   | 2.5            | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 53.3           |      |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a            |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DAI                  | RAMETER                      | TEST CONDITIONS                                               | \ \ \           | TA   | = 25°C |      | -55°C to 125° | ,C   | UNIT |
|----------------------|------------------------------|---------------------------------------------------------------|-----------------|------|--------|------|---------------|------|------|
| PAI                  | KAIVIETEK                    | TEST CONDITIONS                                               | V <sub>CC</sub> | MIN  | TYP    | MAX  | MIN           | MAX  | UNII |
| V <sub>OH</sub>      |                              | I <sub>OH</sub> = -50 μA                                      | 4.5 V           | 4.4  | 4.5    |      | 4.4           |      | V    |
| VOH                  |                              | I <sub>OH</sub> = -8 mA                                       | 4.5 V           | 3.94 |        |      | 3.7           |      | V    |
| V <sub>OL</sub>      |                              | I <sub>OL</sub> = 50 μA                                       | 4.5 V           |      |        | 0.1  |               | 0.1  | V    |
| VOL                  |                              | I <sub>OH</sub> = 8 mA                                        | 4.5 V           |      |        | 0.36 |               | 0.44 | V    |
| I <sub>I</sub>       | OE or DIR                    | V <sub>I</sub> = 5.5 V or GND                                 | 0 to<br>5.5 V   |      |        | ±0.1 |               | ±1   | μΑ   |
| I <sub>OZ</sub>      | A or B inputs <sup>(1)</sup> | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5.5 V           |      |        | ±.25 |               | ±2.5 | μA   |
| I <sub>CC</sub>      |                              | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |      |        | 4    |               | 40   | μΑ   |
| ΔI <sub>CC</sub> (2) |                              | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V           |      |        | 1.35 |               | 1.5  | mA   |
| C <sub>i</sub>       | OE or DIR                    | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 2.5    | 10   |               |      | pF   |
| C <sub>io</sub>      | A or B inputs                | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 4      |      |               |      | pF   |

For I/O ports, the parameter  $I_{\text{OZ}}$  includes the input leakage current.

This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.



## **6.6 Switching Characteristics**

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted)

| PARAMETER          | FROM                      | то       | LOAD                   | T <sub>A</sub> = 25° | C    | -55°C to 1 | 25°C | UNIT |
|--------------------|---------------------------|----------|------------------------|----------------------|------|------------|------|------|
| PARAMETER          | (INPUT)                   | (OUTPUT) | CAPACITANCE            | TYP                  | MAX  | MIN        | MAX  | UNII |
| t <sub>PLH</sub>   | A or B                    | B or A   | C <sub>L</sub> = 15 pF | 4.5                  | 7.7  | 1          | 10   | ns   |
| t <sub>PHL</sub>   | AOID                      | BOIA     | OL = 13 pi             | 4.5                  | 7.7  | 1          | 10   | 115  |
| t <sub>PZH</sub>   | <del></del> <del>OE</del> | A or B   | C <sub>L</sub> = 15 pF | 8.9                  | 13.8 | 1          | 16   | ns   |
| t <sub>PZL</sub>   | OL                        | AOIB     | OL = 13 pi             | 8.9                  | 13.8 | 1          | 16   | 115  |
| t <sub>PHZ</sub>   | <del></del> <del>OE</del> | A or B   | C <sub>L</sub> = 15 pF | 9.2                  | 14.4 | 1          | 16.5 | ns   |
| t <sub>PLZ</sub>   | OL                        | AOIB     | OL = 13 pi             | 9.2                  | 14.4 | 1          | 16.5 | 115  |
| t <sub>PLH</sub>   | A or B                    | B or A   | C <sub>L</sub> = 50 pF | 5.3                  | 8.7  | 1          | 11   | ns   |
| t <sub>PHL</sub>   | AOID                      | BOIA     | О[ – 30 рі             | 5.3                  | 8.7  | 1          | 11   | 115  |
| t <sub>PZH</sub>   | <del></del> <del>OE</del> | A or B   | C <sub>L</sub> = 50 pF | 9.7                  | 14.8 | 1          | 17   | ns   |
| t <sub>PZL</sub>   | OL                        | AOIB     | О[ – 30 рі             | 9.7                  | 14.8 | 1          | 17   | 115  |
| t <sub>PHZ</sub>   | ŌĒ                        | A or B   | C <sub>L</sub> = 50 pF | 10                   | 15.4 | 1          | 17.5 | ns   |
| t <sub>PLZ</sub>   | OE                        | AUIB     | CL = 50 pr             | 10                   | 15.4 | 1          | 17.5 | 115  |
| t <sub>sk(o)</sub> |                           |          | C <sub>L</sub> = 50 pF |                      | 1    |            |      | ns   |

## **6.7 Noise Characteristics**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | SN74A   | HCT24 | 5-EP | UNIT |
|--------------------|-----------------------------------------------|---------|-------|------|------|
|                    | FARAMETER                                     | MIN TYP | MAX   |      |      |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |         | 4     |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2       |       |      | V    |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |         |       | 0.8  | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## **6.8 Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

| PARAMETER       |                               | TEST CO  | NDITIONS  | TYP | UNIT |  |
|-----------------|-------------------------------|----------|-----------|-----|------|--|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 13  | pF   |  |

## **6.9 Typical Characteristics**



### 7 Parameter Measurement Information



- C<sub>1</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 3 \text{ ns}$ .
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms



## **8 Detailed Description**

## 8.1 Overview

The SNx7ACHT245 octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. The SN74AHCT245-EP devices allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction–control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so that the buses effectively are isolated. For the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

## 8.2 Functional Block Diagram



To Seven Other Channels

Figure 8-1. Logic Diagram (Positive Logic)

### 8.3 Feature Description

- V<sub>CC</sub> is optimized at 5 V
- Allows up voltage translation from 3.3 V to 5 V
  - Inputs accept V<sub>IH</sub> levels of 2 V
- · Slow edge rates minimize output ringing

#### 8.4 Device Functional Modes

Table 8-1. Function Table (Each Transceiver)

| INP | UTS | OPERATION       |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|
| ŌĒ  | DIR |                 |  |  |  |  |
| L   | L   | B data to A bus |  |  |  |  |
| L   | Н   | A data to B bus |  |  |  |  |
| Н   | Χ   | Isolation       |  |  |  |  |

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74AHCT245-EP can be used to drive signals over relatively long traces or transmission lines. To reduce ringing caused by impedance mismatches between the driver, transmission line, and receiver, a series damping resistor placed in series with the transmitter's output can be used. The figure in the *Application Curve* section shows the received signal with three separate resistor values. Just a small amount of resistance can make a significant impact on signal integrity in this type of application.

### 9.2 Typical Application



Figure 9-1. Application Block Diagram

### 9.3 Design Requirements

#### 9.3.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The positive voltage supply must be capable of sourcing current equal to the maximum static supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics* and any transient current required for switching.



The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74AHCT245-EP plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74AHCT245-EP can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74AHCT245-EP can drive a load with total resistance described by  $R_L \ge V_O$  /  $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.3.2 Input Considerations

Input signals must cross to be considered a logic LOW, and to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74AHCT245-EP, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$  resistor value is often used due to these factors.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

#### 9.3.3 Output Considerations

The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the V<sub>OL</sub> specification in the *Electrical Characteristics*.

Unused outputs can be left floating. Do not connect outputs directly to  $V_{CC}$  or ground.

Refer to Feature Description section for additional information regarding the outputs for this device.

#### 9.3.4 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74AHCT245-EP to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

## 9.4 Application Curves



Figure 9-2. Simulated Signal Integrity at the Receiver With Different Damping Resistor (R<sub>d</sub>) Values

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.

## 11 Layout

## 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

#### 11.2 Layout Example



Figure 11-1. Example Layout for the SN74AHCT245-EP in PW

## 12 Device and Documentation Support

## 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| SN74AHCT245MPWREP     | Active | Production    | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HB245EP          |
| SN74AHCT245MPWREP.A   | Active | Production    | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HB245EP          |
| V62/23618-01XE        | Active | Production    | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HB245EP          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHCT245-EP:

Catalog: SN74AHCT245

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 18-Nov-2025

• Automotive : SN74AHCT245-Q1

Military: SN54AHCT245

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | _     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT245MPWREP | TSSOP | PW                 | 20 | 3000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT245MPWREP | TSSOP        | PW              | 20   | 3000 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025