









TCAN1057AEV-Q1 SLLSFO0 - DECEMBER 2021

# TCAN1057AEV-Q1 Grade 0 Fault-Protected CAN FD Transceiver With Silent Mode

#### 1 Features

- AEC-Q100 (Grade 0) Qualified for automotive applications
- Meets the requirements of ISO 11898-2:2016 physical layer standard
- **Functional Safety-Capable** 
  - Documentation available to aid in functional safety system design
- Support of classical CAN and optimized CAN FD performance at 2, 5, and 8 Mbps
  - Short and symmetrical propagation delays for enhanced timing margin
- I/O voltage range supports 1.7 V to 5.5 V
- Support for 12-V and 24-V battery applications
- Receiver common mode input voltage: ±12 V
- Protection features:
  - Bus fault protection: ±58 V
  - Undervoltage protection
  - TXD-dominant time-out (DTO)
    - Data rates down to 9.2 kbps
  - Thermal-shutdown protection (TSD)
- Operating modes:
  - Normal mode
  - Silent mode
- Optimized behavior when unpowered
  - Bus and logic pins are high impedance (no load to operating bus or application)
  - Hot-plug capable: power up/power down glitch free operation on bus and RXD output
- · Available in SOIC (8) package

#### 2 Applications

- Automotive and transportation
  - Body control modules
  - Automotive gateway
  - Advanced driver assistance system (ADAS)
  - Infotainment

# 3 Description

The TCAN1057AEV-Q1 is a high speed controller area network (CAN) transceiver that meets the physical layer requirements of the ISO 11898-2:2016 high-speed CAN specification.

The transceiver has a certified electromagnetic compatibility (EMC) operation making it an ideal choice for classical CAN and CAN FD networks up to 5 megabits per second (Mbps). Simpler networks can achieve up to 8 Mbps with this device. The transceiver supports two modes of operation: normal mode and silent mode. The transceiver also includes many protection and diagnostic features including thermal shutdown (TSD), TXD-dominant timeout (DTO), and bus fault protection up to ±58 V. The device has defined fail-safe behavior in supply under-voltage or floating pin scenarios.

The transceiver features an integrated level shifter on the V<sub>IO</sub> pin, which supplies internal logic-level translation for interfacing the transceiver I/Os directly to 1.8-V, 2.5-V, 3.3-V, or 5-V logic level.

#### **Device Information**

| PART NUMBER    | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|----------------|------------------------|-------------------|
| TCAN1057AEV-Q1 | SOIC (D) (8)           | 4.90 mm x 3.91 mm |

(1) For full part number, see the orderable addendum at the end of the data sheet.



Simplified Schematic



# **Table of Contents**

| 8.3 Feature Description13                              |
|--------------------------------------------------------|
| 8.4 Device Functional Modes16                          |
| 9 Application and Implementation18                     |
| 9.1 Application Information                            |
| 9.2 Typical Application18                              |
| 10 Power Supply Recommendations21                      |
| 11 Layout22                                            |
| 11.1 Layout Guidelines22                               |
| 11.2 Layout Example22                                  |
| 12 Device and Documentation Support23                  |
| 12.1 Documentation Support23                           |
| 12.2 Receiving Notification of Documentation Updates23 |
| 12.3 Support Resources23                               |
| 12.4 Trademarks23                                      |
| 12.5 Electrostatic Discharge Caution23                 |
| 12.6 Glossary23                                        |
| 13 Mechanical, Packaging, and Orderable                |
| Information23                                          |
|                                                        |
|                                                        |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |  |
|---------------|----------|-----------------|--|
| December 2021 | *        | Initial Release |  |

# **5 Pin Configuration and Functions**



Figure 5-1. D (SOIC) Package, 8-Pin, Top View

## **Table 5-1. Pin Functions**

| Pins |                 | Type           | Description                                         |  |
|------|-----------------|----------------|-----------------------------------------------------|--|
| No.  | Name            | Type           | Description                                         |  |
| 1    | TXD             | Digital Input  | CAN transmit data input, integrated pull-up         |  |
| 2    | GND             | GND            | Ground connection                                   |  |
| 3    | V <sub>CC</sub> | Supply         | / supply voltage                                    |  |
| 4    | RXD             | Digital Output | CAN receive data output, tri-state when powered off |  |
| 5    | V <sub>IO</sub> | Supply         | I/O supply voltage                                  |  |
| 6    | CANL            | Bus IO         | Low-level CAN bus input/output line                 |  |
| 7    | CANH            | Bus IO         | High-level CAN bus input/output line                |  |
| 8    | S               | Digital Input  | nt mode control input, integrated pull-up           |  |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

(1)(2)

|                          |                                                | MIN  | MAX | UNIT |
|--------------------------|------------------------------------------------|------|-----|------|
| V <sub>CC</sub>          | Supply voltage                                 | -0.3 | 6   | V    |
| V <sub>IO</sub>          | Supply voltage I/O level shifter               | -0.3 | 6   | V    |
| V <sub>BUS</sub>         | CAN Bus I/O voltage                            | -58  | 58  | V    |
| $V_{DIFF}$               | Max differential voltage between CANH and CANL | -45  | 45  | V    |
| V <sub>Logic_Input</sub> | Logic input terminal voltage                   | -0.3 | 6   | V    |
| V <sub>RXD</sub>         | RXD output terminal voltage range              | -0.3 | 6   | V    |
| I <sub>O(RXD)</sub>      | RXD output current                             | -8   | 8   | mA   |
| TJ                       | Junction temperature                           | -40  | 175 | °C   |
| T <sub>STG</sub>         | Storage temperature                            | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

## 6.2 ESD Ratings

|                  |                           |                                                                                          |                                                                               | VALUE  | UNIT |
|------------------|---------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------|------|
|                  |                           |                                                                                          | HBM classification level 3A for all pins                                      | ±4000  | V    |
| V <sub>ESD</sub> | SD Electrostatic discharg | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>                                  | HBM classification level 3B for global pins CANH and CANL with respect to GND | ±10000 | V    |
|                  |                           | Charged-device model (CDM), per AEC Q100-011<br>CDM classification level C5 for all pins |                                                                               | ±750   | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 ESD Ratings Table — IEC Specifications

|                  |                                                 |                                            |                                                                   | VALUE  | UNIT |
|------------------|-------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------|--------|------|
|                  | System level electrostatic discharge            | − CAN bus terminals (CANH and CANL) to GND | Unpowered contact discharge per ISO10605 <sup>(1)</sup>           | ±8000  | V    |
| V <sub>ESD</sub> |                                                 |                                            | SAE J2962-2 per ISO 10605<br>Powered contact Discharge (2)        | ±8000  | V    |
|                  |                                                 |                                            | SAE J2962-2 per ISO 10605<br>Powered air Discharge <sup>(2)</sup> | ±15000 | V    |
|                  | T 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1         |                                            | Pulse 1                                                           | -100   | V    |
|                  |                                                 |                                            | Pulse 2a                                                          | 75     | V    |
| $V_{Tran}$       | Transient voltage per ISO 7637-2 <sup>(3)</sup> |                                            | Pulse 3a                                                          | -150   | V    |
|                  |                                                 |                                            | Pulse 3b                                                          | 100    | V    |
|                  | ransient voltage per ISO 7637-3 <sup>(4)</sup>  |                                            | DCC slow transient pulse                                          | ±30    | V    |

<sup>(1)</sup> Tested according to IEC 62228-3:2019 CAN Transceivers.

(4) Tested according to SAE J2962-2.

<sup>(2)</sup> Results given here are specific to the SAE J2962-2 Communication Transceivers Qualification Requirements - CAN. Testing performed by OEM approved independent third party, EMC report available upon request.

<sup>(3)</sup> Tested according to IEC 62228-3:2019 CAN Transceivers.

# **6.4 Recommended Operating Conditions**

|                      |                                        | MIN  | NOM | MAX | UNIT |
|----------------------|----------------------------------------|------|-----|-----|------|
| V <sub>CC</sub>      | Supply voltage                         | 4.5  | 5   | 5.5 | V    |
| V <sub>IO</sub>      | Supply voltage for I/O level shifter   | 1.7  |     | 5.5 | V    |
| I <sub>OH(RXD)</sub> | RXD terminal high-level output current | -1.5 |     |     | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low-level output current  |      |     | 1.5 | mA   |
| T <sub>A</sub>       | Operating ambient temperature          | -40  |     | 150 | °C   |

## 6.5 Thermal Characteristics

|                       | THERMAL METRIC(1)                            | TCAN1057AEV-Q1 | UNIT |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERWIAL WIETRIC                             | D (SOIC)       | UNII |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 127.5          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67.6           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 70.9           | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 19.3           | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 70.2           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.6 Supply Characteristics**

Over recommended operating conditions with  $T_A = -40$ °C to 150°C (unless otherwise noted)

| PARAMETER              |                                                                      |                                                                     | TEST CONDITIONS                                                                                                                                     | MIN | TYP  | MAX  | UNIT |
|------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
|                        |                                                                      | Dominant                                                            | TXD = 0 V, S = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open;<br>See Figure 7-1                                                                           |     | 45   | 70   | mA   |
|                        | Supply ourrent                                                       | Dominant                                                            | TXD = 0 V, S = 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = open;<br>See Figure 7-1                                                                           |     | 49   | 80   | mA   |
| Icc                    | Supply current<br>Normal mode                                        | Recessive                                                           | TXD = $V_{IO}$ , S = 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = open;<br>See Figure 7-1                                                                     |     | 4.5  | 7.5  | mA   |
|                        |                                                                      | Dominant with bus fault                                             | $\begin{aligned} &TXD = 0 \; V, \; S = 0 \; V, \; CANH = CANL = \pm 25 \\ &V, \; R_L = open, \; C_L = open; \\ &See \; Figure \; 7-1 \end{aligned}$ |     |      | 130  | mA   |
|                        | Supply current<br>Silent mode                                        |                                                                     | TXD = S = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open;<br>See Figure 7-1                                                                          |     |      | 2.1  | mA   |
| L                      | I/O supply current<br>Normal mode                                    | Dominant                                                            | S = 0 V, TXD = 0 V<br>RXD floating                                                                                                                  |     | 125  | 300  | μА   |
| IIO                    |                                                                      | Recessive                                                           | $TXD = V_{IO}$ , $S = 0$ V RXD floating                                                                                                             |     | 25   | 48   | μА   |
| 111/                   | Rising undervoltage dete                                             | Rising undervoltage detection on V <sub>CC</sub> for protected mode |                                                                                                                                                     |     | 4.2  | 4.4  | V    |
| UV <sub>CC</sub>       | Falling undervoltage detection on V <sub>CC</sub> for protected mode |                                                                     |                                                                                                                                                     | 3.5 | 4    | 4.25 | V    |
| V <sub>HYS(UVCC)</sub> | Hysteresis voltage on U'                                             | V <sub>CC</sub>                                                     |                                                                                                                                                     |     | 200  |      | mV   |
| 111/                   | Rising undervoltage dete                                             | Rising undervoltage detection on V <sub>IO</sub>                    |                                                                                                                                                     |     | 1.56 | 1.65 | V    |
| UV <sub>VIO</sub>      | Falling undervoltage detection on V <sub>IO</sub>                    |                                                                     |                                                                                                                                                     | 1.4 | 1.51 | 1.59 | V    |
| V <sub>HYS(UVIO)</sub> | Hysteresis voltage on U'                                             | V <sub>IO</sub>                                                     |                                                                                                                                                     |     | 40   |      | mV   |



# 6.7 Dissipation Ratings

|                       | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                                                                       | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                       | Average power dissipation Normal mode         | $V_{CC}$ = 5 V, $V_{IO}$ = 1.8 V, $T_{J}$ = 27°C, $R_{L}$ = 60 $\Omega$ , TXD input = 250 kHz 50% duty cycle square wave, $C_{L_{L}RXD}$ = 15 pF                                                                                      |     | 95  |     | mW   |
|                       |                                               | $\begin{split} &V_{CC}=5~V,~V_{IO}=3.3~V,~T_{J}=27^{\circ}C,~R_{L}=60\Omega,\\ &TXD~input=250~kHz~50\%~duty~cycle~square\\ &wave,~C_{L\_RXD}=15~pF \end{split}$                                                                       |     | 95  |     | mW   |
| PD                    |                                               | $\begin{array}{l} \rm V_{CC}=5~V,~V_{IO}=5~V,~T_{J}=27^{\circ}C,~R_{L}=60\Omega,~TXD\\ input=250~kHz~50\%~duty~cycle~square~wave,\\ \rm C_{L\_RXD}=15~pF \end{array}$                                                                 |     | 95  |     | mW   |
| L D                   |                                               | $\begin{split} &V_{CC}=5.5 \text{ V}, V_{IO}=1.8 \text{ V}, T_{A}\text{= }150^{\circ}\text{C}, R_{L}=60\Omega, \\ &TXD \text{ input = }2.5 \text{ MHz }50\% \text{ duty cycle square} \\ &wave, C_{L\_RXD}=15 \text{ pF} \end{split}$ |     | 120 |     | mW   |
|                       |                                               | $\begin{split} &V_{CC}=5.5\text{ V}, V_{IO}=3.3\text{ V}, T_{A}\text{= }150^{\circ}\text{C}, R_{L}=60\Omega, \\ &TXD\text{ input}=2.5\text{ MHz }50\%\text{ duty cycle square} \\ &\text{wave, } C_{L\_RXD}=15\text{ pF} \end{split}$ |     | 120 |     | mW   |
|                       |                                               | $\begin{split} &V_{CC}=5.5 \text{ V}, V_{IO}=5 \text{ V}, T_A\text{= }150^{\circ}\text{C}, R_L=60\Omega, \\ &TXD \text{ input = }2.5 \text{ MHz }50\% \text{ duty cycle square} \\ &wave, C_{L\_RXD}=15 \text{ pF} \end{split}$       |     | 120 |     | mW   |
| T <sub>TSD</sub>      | T <sub>TSD</sub> Thermal shutdown temperature |                                                                                                                                                                                                                                       | 175 | 195 | 210 | °C   |
| T <sub>TSD(HYS)</sub> | Thermal shutdown hysteresis                   |                                                                                                                                                                                                                                       |     | 12  |     |      |

# **6.8 Electrical Characteristics**

Over recommended operating conditions with  $T_A = -40^{\circ}C$  to 150°C (unless otherwise noted)

|                     | PARAMETER                                                                           |               | TEST CONDITIONS                                                                                                                                                                                                                                                                            | MIN  | TYP                                                                               | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------|-----|------|
| Driver Elect        | rical Characteristics                                                               |               |                                                                                                                                                                                                                                                                                            |      |                                                                                   |     |      |
|                     | Dominant output voltage                                                             | CANH          | S = 0 V, TXD = 0 V                                                                                                                                                                                                                                                                         | 2.75 |                                                                                   | 4.5 | V    |
| $V_{O(DOM)}$        | Normal mode                                                                         | CANL          | 0 See Figure 7-2                                                                                                                                                                                                                                                                           | 0.5  | 4.5 V 2.25 V 0.5 V <sub>CC</sub> 3 V  1.1 V/  400 m\ 3 V  3.3 V  5 V  12 m\ 50 m\ | ٧   |      |
| V <sub>O(REC)</sub> | Recessive output voltage<br>Normal or silent mode                                   | CANH and CANL | $\begin{split} &S = 0 \text{ V, TXD} = V_{IO} \\ &R_{L} = \text{open (no load), } R_{CM} = \text{open} \\ &\text{See Figure 7-2} \end{split}$                                                                                                                                              | 2    | 0.5 V <sub>CC</sub>                                                               | 3   | V    |
| V <sub>SYM</sub>    | Driver symmetry<br>(V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/V <sub>CC</sub>   |               | $\begin{array}{l} \text{S = 0 V, TXD = 250 kHz, 1 MHz, 2.5 MHz} \\ \text{R}_{\text{L}} = 60 \; \Omega, \; \text{C}_{\text{SPLIT}} = 4.7 \; \text{nF, C}_{\text{L}} = \text{open,} \\ \text{R}_{\text{CM}} = \text{open;} \\ \text{See Figure 7-2} \; \; \text{and Figure 9-2} \end{array}$ | 0.9  |                                                                                   | 1.1 | V/V  |
| V <sub>SYM_DC</sub> | DC output symmetry (V <sub>CC</sub> - V <sub>O(CANH)</sub> - V <sub>O(CANL)</sub> ) |               | S = 0 V<br>$R_L = 60 \Omega$ , $C_L = open$ ;<br>See Figure 7-2                                                                                                                                                                                                                            | -400 |                                                                                   | 400 | mV   |
|                     | Differential output voltage<br>Normal mode CAN<br>Dominant                          |               | $\begin{split} S &= 0 \text{ V, TXD} = 0 \text{ V} \\ 50  \Omega \leq R_L \leq 65  \Omega,  C_L = \text{open;} \\ \text{See Figure 7-2} \end{split}$                                                                                                                                       | 1.5  |                                                                                   | 3   | V    |
| $V_{OD(DOM)}$       |                                                                                     | CANH - CANL   | $\begin{split} S &= 0 \text{ V, TXD} = 0 \text{ V} \\ 45  \Omega \leq R_L \leq 70  \Omega,  C_L = \text{ open;} \\ \text{See Figure 7-2} \end{split}$                                                                                                                                      | 1.4  |                                                                                   | 3.3 | V    |
|                     |                                                                                     |               | $\begin{split} S &= 0 \text{ V, TXD} = 0 \text{ V} \\ R_L &= 2240 \ \Omega, \ C_L = \text{open;} \\ \text{See Figure 7-2} \end{split}$                                                                                                                                                     | 1.5  |                                                                                   | 5   | V    |
| V                   | Differential output voltage<br>Normal mode                                          | CANH - CANL   | $S = 0 \text{ V, TXD} = V_{IO}$ $R_L = 60 \Omega, C_L = \text{open;}$ See Figure 7-2                                                                                                                                                                                                       | -120 |                                                                                   | 12  | mV   |
| $V_{OD(REC)}$       | Recessive                                                                           | CAINH - CAINL | $S = 0 \text{ V}, TXD = V_{IO}$<br>$R_L = \text{open}, C_L = \text{open};$<br>See Figure 7-2                                                                                                                                                                                               | -50  |                                                                                   | 50  | mV   |
|                     | Short-circuit steady-state output current, dominant Normal mode                     |               | S = 0 V, TXD = 0 V<br>V <sub>(CANH)</sub> = -15 V to 40 V, CANL = open;<br>See Figure 7-7                                                                                                                                                                                                  | -115 |                                                                                   |     | mA   |
| los(ss_dom)         |                                                                                     |               | S = 0 V, TXD = 0 V<br>V <sub>(CAN_L)</sub> = -15 V to 40 V, CANH = open;<br>See Figure 7-7                                                                                                                                                                                                 |      |                                                                                   | 115 | mA   |

# **6.8 Electrical Characteristics (continued)**

Over recommended operating conditions with  $T_A$  = -40°C to 150°C (unless otherwise noted)

| OVCI ICCOII             | inherided operating conditions with TA -                                                 | <del>4</del> 0 O to 100 O (unices otherwise i                                                                                                                                                                     | lotou)              |      |                     |      |
|-------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------|
|                         | PARAMETER                                                                                | TEST CONDITIONS                                                                                                                                                                                                   | MIN                 | TYP  | MAX                 | UNIT |
| I <sub>OS(SS_REC)</sub> | Short-circuit steady-state output current, recessive Normal mode                         | $ \begin{aligned} &S = 0 \text{ V, TXD} = V_{\text{IO}} \\ &-27 \text{ V} \leq V_{\text{BUS}} \leq 32 \text{ V, where } V_{\text{BUS}} = \text{CANH} \\ &= \text{CANL;} \\ &\text{See Figure 7-7} \end{aligned} $ | -5                  |      | 5                   | mA   |
| Receiver Ele            | ctrical Characteristics                                                                  |                                                                                                                                                                                                                   |                     |      |                     |      |
| V <sub>IT</sub>         | Input threshold voltage<br>Normal and silent mode                                        | S = 0 V, -12 V ≤ V <sub>CM</sub> ≤ 12 V;<br>See Figure 7-3 and Table 8-5                                                                                                                                          | 500                 |      | 900                 | mV   |
| $V_{DOM}$               | Dominant state differential input voltage range Normal and silent mode                   | S = 0 V, -12 V ≤ V <sub>CM</sub> ≤ 12 V;<br>See Figure 7-3 and Table 8-5                                                                                                                                          | 0.9                 |      | 9                   | V    |
| $V_{REC}$               | Recessive state differential input voltage range Normal and silent mode                  | S = 0 V, -12 V ≤ V <sub>CM</sub> ≤ 12 V;<br>See Figure 7-3 and Table 8-5                                                                                                                                          | -4                  |      | 0.5                 | V    |
| V <sub>HYS</sub>        | Hysteresis voltage for input threshold<br>Normal mode                                    | S = 0 V, -12 V ≤ V <sub>CM</sub> ≤ 12 V;<br>See Figure 7-3 and Table 8-5                                                                                                                                          |                     | 115  |                     | mV   |
| V <sub>CM</sub>         | Common-mode range<br>Normal and silent mode                                              | See Figure 7-3 and Table 8-5                                                                                                                                                                                      | -12                 |      | 12                  | V    |
| I <sub>LKG(IOFF)</sub>  | Unpowered bus input leakage current                                                      | CANH = CANL = 5 V, V <sub>CC</sub> = V <sub>IO</sub> = GND                                                                                                                                                        |                     |      | 5                   | μA   |
| Cı                      | Input capacitance to ground (CANH or CANL)                                               | TVD = V                                                                                                                                                                                                           |                     |      | 20                  | pF   |
| C <sub>ID</sub>         | Differential input capacitance                                                           | TXD = V <sub>IO</sub>                                                                                                                                                                                             |                     |      | 10                  | pF   |
| R <sub>ID</sub>         | Differential input resistance                                                            |                                                                                                                                                                                                                   | 40                  |      | 90                  | kΩ   |
| R <sub>IN</sub>         | Single-ended input resistance (CANH or CANL)                                             | $TXD = V_{IO}, S = 0 V, -12 V \le V_{CM} \le 12 V$                                                                                                                                                                | 20                  |      | 45                  | kΩ   |
| R <sub>IN(M)</sub>      | Input resistance matching [1 – (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] × 100 % | $V_{(CAN\_H)} = V_{(CAN\_L)} = 5 \text{ V}$                                                                                                                                                                       | -1                  |      | 1                   | %    |
| TXD Termina             | al (CAN Transmit Data Input)                                                             |                                                                                                                                                                                                                   |                     |      |                     |      |
| V <sub>IH</sub>         | High-level input voltage                                                                 |                                                                                                                                                                                                                   | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>         | Low-level input voltage                                                                  |                                                                                                                                                                                                                   |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>         | High-level input leakage current                                                         | $TXD = V_{CC} = V_{IO} = 5.5 \text{ V}$                                                                                                                                                                           | -2.5                | 0    | 1                   | μA   |
| I <sub>IL</sub>         | Low-level input leakage current                                                          | TXD = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                                                                                                                                            | -200                | -100 | -20                 | μA   |
| I <sub>LKG(OFF)</sub>   | Unpowered leakage current                                                                | $\begin{aligned} TXD &= 5.5 \ V \\ V_{CC} &= V_{IO} &= 0 \ V \end{aligned}$                                                                                                                                       | -1                  | 0    | 1                   | μA   |
| C <sub>I</sub>          | Input capacitance                                                                        | $V_{IN} = 0.4 \times \sin(2 \times \pi \times 2 \times 10^6 \times t) + 2.5 \text{ V}$                                                                                                                            |                     | 5    |                     | pF   |
| RXD Termina             | al (CAN Receive Data Output)                                                             |                                                                                                                                                                                                                   |                     |      |                     |      |
| V <sub>OH</sub>         | High-level output voltage                                                                | I <sub>O</sub> = -1.5 mA<br>See Figure 7-3                                                                                                                                                                        | 0.8 V <sub>IO</sub> |      |                     | V    |
| V <sub>OL</sub>         | Low-level output voltage                                                                 | I <sub>O</sub> = 1.5mA<br>See Figure 7-3                                                                                                                                                                          |                     |      | 0.2 V <sub>IO</sub> | V    |
| I <sub>LKG(OFF)</sub>   | Unpowered leakage current                                                                | RXD = 5.5 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                                                                                                                                            | -1                  | 0    | 1                   | μA   |
| S Terminal (            | Silent Mode Input)                                                                       |                                                                                                                                                                                                                   |                     |      |                     |      |
| V <sub>IH</sub>         | High-level input voltage                                                                 |                                                                                                                                                                                                                   | 0.7 V <sub>IO</sub> |      |                     | V    |
| $V_{IL}$                | Low-level input voltage                                                                  |                                                                                                                                                                                                                   |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>         | High-level input leakage current                                                         | V <sub>CC</sub> = V <sub>IO</sub> = S = 5.5 V                                                                                                                                                                     | -2                  |      | 2                   | μA   |
| I <sub>IL</sub>         | Low-level input leakage current                                                          | S = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V,                                                                                                                                                             | -20                 |      | -2                  | μA   |
| I <sub>LKG(OFF)</sub>   | Unpowered leakage current                                                                | S = 5.5V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                                                                                                                                               | -1                  | 0    | 1                   | μA   |

# **6.9 Switching Characteristics**

Over recommended operating conditions with  $T_A = -40$ °C to 150°C (unless otherwise noted).

| 1 3 7                            |                 |     |     |     |      |
|----------------------------------|-----------------|-----|-----|-----|------|
| PARAMETER                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| Device Switching Characteristics |                 |     |     |     |      |



# **6.9 Switching Characteristics (continued)**

Over recommended operating conditions with  $T_A$  = -40°C to 150°C (unless otherwise noted).

|                          | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                                | MIN | TYP | MAX | UNIT |
|--------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PROP(LOOP1)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), recessive to dominant | $S = 0 V$ , $V_{IO} = 2.8 V$ to 5.5 V<br>$R_L = 60 Ω$ , $C_L = 100 pF$ , $C_{L(RXD)} = 15 pF$ ;<br>See Figure 7-4                                              |     | 125 | 210 | ns   |
| t <sub>PROP(LOOP1)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), recessive to dominant | S = 0 V, $V_{IO}$ = 1.7 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF;<br>See Figure 7-4                                                     |     | 165 | 255 | ns   |
| t <sub>PROP(LOOP2)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), dominant to recessive | $S = 0 V$ , $V_{IO} = 2.8 V$ to 5.5 V<br>$R_L = 60 Ω$ , $C_L = 100 pF$ , $C_{L(RXD)} = 15 pF$ ;<br>See Figure 7-4                                              |     | 150 | 210 | ns   |
| t <sub>PROP(LOOP2)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), dominant to recessive | $ \begin{array}{l} S = 0 \; V, \; V_{IO} = 1.7 \; V \\ R_L = 60 \; \Omega, \; C_L = 100 \; pF, \; C_{L(RXD)} = 15 \; pF; \\ See \; Figure \; 7-4 \end{array} $ |     | 180 | 255 | ns   |
| t <sub>MODE</sub>        | Mode change time, from normal to silent or from silent to normal                    | See Figure 7-5                                                                                                                                                 |     |     | 20  | μs   |
| Driver Switching         | g Characteristics                                                                   |                                                                                                                                                                |     |     | '   |      |
| t <sub>pHR</sub>         | Propagation delay time, high TXD to driver recessive (dominant to recessive)        |                                                                                                                                                                |     | 80  |     | ns   |
| t <sub>pLD</sub>         | Propagation delay time, low TXD to driver dominant (recessive to dominant)          | S = 0  V<br>$R_1 = 60 \Omega, C_1 = 100 \text{ pF};$                                                                                                           |     | 70  |     | ns   |
| $t_{sk(p)}$              | Pulse skew ( tpHR - tpLD )                                                          | See Figure 7-2                                                                                                                                                 |     | 14  |     | ns   |
| $t_R$                    | Differential output signal rise time                                                |                                                                                                                                                                |     | 25  |     | ns   |
| t <sub>F</sub>           | Differential output signal fall time                                                |                                                                                                                                                                |     | 50  |     | ns   |
| t <sub>TXD_DTO</sub>     | Dominant timeout                                                                    | S = 0 V<br>$R_L = 60 \Omega$ , $C_L = 100 pF$ ;<br>See Figure 7-6                                                                                              | 1.2 |     | 4.0 | ms   |
| Receiver Switch          | ning Characteristics                                                                |                                                                                                                                                                |     |     |     |      |
| t <sub>pRH</sub>         | Propagation delay time, bus recessive input to high output (dominant to recessive)  |                                                                                                                                                                |     | 81  |     | ns   |
| t <sub>pDL</sub>         | Propagation delay time, bus dominant input to low output (recessive to dominant)    | S = 0 V<br>C <sub>L(RXD)</sub> = 15 pF;                                                                                                                        |     | 66  |     | ns   |
| t <sub>R</sub>           | RXD output signal rise time                                                         | - See Figure 7-3                                                                                                                                               |     | 10  |     | ns   |
| t <sub>F</sub>           | RXD output signal fall time                                                         |                                                                                                                                                                |     | 10  |     | ns   |
| FD Timing Char           | acteristics                                                                         |                                                                                                                                                                |     |     | '   |      |
|                          | Bit time on CAN bus output pins t <sub>BIT(TXD)</sub> = 500 ns                      |                                                                                                                                                                | 450 |     | 525 | ns   |
| $t_{BIT(BUS)}$           | Bit time on CAN bus output pins $t_{BIT(TXD)} = 200 \text{ ns}$                     |                                                                                                                                                                | 160 |     | 205 | ns   |
|                          | Bit time on CAN bus output pins $t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$               |                                                                                                                                                                | 85  |     | 130 | ns   |
|                          | Bit time on RXD output pins $t_{BIT(TXD)}$ = 500 ns                                 | S = 0 V                                                                                                                                                        | 410 |     | 540 | ns   |
| $t_{BIT(RXD)}$           | Bit time on RXD output pins $t_{BIT(TXD)} = 200 \text{ ns}$                         | $R_L = 60 \Omega$ , $C_L = 100 pF$ , $C_{L(RXD)} = 15 pF$<br>$\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)}$ ;                                                  | 130 |     | 210 | ns   |
|                          | Bit time on RXD output pins $t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$                   | See Figure 7-4                                                                                                                                                 | 75  |     | 135 | ns   |
|                          | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 500 ns                             |                                                                                                                                                                | -50 |     | 20  | ns   |
| $\Delta t_{REC}$         | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 200 ns                             |                                                                                                                                                                | -40 |     | 10  | ns   |
|                          | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 125 ns <sup>(1)</sup>              |                                                                                                                                                                | -40 |     | 10  | ns   |

<sup>(1)</sup> Measured during characterization and not an ISO 11898-2:2016 parameter.

# 7 Parameter Measurement Information



Figure 7-1. I<sub>CC</sub> Test Circuit



Figure 7-2. Driver Test Circuit and Measurement



Figure 7-3. Receiver Test Circuit and Measurement



Figure 7-4. Transmitter and Receiver Timing Test Circuit and Measurement



Figure 7-5. t<sub>MODE</sub> Test Circuit and Measurement



Figure 7-6. TXD Dominant Timeout Test Circuit and Measurement



Figure 7-7. Driver Short-Circuit Current Test and Measurement



## **8 Detailed Description**

#### 8.1 Overview

The TCAN1057AEV-Q1 meets or exceeds the specifications of the ISO 11898-2:2016 high speed CAN (Controller Area Network) physical layer standard. The device has been certified to the requirements of ISO 11898-2:2016 physical layer requirements according to the GIFT/ICT high speed CAN test specification. The transceiver provides a number of different protection features making it ideal for the stringent automotive system requirements while also supporting CAN FD data rates up to 8 Mbps.

The device supports the following CAN standards:

- · CAN transceiver physical layer standards:
  - ISO 11898-2:2016 High speed medium access unit
  - ISO 11898-5:2007 High speed medium access unit with low-power mode
  - SAE J2284-1: High Speed CAN (HSC) for Vehicle Applications at 125 kbps
  - SAE J2284-2: High Speed CAN (HSC) for Vehicle Applications at 250 kbps
  - SAE J2284-3: High Speed CAN (HSC) for Vehicle Applications at 500 kbps
  - SAE J2284-4: High-Speed CAN (HSC) for Vehicle Applications at 500 kbps with CAN FD Data at 2 Mbps
  - SAE J2284-5: High-Speed CAN (HSC) for Vehicle Applications at 500 kbps with CAN FD Data at 5 Mbps
- EMC requirements:
  - IEC 62228-3 EMC evaluation of transceivers CAN transceivers
  - SAE J2962-2 Communication Transceivers Qualification Requirements CAN
- Conformance Test requirements:
  - ISO 16845-2 Road vehicles Controller area network (CAN) conformance test plan Part 2: High-speed medium access unit conformance test plan

#### 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 Pin Description

#### 8.3.1.1 TXD

The TXD input is a logic-level signal from a CAN controller to the transceiver, and is referenced to  $V_{IO}$ .

#### 8.3.1.2 GND

GND is the ground pin of the transceiver, it must be connected to the PCB ground.

#### 8.3.1.3 V<sub>CC</sub>

V<sub>CC</sub> provides the 5-V power supply to the CAN transceiver.

#### 8.3.1.4 RXD

The RXD output is a logic-level signal from the transceiver to the CAN controller, referenced to  $V_{IO}$ . RXD is only driven once  $V_{IO}$  is present.

#### 8.3.1.5 V<sub>IO</sub>

The  $V_{IO}$  pin is the input source for the integrated level shifter which provides the transceiver I/O voltage. The  $V_{IO}$  pin should be connected to the controller's I/O voltage source.

#### 8.3.1.6 CANH and CANL

These are the CAN high and CAN low differential bus pins. These pins are connected to the CAN transmitter and receiver internally.

#### 8.3.1.7 S (Silent)

The S pin is an input pin used for silent mode control of the transceiver. The S pin can be supplied from either the controller or from a static system voltage source. If normal mode is the only intended mode of operation then the S pin can be tied directly to system GND using a pull-down resistor. If silent mode is the only intended mode of operation than the S pin can be tied directly to a static system voltage source using a pull-up resistor.

#### 8.3.2 CAN Bus States

The CAN bus has two logical states during operation: recessive and dominant. See Figure 8-1.

A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to  $V_{CC}/2$  through the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins.

A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes can transmit a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.



Figure 8-1. Bus States

## 8.3.3 TXD Dominant Timeout (DTO)

During normal mode, which is the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit,  $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin, therefore clearing the dominant time out. The receiver remains active and biased to  $V_{CC}/2$  and the RXD output reflects the activity on the CAN bus during the TXD DTO fault.

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. To calculate the minimum transmitted data rate use Equation 1.

Minimum Data Rate = 11 bits / 
$$t_{TXD}$$
 DTO = 11 bits / 1.2 ms = 9.2 kbps (1)



Figure 8-2. Example Timing Diagram for TXD Dominant Timeout

#### 8.3.4 CAN Bus Short-Circuit Current Limiting

The device has several protection features that limit the short-circuit current when a CAN bus line is shorted. These features include CAN driver current limiting in the dominant and recessive states and TXD dominant state timeout which prevents permanently having the higher short-circuit current of a dominant state in case of a system fault. During CAN communication the bus switches between the dominant and recessive states, therefore the short-circuit current is viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common mode choke for the CAN design, the I<sub>OS(AVG)</sub> should be used, which is the average current rating. The percentage dominant is limited by the TXD DTO and the CAN protocol which has forced state changes and recessive bits due to bit stuffing, control fields, and interframe space. These features ensure there is a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits.

The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated using Equation 2.

#### Where:

- I<sub>OS(AVG)</sub> is the average short-circuit current
- % Transmit is the percentage the node is transmitting CAN messages
- % Receive is the percentage the node is receiving CAN messages
- % REC Bits is the percentage of recessive bits in the transmitted CAN messages
- % DOM Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short-circuit current
- I<sub>OS(SS)</sub> DOM is the dominant steady state short-circuit current

This short-circuit current and the possible fault cases of the network should be taken into consideration when sizing the power supply used to generate the transceivers  $V_{CC}$  supply.



#### 8.3.5 Thermal Shutdown (TSD)

If the junction temperature of the device exceeds the thermal shutdown threshold,  $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below  $T_{TSD}$ . The CAN bus pins are biased to  $V_{CC}/2$  during a TSD fault and the receiver to RXD path remains operational. The device TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault.

#### 8.3.6 Undervoltage Lockout

The supply pins,  $V_{CC}$  and  $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin.

Table 8-1. Undervoltage Lockout - TCAN1057AEV-Q1

| V <sub>CC</sub>                       | V <sub>IO</sub>     | DEVICE STATE                      | BUS                                     | RXD PIN        |  |
|---------------------------------------|---------------------|-----------------------------------|-----------------------------------------|----------------|--|
| > UV <sub>VCC</sub>                   | > UV <sub>VIO</sub> | Normal                            | Per TXD                                 | Mirrors bus    |  |
| < UV <sub>VCC</sub>                   | > UV <sub>VIO</sub> | S = V <sub>IO</sub> : Silent mode | = V <sub>IO</sub> : Silent mode         | Recessive      |  |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | > O V VIO           | S = GND: Protected mode           | High impedance                          | Necessive      |  |
| > UV <sub>VCC</sub>                   | < UV <sub>VIO</sub> | Protected                         | Weak pull-down to ground <sup>(1)</sup> | High impedance |  |
| < UV <sub>VCC</sub>                   | < UV <sub>VIO</sub> | Protected                         |                                         | High impedance |  |

<sup>(1)</sup>  $V_{CC} = GND$ , see  $I_{LKG(OFF)}$ 

Once the undervoltage condition is cleared and t<sub>MODE</sub> has expired the device transitions to normal mode and the host controller can send and receive CAN traffic again.

#### 8.3.7 Unpowered Device

If the device is unpowered, it is designed as an ideal passive or no load to the CAN bus. The bus pins are designed to have low leakage currents when the device is unpowered, so they do not load the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains operational.

The logic pins also have low leakage currents when the device is unpowered, so they do not load other circuits which can remain powered.

#### 8.3.8 Floating Pins

The device has internal pull-ups on critical pins which place the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature.

When a CAN controller supporting open-drain outputs is used, an adequate external pull-up resistor must be chosen. This ensures that the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See Table 8-2 for details on pin bias conditions.

Table 8-2. Pin Bias

| Pin | Pin Pull-up or Pull-down Comment |                                                                                  |  |  |
|-----|----------------------------------|----------------------------------------------------------------------------------|--|--|
| TXD | Pull-up                          | Weakly biases TXD toward recessive to prevent bus blockage or TXD DTO triggering |  |  |
| S   | Pull-up                          | Weakly biases S towards low-power silent mode to prevent excessive system power  |  |  |

#### 8.4 Device Functional Modes

## 8.4.1 Operating Modes

The device has two main operating modes: normal mode and silent mode. Operating mode selection is made by applying a high or low level to the S pin.

**Table 8-3. Operating Modes** 

| S    | Device Mode | Driver   | Receiver | RXD Pin            |
|------|-------------|----------|----------|--------------------|
| High | Silent mode | Disabled | Enabled  | Mirrors bus state  |
| Low  | Normal mode | Enabled  | Enabled  | Williois bus state |

#### 8.4.2 Normal Mode

This is the normal operating mode of the device. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on the TXD input to a differential output on the CANH and CANL bus pins. The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD output.

#### 8.4.3 Silent Mode

In silent mode the CAN driver is disabled and the high-speed CAN receiver is enabled. CAN communication is unidirectional into the device where the receiver is translating the differential signal from CANH and CANL to a digital output on RXD. The power consumption of the TCAN1057AEV-Q1 is reduced in silent mode due to the CAN driver being disabled.

#### 8.4.4 Driver and Receiver Function

The digital input and output levels for the device are CMOS levels with respect to V<sub>IO</sub>.

**Table 8-4. Driver Function Table** 

| Device Mode | TXD Input <sup>(1)</sup> | Bus O          | utputs         | Driven Bus State <sup>(2)</sup> |
|-------------|--------------------------|----------------|----------------|---------------------------------|
| Device Mode | 1 AD IIIput(17           | CANH           | CANL           | Driven bus State                |
| Normal      | Low                      | High           | Low            | Dominant                        |
| Nomai       | High or open             | High impedance | High impedance | Biased recessive                |
| Silent      | X                        | High impedance | High impedance | Biased recessive                |

- (1) X = irrelevant
- (2) For bus state see Figure 8-1

**Table 8-5. Receiver Function Table Normal and Silent Mode** 

| Device Mode      | CAN Differential Inputs  V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | Bus State | RXD Pin   |
|------------------|----------------------------------------------------------------------------------|-----------|-----------|
|                  | V <sub>ID</sub> ≥ 0.9 V                                                          | Dominant  | Low       |
| Normal or Silent | 0.5 V < V <sub>ID</sub> < 0.9 V                                                  | Undefined | Undefined |
|                  | V <sub>ID</sub> ≤ 0.5 V                                                          | Recessive | High      |
| Any              | Open (V <sub>ID</sub> ≈ 0 V)                                                     | Open      | High      |



## 9 Application and Implementation

# Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

## 9.2 Typical Application

Figure 9-1 shows a typical configuration for 5 V system using the device. The bus termination is shown for illustrative purposes.



Figure 9-1. Transceiver Application Using 5 V I/O Connections

#### 9.2.1 Design Requirements

#### 9.2.1.1 CAN Termination

Termination may be a single  $120-\Omega$  resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired then split termination may be used, see Figure 9-2. Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that may be present on the differential signal lines.



Figure 9-2. CAN Bus Termination Concepts

#### 9.2.2 Detailed Design Procedures

## 9.2.2.1 Bus Loading, Length and Number of Nodes

A typical CAN application may have a maximum bus length of 40 meters and maximum stub length of 0.3 meters. However, longer cables, longer stub lengths, and many more nodes to a bus can be achieved with careful design. A high number of nodes requires a transceiver with high input impedance such as the TCAN1057AEV-Q1.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. They made system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000.

A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2016 specification the driver differential output is specified with a bus load that can range from 50  $\Omega$  to 65  $\Omega$  where the differential output must be greater than 1.5 V. The TCAN1057AEV-Q1 family is specified to meet the 1.5-V requirement down to 50  $\Omega$  and is specified to meet 1.4-V differential output at 45 $\Omega$  bus load. The differential input resistance of the transceiver is a minimum of 40 k $\Omega$ . If 100 transceivers are in parallel on a bus, this is equivalent to a 400- $\Omega$  differential load in parallel with the nominal 60  $\Omega$  bus termination which gives a total bus load of approximately 52  $\Omega$ . Therefore, the TCAN1057AEV-Q1 family theoretically supports over 100 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is often lower. Bus length can be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility the CAN network system designer must take the responsibility of good network design to ensure robust network operation.





Figure 9-3. Typical CAN Bus

## 9.2.3 Application Curves



## 9.2.4 System Examples

Figure 9-6 shows a typical configuration for 1.8 V, 2.5 V, or 3.3 V systems using the TCAN1057AEV-Q1. The bus termination is shown for illustrative purposes.



Figure 9-6. Typical Transceiver Application Using 1.8 V, 2.5 V, 3.3 V IO Connections

# 10 Power Supply Recommendations

The TCAN1057AEV-Q1 transceiver is designed to operate with a main  $V_{CC}$  input voltage supply range between 4.5 V and 5.5 V. The TCAN1057AEV-Q1 implements an I/O level shifting supply input,  $V_{IO}$ , designed for a range between 1.7 V and 5.5 V. It is important that both supply inputs are well regulated. In addition to the power supply filtering capacitance, a decoupling capacitance that is typically 100 nF should be placed near the CAN transceiver's  $V_{CC}$  and  $V_{IO}$  supply pins.



#### 11 Layout

Robust and reliable CAN node design may require special layout techniques depending on the application and automotive design requirements. Since transient disturbances have high-frequency content and a wide bandwidth, high-frequency layout techniques should be applied during PCB design.

## 11.1 Layout Guidelines

- Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and
  noise from propagating onto the board. This layout example shows an optional transient voltage suppression
  (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of
  the transceiver. This example also shows optional bus filter capacitors C4 and C5.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Decoupling capacitors must be placed as close as possible to the supply pins V<sub>CC</sub> and V<sub>IO</sub> of transceiver.
- Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

#### Note

High-frequency current follows the path of least impedance, not the path of least resistance.

This layout example shows how to implement split termination on the CAN node. The termination is split into
two resistors, R4 and R5, with the center or split tap of the termination connected to ground through capacitor
C3. Split termination provides common-mode filtering for the bus. See CAN Termination, CAN Bus Short
Circuit Current Limiting, and Equation 2 for information on termination concepts and required power rating for
the termination resistors.

## 11.2 Layout Example



Figure 11-1. Layout Example

# 12 Device and Documentation Support

## 12.1 Documentation Support

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TCAN1057AEVDRQ1       | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 150   | 57AEV            |
| TCAN1057AEVDRQ1.A     | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 150   | 57AEV            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN1057AEVDRQ1 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1057AEVDRQ1 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025