





Support & training

TL720M05-Q1 SGLS380I – SEPTEMBER 2008 – REVISED MAY 2024

# TL720M05-Q1 Automotive, 500mA, 40V, Low-Dropout Voltage Regulator

### **1** Features

Texas

INSTRUMENTS

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C to +125°C,  $T_A$
  - Junction temperature:  $-40^{\circ}$ C to  $+150^{\circ}$ C, T<sub>J</sub>
- Input voltage range:
  - Legacy chip: 5.5V to 42V (45V absolute max)
  - New chip: 3.0V to 40V (42V absolute max)
- Maximum output current: 500mA (new chip)
- Output voltage accuracy:
  - Legacy chip: ±2.0% (across line, load, and temperature)
  - New chip: ±1.15% (across line, load, and temperature)
- Low dropout voltage:
  - Legacy chip: 500mV (max) at 300mA
  - New chip: 400mV (max) at 315mA
- Low quiescent current:
  - Legacy chip:  $100\mu A$  (typ) at  $I_{OUT} = 1mA$
  - New chip: 17µA (typ) at light loads
- Excellent line transient response (new chip):
  - ±2% V<sub>OUT</sub> deviation during cold-crank
  - $\pm 2\% V_{OUT}$  deviation (1V/µs V<sub>IN</sub> slew rate)
  - Stable with a 2.2µF or larger capacitor (new chip)
- Reverse-polarity protection (legacy chip)
- · Packages:
  - 3-pin TO-252 (KVU)
  - 3-pin DDPAK/TO-263 (KTT)
  - 20-pin HTSSOP (PWP) (legacy chip)

# 2 Applications

- Reconfigurable instrument clusters
- Body control modules (BCM)
- Always-on battery-connected applications:
  - Automotive gateways
  - Remote keyless entries (RKE)



#### Line Transient Response (3V/µs V<sub>IN</sub> Slew Rate) (New Chip)

## **3 Description**

The TL720M05-Q1 is a low-dropout linear regulator designed to connect to the battery in automotive applications. The device has an input voltage range extending to 40V (new chip). This range allows the device to withstand transients (such as load dumps) that are anticipated in automotive systems. With only a 17 $\mu$ A quiescent current at light loads, the device is designed for powering always-on components. Examples of such components are microcontrollers (MCUs) and controller area network (CAN) transceivers in standby systems.

The device (new chip) has a state-of-the-art transient response that allows the output to quickly react to changes in load or line. For example, during cold-crank conditions. Additionally, the device has a novel architecture that minimizes output overshoot when recovering from dropout. During normal operation, the device has a tight DC accuracy of  $\pm 1.15\%$  over line, load, and temperature (new chip).

The device also incorporates a number of internal circuits for protection against overload and overtemperature. The legacy chip also provides protection against reverse polarity.

The TL720M05-Q1 is available in thermally conductive packaging to allow the device to efficiently transfer heat to the circuit board.

| Package information |                                   |                             |  |  |  |  |
|---------------------|-----------------------------------|-----------------------------|--|--|--|--|
| PART NUMBER         | PACKAGE <sup>(1)</sup>            | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |
|                     | KTT (TO-263, 3)                   | 10.16mm × 15.24mm           |  |  |  |  |
| TL720M05-Q1         | KVU (TO-252, 3)                   | 6.6mm × 10.11mm             |  |  |  |  |
|                     | PWP (HTSSOP, 20)<br>(legacy chip) | 6.5mm × 6.4mm               |  |  |  |  |

Package Information

(1) For more information, see the *Mechanical*, *Packaging*, and *Orderable Information*.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application Schematic (New Chip)** 



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           | 1  |
|--------------------------------------|----|
| 2 Applications                       | 1  |
| 3 Description                        | 1  |
| 4 Pin Configuration and Functions    | 3  |
| 5 Specifications                     | 4  |
| 5.1 Absolute Maximum Ratings         | 4  |
| 5.2 ESD Ratings                      | 4  |
| 5.3 Recommended Operating Conditions | 4  |
| 5.4 Thermal Information              | 5  |
| 5.5 Electrical Characteristics       | 5  |
| 5.6 Typical Characteristics          |    |
| 6 Parameter Measurement Information  | 15 |
| 7 Detailed Description               | 16 |
| 7.1 Overview                         |    |
| 7.2 Functional Block Diagrams        | 16 |
| 7.3 Feature Description.             |    |
| 7.4 Device Functional Modes          |    |

| 8 | Application and Implementation                      | . 19 |
|---|-----------------------------------------------------|------|
|   | 8.1 Application Information                         | . 19 |
|   | 8.2 Typical Application                             |      |
|   | 8.3 Power Supply Recommendations                    |      |
|   | 8.4 Layout                                          | . 25 |
| 9 | Device and Documentation Support                    |      |
|   | 9.1 Device Support                                  |      |
|   | 9.2 Documentation Support                           |      |
|   | 9.3 Receiving Notification of Documentation Updates |      |
|   | 9.4 Support Resources                               | . 27 |
|   | 9.5 Trademarks                                      |      |
|   | 9.6 Electrostatic Discharge Caution                 |      |
|   | 9.7 Glossary                                        |      |
| 1 | 0 Revision History                                  | . 28 |
|   | 1 Mechanical, Packaging, and Orderable              |      |
|   | Information                                         | . 28 |
|   |                                                     |      |



# **4** Pin Configuration and Functions



Figure 4-1. KTT Package, 3-Pin TO-263 (Top View)



Figure 4-2. KVU Package, 3-Pin TO-252 (Top View)



Figure 4-3. PWP Package<sup>(1)</sup>, 20-Pin HTSSOP With PowerPAD (Top View)

| Table 4-1. | Pin F | unctions |
|------------|-------|----------|
|------------|-------|----------|

|      | PIN    |        |                         |                     |                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|--------|--------|-------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | TO-263 | TO-252 | HTSSOP<br>(Legacy Chip) | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                        |
| GND  | 2      | 2      | 8                       | 0                   | Ground. Internally connected to heat sink.                                                                                                                                                                                                                                                                                                                                                         |
| IN   | 1      | 1      | 19                      | I                   | Input power-supply voltage pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground. See the <i>Recommended Operating Conditions</i> table and the <i>Input and Output Capacitor Selection</i> section. Place the input capacitor as close to the input of the device as possible                                 |
| NC   | _      | _      | 1-3, 5-7, 9-18,<br>20   |                     | Not connected.                                                                                                                                                                                                                                                                                                                                                                                     |
| OUT  | 3      | 3      | 4                       | 0                   | Regulated output voltage pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground. See the <i>Recommended Operating Conditions</i> table and the <i>Input and Output Capacitor Selection</i> section. Place the output capacitor as close to output of the device as possible. |

(1) NC = No internal connection.

(2) I = input, O = output.



# **5** Specifications

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                            | MIN        | MAX                                    | UNIT |
|------------------|--------------------------------------------|------------|----------------------------------------|------|
| V                | Supply input voltage (for legacy chip)     | -42        | 45                                     |      |
| V <sub>IN</sub>  | Supply input voltage (for new chip)        |            | 42                                     | V    |
| V                | Regulated output voltage (for legacy chip) | -1.0       | 40                                     | v    |
| V <sub>OUT</sub> | Regulated output voltage (for new chip)    | -0.3       | V <sub>IN</sub> + 0.3 V <sup>(2)</sup> |      |
| Current          | Maximum output                             | Internally | limited                                | А    |
| Tomporatura      | Operating junction, T <sub>J</sub>         | -40        | 150                                    | °C   |
| Temperature      | Storage, T <sub>stg</sub>                  | -65        | 150                                    | U    |

Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect devicereliability.
 The check the maximum is here a stress are stress and the stress of the check the maximum rate of the stress of

(2) The absolute maximum rating is VIN + 0.3V or 20V, whichever is smaller

#### 5.2 ESD Ratings

|                    |                                                         |                                     |             | VALUE<br>(Legacy<br>Chip) | VALUE<br>(New Chip) | UNIT |
|--------------------|---------------------------------------------------------|-------------------------------------|-------------|---------------------------|---------------------|------|
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                                     | 2(1)        |                           | ±2000               |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                 | Charged-device model (CDM), per AEC | All pins    | N/A                       | ±500                | V    |
|                    | Q100-011                                                |                                     | Corner pins | N/A                       | ±750                |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordancewith the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                     | MIN   | ТҮР | MAX | UNIT |
|------------------|-----------------------------------------------------|-------|-----|-----|------|
|                  | Supply input voltage (for legacy chip)              | 5.5   |     | 42  |      |
| V <sub>IN</sub>  | Supply input voltage (for new chip)                 | 3     |     | 40  | V    |
| V <sub>OUT</sub> | Output voltage                                      |       | 5.0 |     |      |
|                  | Output current (for legacy chip)                    | 0     |     | 400 |      |
| IOUT             | Output current (for new chip)                       | 0     |     | 500 | mA   |
|                  | Output capacitor (for legacy chip) <sup>(2)</sup>   | 22    |     |     |      |
| C <sub>OUT</sub> | Output capacitorr (for new chip) <sup>(2)</sup>     | 2.2   |     | 220 | μF   |
| C <sub>IN</sub>  | Input capacitor <sup>(1)</sup>                      |       | 1   |     |      |
|                  | Output capacitor ESR requirements (for legacy chip) | 0.001 |     | 5   | Ω    |
| ESR              | Output capacitor ESR requirements (for new chip)    | 0.001 |     | 2   | Ω    |
| TJ               | Operating junction temperature                      | -40   |     | 150 | °C   |

(1) For robust EMI performance the minimum input capacitance is 500nF.

(2) Effective output capacitance of 1µF minimum required for stability.



### 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> (2) |                                              | KVU<br>(TO-252- | KTT<br>(TO-263-3) |                | PWP<br>(HTSS<br>OP-20) | UNIT           |      |  |
|-----------------------------------|----------------------------------------------|-----------------|-------------------|----------------|------------------------|----------------|------|--|
|                                   |                                              | Legacy Chip     | New<br>Chip       | Legacy<br>Chip | New<br>Chip            | Legacy<br>Chip |      |  |
| R <sub>0JA</sub>                  | Junction-to-ambient thermal resistance       | 45.3            | 30                | 34.2           | 22.6                   | 39.3           | °C/W |  |
| R <sub>0JC(top)</sub>             | Junction-to-case (top) thermal resistance    | 36.8            | 39.5              | 38.2           | 6.0                    | 22.7           | °C/W |  |
| R <sub>θJB</sub>                  | Junction-to-board thermal resistance         | 30.8            | 8.6               | 44.9           | 30.9                   | 19.1           | °C/W |  |
| ΨЈТ                               | Junction-to-top characterization parameter   | 2.8             | 2.6               | 6              | 2.0                    | 0.6            | °C/W |  |
| Ψјв                               | Junction-to-board characterization parameter | 30.2            | 8.6               | 44.5           | 3.4                    | 18.9           | °C/W |  |
| R <sub>0JC(bot)</sub>             | Junction-to-case (bottom) thermal resistance | 0.7             | 1.3               | 0.8            | 5.8                    | 1.5            | °C/W |  |

(1) The thermal data is based on the JEDEC standard high K profile, JESD 51-7. Two-signal, two-plane, four-layer board with 2-oz. copper. The copper pad is soldered to the thermal land pattern. Also, correct attachment procedure must be incorporated.

(2) For more information about traditional and new thermal metrics, see the Semiconductor and IC PackageThermal Metrics application report.

### **5.5 Electrical Characteristics**

specified at  $T_J = -40^{\circ}$ C to +150°C,  $V_{IN} = 13.5$ V,  $I_{OUT} = 0$ mA,  $C_{OUT} = 2.2\mu$ F,  $1m\Omega < C_{OUT}$  ESR < 2 $\Omega$ , and  $C_{IN} = 1\mu$ F (unless otherwise noted); typical values are at  $T_J = 25^{\circ}$ C.

|                               | PARAMETER                                                                                        | Test Co                                                                     | onditions                                            | MIN   | TYP  | MAX   | UNIT                |
|-------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|-------|------|-------|---------------------|
|                               | Degulated extruit (fer lengely ship)                                                             | $V_{IN}$ = 6V to 28V, $I_{OUT}$ = 5mA to 400mA                              |                                                      | 4.9   | 5.0  | 5.1   | V                   |
|                               | Regulated output (for legacy chip)                                                               | $V_{IN}$ = 6V to 40V, $I_{OUT}$ = 5mA to                                    | 400mA                                                | 4.9   | 5.0  | 5.1   | V                   |
|                               |                                                                                                  | $V_{IN} = V_{OUT} + 1V$ to 40V, $I_{OUT} =$                                 | 100µA to 450mA, $T_J = 25^{\circ}C^{(1)}$            | -0.85 |      | 0.85  |                     |
| V <sub>OUT</sub>              |                                                                                                  | $V_{IN} = V_{OUT} + 1V$ to 40V, $I_{OUT} =$                                 | 100µA to 500mA, T <sub>J</sub> = 25°C <sup>(1)</sup> | -0.85 |      | 0.85  | 0/                  |
|                               | Regulated output (for new chip)                                                                  | $V_{IN} = V_{OUT} + 1V$ to 40V, $I_{OUT} =$                                 | 100µA to 450mA <sup>(1)</sup>                        | -1.15 |      | 1.15  | %                   |
|                               | V <sub>IN</sub> = V <sub>OUT</sub> + 1V to 40V, I <sub>OUT</sub> = 100µA to 500mA <sup>(1)</sup> |                                                                             | -1.15                                                |       | 1.15 |       |                     |
| A)/                           | Load regulation (for legacy chip)                                                                | I <sub>OUT</sub> = 5mA to 400mA                                             |                                                      |       | 15   | 30    | mV                  |
| $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation (for new chip)                                                                   | V <sub>IN</sub> = V <sub>OUT</sub> + 1V, I <sub>OUT</sub> = 100μA           | to 450mA                                             |       |      | 0.425 | %                   |
| A)/                           | Line regulation (for legacy chip)                                                                | $V_{IN}$ = 8V to 32V, $I_{OUT}$ = 5mA                                       |                                                      | -15   | 5    | 15    | mV                  |
| $\Delta V_{OUT(\Delta VIN)}$  | Line regulation (for new chip)                                                                   | $V_{IN} = V_{OUT} + 1V$ to 40V, $I_{OUT} =$                                 | = 100μA                                              |       |      | 0.2   | %                   |
| ΔV <sub>OUT</sub>             | Load transient response settling time (for new chip) <sup>(2)</sup>                              | t <sub>R</sub> = t <sub>F</sub> = 1μs; C <sub>OUT</sub> = 10μF              |                                                      |       |      | 100   | μs                  |
|                               | Load transient response overshoot, undershoot (for new chip) <sup>(2)</sup>                      | $t_R = t_F = 1\mu s; C_{OUT} = 10\mu F$                                     | I <sub>OUT</sub> = 150mA to 350mA                    | -2%   |      |       |                     |
| ΔV <sub>OUT</sub>             |                                                                                                  |                                                                             | I <sub>OUT</sub> = 350mA to 150mA                    |       |      | 10%   | % %V <sub>OUT</sub> |
|                               |                                                                                                  |                                                                             | I <sub>OUT</sub> = 0mA to 500mA                      | -10%  |      |       |                     |
|                               | Quiescent current (for legacy chip) $I_Q = I_{IN} - I_{OUT}$                                     | I <sub>OUT</sub> = 1mA                                                      | T <sub>J</sub> = 25°C                                |       | 100  | 220   | 220<br>220 μΑ       |
|                               |                                                                                                  |                                                                             | T <sub>J</sub> ≤ 85°C                                |       | 100  | 220   |                     |
|                               |                                                                                                  | I <sub>OUT</sub> = 250mA                                                    |                                                      |       | 5    | 10    | mA                  |
| Ι <sub>Q</sub>                |                                                                                                  | I <sub>OUT</sub> = 400mA                                                    |                                                      |       | 12   | 22    | mA                  |
|                               |                                                                                                  | $V_{IN} = V_{OUT} + 1V$ to 40V, $I_{OUT} = 0$ mA, $T_J = 25^{\circ}C^{(3)}$ |                                                      |       | 17   | 21    |                     |
|                               | Quiescent current (for new chip)                                                                 | $V_{IN} = V_{OUT} + 1V \text{ to } 40V, I_{OUT} = 0\text{mA}^{(3)}$         |                                                      |       |      | 26    | μA                  |
|                               |                                                                                                  | Ι <sub>ΟUT</sub> = 500μΑ                                                    |                                                      |       |      | 35    |                     |
|                               | Dropout voltage (for legacy chip)                                                                | I <sub>OUT</sub> = 300mA                                                    |                                                      |       | 250  | 500   |                     |
|                               |                                                                                                  | $I_{OUT} \le 1$ mA, $V_{IN} = V_{OUT(NOM)} x$                               | 0.95                                                 |       |      | 46    | mV                  |
| V <sub>DO</sub>               | Dropout voltage (for new chip)                                                                   | I <sub>OUT</sub> = 315mA, V <sub>IN</sub> = V <sub>OUT(NOM</sub>            | )                                                    |       | 275  | 400   |                     |
|                               | bropour voltage (for new emp)                                                                    | I <sub>OUT</sub> = 450mA, V <sub>IN</sub> = V <sub>OUT(NOM)</sub>           |                                                      |       | 360  | 525   |                     |
|                               |                                                                                                  | $I_{OUT}$ = 500mA, $V_{IN}$ = $V_{OUT(NOM)}$                                |                                                      |       | 390  | 575   |                     |
| V <sub>UVLO(RISING)</sub>     | Rising input supply UVLO (for new chip)                                                          | V <sub>IN</sub> rising                                                      |                                                      | 2.6   | 2.7  | 2.82  | V                   |
| VUVLO(FALLING)                | Falling input supply UVLO (for new chip)                                                         | V <sub>IN</sub> falling                                                     |                                                      | 2.38  | 2.5  | 2.6   | V                   |

Copyright © 2024 Texas Instruments Incorporated



### 5.5 Electrical Characteristics (continued)

specified at  $T_J = -40^{\circ}$ C to +150°C,  $V_{IN} = 13.5$ V,  $I_{OUT} = 0$ mA,  $C_{OUT} = 2.2\mu$ F,  $1m\Omega < C_{OUT} = SR < 2\Omega$ , and  $C_{IN} = 1\mu$ F (unless otherwise noted); typical values are at  $T_J = 25^{\circ}$ C.

|                           | PARAMETER                                             | Test Conditions                                                                                  | MIN | TYP | MAX | UNIT   |  |
|---------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|--------|--|
| V <sub>UVLO(HYST)</sub>   | V <sub>UVLO(IN)</sub> hysteresis (for new chip)       |                                                                                                  |     | 230 |     | mV     |  |
| I <sub>CL</sub>           | Output current limit (for legcacy chip)               | $V_{IN} = V_{OUT} + 1V$ , $V_{OUT}$ short to 90% x $V_{OUT(NOM)}$                                | 450 | 700 | 950 | 950 mA |  |
|                           | Output current limit (for new chip)                   | V <sub>IN</sub> = V <sub>OUT</sub> + 1V, V <sub>OUT</sub> short to 90% x V <sub>OUT(NOM)</sub>   | 540 |     | 780 |        |  |
| DEDD                      | Power-supply rejection ratio (for legacy chip)        | $V_{IN}$ - $V_{OUT}$ = 1V, frequency = 100Hz, Vr = 0.5V <sub>pp</sub> , I <sub>OUT</sub> = 450mA |     | 60  |     | dB     |  |
| PSRR                      | Power-supply rejection ratio (for new chip)           | $V_{IN}$ - $V_{OUT}$ = 1V, frequency = 1kHz, I <sub>OUT</sub> = 450mA                            | 70  |     |     |        |  |
| TJ                        | Junction temperature                                  |                                                                                                  | -40 |     | 150 |        |  |
| T <sub>SD(SHUTDOWN)</sub> | Junction shutdown temperature (for new chip)          |                                                                                                  |     | 175 |     | °C     |  |
| T <sub>SD(HYST)</sub>     | Hysteresis of thermal shutdown (for new chip)         |                                                                                                  |     | 20  |     |        |  |
| ΔV <sub>ΟUT</sub> /ΔΤ     | Temperature output voltage drift<br>(for legacy chip) |                                                                                                  |     | 0.5 |     | mV/K   |  |

(1) Power dissipation is limited to 2W for device production testing purposes. The power dissipation is potentially higher during normal operation. See the *Thermal Performance* section for more information on how much power the device can dissipate while maintaining a junction temperature below 150°C.

(2) Specified by design.

(3) For the adjustable output this is tested in unity gain and resistor current is not included.



### **5.6 Typical Characteristics**

































# **6** Parameter Measurement Information



Figure 6-1. Test Circuit

15



### 7 Detailed Description

### 7.1 Overview

The TL720M05-Q1 is a low-dropout linear regulator (LDO) with improved transient performance that allows for quick response to changes in line or load conditions. The device also features a novel output overshoot reduction feature (new chip) that minimizes output overshoot during cold-crank conditions.

During normal operation, the device has a tight DC accuracy (new chip) of ±1.15% over line, load, and temperature. The increased accuracy allows for the powering of sensitive analog loads or sensors.

The TL720M05-Q1 has overtemperature protection and overcurrent protection during a load-short or fault condition on the output.

#### 7.2 Functional Block Diagrams



Figure 7-1. Functional Block Diagram (Legacy Chip)







#### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage. Thus, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table.

#### 7.3.2 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis makes sure the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short. Thus the device cycles on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start-up is high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start-up completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the device internal protection circuitry is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

#### 7.3.3 Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brick-wall scheme. In a high-load current fault, the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ).  $I_{CL}$  is listed in the *Electrical Characteristics* table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note.

Figure 7-3 shows a diagram of the current limit.



Figure 7-3. Current Limit



### 7.4 Device Functional Modes

Table 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

| OPERATING MODE                                          | PARAMETER                                                   |                                          |                                            |  |  |  |
|---------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|--------------------------------------------|--|--|--|
| OPERATING MODE                                          | V <sub>IN</sub>                                             | I <sub>OUT</sub>                         | TJ                                         |  |  |  |
| Normal operation                                        | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> |  |  |  |
| Dropout operation                                       | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> |  |  |  |
| Disabled<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | Not applicable                           | T <sub>J</sub> > T <sub>SD(shutdown)</sub> |  |  |  |

| Table 7-1 | Device | Functional  | Mode  | Comparison |
|-----------|--------|-------------|-------|------------|
|           | Device | i unctional | WIUUE | Companson  |

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit  $(I_{OUT} < I_{CL})$
- The device junction temperature is less than the thermal shutdown temperature ( $T_J < T_{SD}$ )
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. In this mode, the transient performance of the device becomes significantly degraded. During this mode, the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout potentially result in large output voltage deviations.

When the device is in a steady dropout state, the pass transistor is driven fully on. This state is defined as when the device is in dropout, directly after being in a normal regulation state, but *not* during start up. Dropout occurs when  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ . When the input voltage returns to a value  $\geq V_{OUT(NOM)} + V_{DO}$ , the output voltage potentially overshoots for a short period of time.  $V_{OUT(NOM)}$  is the nominal output voltage and  $V_{DO}$  is the dropout voltage. During dropout exit, the device pulls the pass transistor back into the linear region.

#### 7.4.3 Disabled

Shutdown the device output by forcing the input voltage below the UVLO falling threshold (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off and internal circuits are shutdown.



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

Based on the end-application, different values of external components are available. In some cases, an application requires a larger output capacitor during fast load steps to prevent a reset from occurring. Use a low-ESR ceramic capacitor with a dielectric of type X5R or X7R for better load transient response.

#### 8.1.1 Input and Output Capacitor Selection

#### 8.1.1.1 Legacy Chip Capacitor Selection

The input capacitor ( $C_{IN}$ ) compensates for line fluctuation. Using a resistor of approximately 1 $\Omega$  in series with  $C_{IN}$  dampens the oscillation of input inductivity and input capacitance. The output capacitor ( $C_{OUT}$ ) stabilizes the regulation circuit. The output is stable at  $C_{OUT} \ge 22\mu$ F and ESR  $\le 5\Omega$ , which is within the operating temperature range.

#### 8.1.1.2 New Chip Output Capacitor

The new chip version of the TL720M05-Q1 requires a  $2.2\mu$ F or larger output capacitor (1 $\mu$ F or larger capacitance) for stability. An equivalent series resistance (ESR) between  $0.001\Omega$  and  $2\Omega$  is also required. For best transient performance, use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and ESR over temperature. When choosing a capacitor for a specific application, be mindful of the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitance is 220 $\mu$ F.

#### 8.1.1.3 New Chip Input Capacitor

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply is high impedance over a large range of frequencies, use several input capacitors in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source.

#### 8.1.2 Dropout Voltage

Dropout voltage ( $V_{DO}$ ) is defined as  $V_{IN} - V_{OUT}$  at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on.  $V_{IN}$  is the input voltage,  $V_{OUT}$  is the output voltage, and  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. At this operating point, the pass transistor is driven fully on. Dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage where the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source, on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$\mathsf{R}_{\mathsf{DS}(\mathsf{ON})} = \frac{\mathsf{V}_{\mathsf{DO}}}{\mathsf{I}_{\mathsf{RATED}}}$$

(1)



#### 8.1.3 Reverse Current

Excessive reverse current potentially damages this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current potentially occur are outlined in this section, all of which exceed the absolute maximum rating of  $V_{OUT} \le V_{IN} + 0.3V$ .

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, use external protection to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.

#### 8.1.4 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the PCB, and correct sizing of the thermal plane. Make sure the printed circuit board (PCB) area around the regulator has few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation ( $P_D$ ).

$$\mathsf{P}_\mathsf{D} = (\mathsf{V}_\mathsf{IN} - \mathsf{V}_\mathsf{OUT}) \times \mathsf{I}_\mathsf{OUT}$$

(2)

(3)

Note

Power dissipation is minimized, and therefore greater efficiency achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. Make sure this pad area contains an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. Power dissipation and junction temperature are most often related by the  $R_{\theta JA}$  of the combined PCB and device package and the ambient air temperature ( $T_A$ ).  $R_{\theta JA}$  is the junction-to-ambient thermal resistance. Equation 3 calculates this relationship.

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

Thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design. Therefore,  $R_{\theta JA}$  varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area. This resistance is used as a relative measure of package thermal performance.

#### 8.1.4.1 Thermal Performance Versus Copper Area

The most used thermal resistance parameter  $R_{\theta JA}$  is highly dependent on the heat-spreading capability built into the particular PCB design. Therefore,  $R_{\theta JA}$  varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in the *Thermal Information* table is determined by the JEDEC standard (see Figure 8-1), PCB, and copper-spreading area.  $R_{\theta JA}$  is only used as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of  $R_{\theta JCbot}$  plus the thermal resistance contribution by the PCB copper.  $R_{\theta JCbot}$  is the package junction-to-case (bottom) thermal resistance.







Figure 8-2 and Figure 8-3 show the functions of  $R_{\theta JA}$  and  $\psi_{JB}$  versus copper area and thickness. These plots are generated with a 101.6mm × 101.6mm × 1.6mm PCB of two and four layers. For the 4-layer board, inner planes use 1oz copper thickness. Outer layers are simulated with both 1oz and 2oz copper thickness. A 3×4 (KVU package) array of thermal vias with a 300µm drill diameter and 25µm copper plating is located beneath the device thermal pad. The thermal vias connect the top layer, the bottom layer and, in the case of the 4-layer board, the first inner GND plane. Each of the layers has a copper plane of equal area.





#### 8.1.4.2 Power Dissipation Versus Ambient Temperature

6.5

Figure 8-4 is based off of a JESD51-7 4-layer, high-K board. Estimate the allowable power dissipation with the following equation. Improve thermal dissipation in the JEDEC high-K layout by adding top layer copper and increasing the number of thermal vias. See the *An empirical analysis of the impact of board layout on LDO thermal performance* application note. If a good thermal layout is used, the allowable thermal dissipation is improved by up to 50%.

$$T_A + R_{\theta IA} x P_D \le 150 \ ^\circ C$$

(4)



Figure 8-4. TL720M05-Q1 Allowable Power Dissipation

#### 8.1.5 Estimating Junction Temperature

The JEDEC standard recommends using psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\psi_{JT}$ ) and junction-to-board characterization parameter ( $\psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature ( $T_J$ ), as described in the following equations. Use the junction-to-top characterization parameter ( $\psi_{JT}$ ) with the temperature at the center-top of device package ( $T_T$ ) to calculate the junction temperature 1mm from the device package ( $T_B$ ) to calculate the junction temperature.

$$T_{\rm J} = T_{\rm T} + \psi_{\rm JT} \times P_{\rm D} \tag{5}$$

where:

- P<sub>D</sub> is the dissipated power
- $T_T$  is the temperature at the center-top of the device package

$$T_{\rm J} = T_{\rm B} + \psi_{\rm JB} \times P_{\rm D} \tag{6}$$

where:

 T<sub>B</sub> is the PCB surface temperature measured 1mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application note.



### **8.2 Typical Application**



Figure 8-5 shows a typical application circuit for the TL720M05-Q1.

Figure 8-5. Typical Application Diagram (New Chip)

#### 8.2.1 Design Requirements

Use the parameters listed in Table 8-1 for this design example.

| Table 8-1. Design Parameters   |               |  |  |  |  |  |  |  |
|--------------------------------|---------------|--|--|--|--|--|--|--|
| DESIGN PARAMETER EXAMPLE VALUE |               |  |  |  |  |  |  |  |
| Input voltage range            | 4V to 40V     |  |  |  |  |  |  |  |
| Output voltage                 | 5V            |  |  |  |  |  |  |  |
| Output current rating          | 400mA         |  |  |  |  |  |  |  |
| Output capacitor range         | 10µF to 200µF |  |  |  |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input Capacitor

The device requires an input decoupling capacitor, the value of which depends on the application. The typical recommended value for the decoupling capacitor is  $1\mu$ F. Make sure the voltage rating is greater than the maximum input voltage.

#### 8.2.2.2 Output Capacitor

The device (new chip) requires an output capacitor to stabilize the output voltage. Make sure the capacitor value is between  $2.2\mu$ F and  $200\mu$ F and the ESR range is between  $1m\Omega$  and  $2\Omega$ . For this design, use a low ESR,  $10\mu$ F ceramic capacitor to improve transient performance.



#### 8.2.3 Application Curves





#### 8.3 Power Supply Recommendations

This device is designed for operation from a 4V to 40V input voltage supply. Make sure this input supply is well regulated. Do not place the input supply more than a few inches from the TL720M05-Q1. If this location is unavoidable, add a  $22\mu$ F electrolytic capacitor and a ceramic bypass capacitor at the input.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board. Place these components as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close as possible to each other. Use wide, component-side, copper surface for these connections. Using vias and long traces to the input and output capacitors is strongly discouraged and negatively affects system performance. Place a ground reference plane embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane provides output voltage accuracy and shields noise. This plane also behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.



#### 8.4.2 Layout Examples



• Denotes a via





Figure 8-12. Layout Example Diagram for PWP Package (Legacy Chip)



### 9 Device and Documentation Support

#### 9.1 Device Support

#### 9.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV709. Request the MLTLDO2EVM evaluation module (and related user's guide) at the TI website through the product folders.

#### 9.1.2 Device Nomenclature

| PRODUCT <sup>(1)</sup>            | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                       |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TL720M05 <b>Q xxx</b> R <b>Q1</b> | <ul> <li>xxx is the package designation (for example, KVU = TO-252; KTT = DDPAK/TO-263; PWP = HTSSOP).</li> <li>Q indicates that this device is a grade-1 device in accordance with the AEC-Q100 standard.</li> <li>Q1 indicates that this device is an automotive grade (AEC-Q100) device.</li> </ul> |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

#### 9.1.3 Development Support

For the PSpice model, see the TPS7B88-Q1 (5-V Output) PSpice Transient Model.

#### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, LDO Noise Demystified application note
- Texas Instruments, LDO PSRR Measurement Simplified application note
- Texas Instruments, MLTLDO2EVM-037 EVM user guide

#### 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.7 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.



### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision H (November 2014) to Revision I (May 2024)                                | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| • | Changed entire document to align with current family format                                    | 1    |
| • | Added M3 devices to document                                                                   | 1    |
| • | Changed package size values in Package Information table                                       | 1    |

| ( | Changes from Revision G (June 2013) to Revision H (July 2015)                                  | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and |      |
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and       |      |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section    | 1    |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type     | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|------------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                    | (1)    |                  | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                    |        |                  |         |      |      |              | (6)           |                     |              |                |         |
| TL720M05GQKVURQ1   | ACTIVE | TO-252           | KVU     | 3    | 2500 | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 720M05Q        | Samples |
| TL720M05GQKVURQ1M3 | ACTIVE | TO-252           | KVU     | 3    | 2500 | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 720M05Q        | Samples |
| TL720M05QKTTRQ1    | ACTIVE | DDPAK/<br>TO-263 | КТТ     | 3    | 500  | RoHS & Green | SN            | Level-3-245C-168 HR | -40 to 125   | T720M05Q       | Samples |
| TL720M05QKVURQ1    | ACTIVE | TO-252           | KVU     | 3    | 2500 | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 720M05Q        | Samples |
| TL720M05QKVURQ1M3  | ACTIVE | TO-252           | KVU     | 3    | 2500 | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 720M05Q        | Samples |
| TL720M05QPWPRQ1    | ACTIVE | HTSSOP           | PWP     | 20   | 2000 | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 720M05Q        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

23-May-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

NSTRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TL720M05GQKVURQ1            | TO-252          | KVU                | 3  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL720M05GQKVURQ1M3          | TO-252          | KVU                | 3  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL720M05QKVURQ1             | TO-252          | KVU                | 3  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL720M05QKVURQ1M3           | TO-252          | KVU                | 3  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL720M05QPWPRQ1             | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

30-May-2024



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL720M05GQKVURQ1   | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |
| TL720M05GQKVURQ1M3 | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |
| TL720M05QKVURQ1    | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |
| TL720M05QKVURQ1M3  | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |
| TL720M05QPWPRQ1    | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.

A Falls within JEDEC TO-263 variation AA, except minimum lead thickness and minimum exposed pad length.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.



# **PWP 20**

# **GENERIC PACKAGE VIEW**

# HTSSOP - 1.2 mm max height

6.5 x 4.4, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# J<sub>JJJJJJJ</sub>

# **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

**PWP0020N** 

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



# **PWP0020N**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **PWP0020N**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# **KVU 3**

# **GENERIC PACKAGE VIEW**

# TO-252 - 2.52 mm max height TRANSISTOR OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4205521-2/E

# KVU0003A



# **PACKAGE OUTLINE**

# TO-252 - 2.52 mm max height

TO-252



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Shape may vary per different assembly sites.
   Reference JEDEC registration TO-252.



# KVU0003A

# **EXAMPLE BOARD LAYOUT**

# TO-252 - 2.52 mm max height

TO-252



NOTES: (continued)

5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).

6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# KVU0003A

# **EXAMPLE STENCIL DESIGN**

# TO-252 - 2.52 mm max height

TO-252



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated