









TPS561243, TPS561246 SLUSFG9A - APRIL 2024 - REVISED JUNE 2024

# TPS56124x 4.2V to 17V Input, 1A, Synchronous Buck Converter in SOT563

### 1 Features

Configured for a wide range of applications

Input voltage range: 4.2V to 17V

Output voltage range: 0.6V to 7V

Reference voltage: 0.6V

±1.5% reference voltage accuracy

- Integrated FETs:  $100m\Omega$  and  $55m\Omega$ 

Low guiescent current for TPS561243: 110µA

Switching frequency: 1280kHz

Maximum 95% large duty cycle operation

Fixed soft-start time: 1.4ms

Easy of use and small design size

 TPS561243 Eco-mode and TPS561246 FCCM mode at light load

 D-CAP3<sup>™</sup> control mode with fast transient response

Support start-up with prebiased output

Non-latch for OT and UVLO protection

Cycle-by-cycle over current limit

Hiccup mode for UV protection

Operating junction temperature range: -40°C to

SOT563 package: 1.6mm × 1.6mm

Create a custom design using the TPS56124x with the WEBENCH® Power Designer

# 2 Applications

- WLAN/Wi-Fi access point
- Modem (cable/DSL/GFAST)
- Small business router
- **Electricity meter**
- STV and DVR
- **Appliances**



# 3 Description

TPS56124x is simple, synchronous buck converter with input voltage ranging from 4.2V to 17V and supports up to 1A continuous current.

The device is designed to operate with minimum external component counts and low standby current.

This switch mode power supply (SMPS) device employs D-CAP3 control mode providing a fast transient response and supporting both equivalent series resistance (ESR) output capacitors such as specialty polymer and ultra-low ESR ceramic capacitors with no external compensation components.

The TPS561243 operates in Eco-mode, which maintains high efficiency during light load operation. The TPS561246 operates in FCCM mode, which keeps the same frequency and lower output ripple during all load conditions. The TPS56124x integrates complete protection including OCP, UVLO, OTP, and UVP with hiccup.

The TPS56124x is available in a 6pin, 1.6mm × 1.6mm SOT563 (DRL) package. The junction temperature is specified from -40°C to 125°C.

#### **Device Information**

| PART<br>NUMBER | MODE      | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|----------------|-----------|------------------------|-----------------------------|
| TPS561243      | Eco-mode  | DDI (SOT563-6)         | 1.60mm × 1.60mm             |
| TPS561246      | FCCM mode | DRL (301303, 0)        | 1.0011111 ^ 1.0011111       |

- For more information, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



TPS56124x Efficiency at Vin = 12V



# **Table of Contents**

| 1 Features                           | 1 | 7 Application and Implementation                    | 13   |
|--------------------------------------|---|-----------------------------------------------------|------|
| 2 Applications                       | 1 | 7.1 Application Information                         |      |
| 3 Description                        | 1 | 7.2 Typical Application                             |      |
| 4 Pin Configuration and Functions    |   | 7.3 Power Supply Recommendations                    |      |
| 5 Specifications                     | 4 | 7.4 Layout                                          | 18   |
| 5.1 Absolute Maximum Ratings         |   | 8 Device and Documentation Support                  |      |
| 5.2 ESD Ratings                      |   | 8.1 Device Support                                  |      |
| 5.3 Recommended Operating Conditions | 4 | 8.2 Receiving Notification of Documentation Updates | 20   |
| 5.4 Thermal Information              | 5 | 8.3 Support Resources                               | 20   |
| 5.5 Electrical Characteristics       | 5 | 8.4 Trademarks                                      | 20   |
| 5.6 Typical Characteristics          | 7 | 8.5 Electrostatic Discharge Caution                 | 20   |
| 6 Detailed Description               | 9 | 8.6 Glossary                                        | 20   |
| 6.1 Overview                         |   | 9 Revision History                                  | 20   |
| 6.2 Functional Block Diagram         | 9 | 10 Mechanical, Packaging, and Orderable             |      |
| 6.3 Feature Description              |   | Information                                         | . 21 |
| 6.4 Device Functional Modes          |   |                                                     |      |



# 4 Pin Configuration and Functions



Figure 4-1. 6-Pin SOT563 DRL Package (Top View)

**Table 4-1. Pin Functions** 

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                    |
|------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | ITPE\''             | DESCRIPTION                                                                                                                                                    |
| VIN  | 1   | I                   | Input voltage supply pin                                                                                                                                       |
| SW   | 2   | 0                   | Switch node connection between high-side NFET and low-side NFET                                                                                                |
| GND  | 3   | _                   | Ground pin source terminal of low-side power NFET, as well as the ground terminal for the control circuit. Connect sensitive FB to this GND at a single point. |
| BST  | 4   | 0                   | Supply input for the high-side NFET gate drive circuit. Connect a 0.1µF capacitor between the BST and SW pin.                                                  |
| EN   | 5   | I                   | Enable input control. Active high and must be pulled up to enable the device.                                                                                  |
| FB   | 6   | I                   | Converter feedback input. Connect to the output voltage with feedback resistor divider.                                                                        |

(1) I = input, O = output



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                      | ,                         | MIN  | MAX | UNIT |
|------------------------------------------------------|---------------------------|------|-----|------|
| Input voltage                                        | VIN                       | -0.3 | 19  | V    |
| Input voltage                                        | FB, EN                    | -0.3 | 6   | V    |
| Input voltage                                        | GND                       | -0.3 | 0.3 | V    |
| Output voltage                                       | BST                       | -0.3 | 25  | V    |
| Output voltage                                       | BST (< 20ns)              | -0.3 | 27  | V    |
| Output voltage                                       | SW                        | -2   | 19  | V    |
| Output voltage                                       | SW (< 20ns)               | -6.5 | 21  | V    |
| Operating junction temperature range, T <sub>J</sub> |                           | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                | Storage temperature, Tstg | -55  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 5.2 ESD Ratings

|                    |                                                                   |                                                                       | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                 |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN  | NOM MAX | UNIT |
|------------------|--------------------------------|------|---------|------|
| Input voltage    | VIN                            | 4.2  | 17      | V    |
| Input voltage    | FB, EN                         | -0.1 | 5.5     | V    |
| Input voltage    | GND                            | -0.1 | 0.1     | V    |
| Output voltage   | BST                            | -0.1 | 23      | V    |
| Output voltage   | BST (< 20ns)                   | -0.1 | 25      | V    |
| Output voltage   | SW                             | -1   | 17      | V    |
| Output voltage   | SW (< 20ns)                    | -6   | 19      | V    |
| Output Current   | IO                             | 0    | 1       | Α    |
| T <sub>J</sub>   | Operating junction temperature | -40  | 125     | °C   |
| T <sub>stg</sub> | Storage temperature            | -40  | 150     | °C   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# **5.4 Thermal Information**

|                            | THERMAL METRIC(1)                                   | DRL (SOT-563)<br>6 PINS | UNIT |
|----------------------------|-----------------------------------------------------|-------------------------|------|
| R <sub>θJA</sub>           | Junction-to-ambient thermal resistance              | 147.4                   | °C/W |
| R <sub>0JA_effective</sub> | Junction-to-ambient thermal resistance on EVM board | 73 <sup>(2)</sup>       | °C/W |
| R <sub>0JC(top)</sub>      | Junction-to-case (top) thermal resistance           | 75.7                    | °C/W |
| $R_{\theta JB}$            | Junction-to-board thermal resistance                | 32.2                    | °C/W |
| $\Psi_{JT}$                | Junction-to-top characterization parameter          | 2.1                     | °C/W |
| Y <sub>JB</sub>            | Junction-to-board characterization parameter        | 31.8                    | °C/W |
| R <sub>0JC(bot)</sub>      | Junction-to-case (bottom) thermal resistance        | N/A                     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

## 5.5 Electrical Characteristics

Over operating  $T_J = -40$ °C - 125°C,  $V_{IN} = 12$  V (unless otherwise noted)

|                           | PARAMETER                       | TEST CONDITIONS                                                            | MIN  | TYP  | MAX  | UNIT |
|---------------------------|---------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| INPUT SU                  | JPPLY VOLTAGE                   |                                                                            |      |      |      |      |
| VIN                       | Input voltage range             |                                                                            | 4.2  |      | 17   | V    |
|                           | VINI accorded                   | No load, V <sub>EN</sub> = 1.5 V, non-switching, ECO version               |      | 110  |      | μΑ   |
| I <sub>VIN</sub>          | VIN supply current              | No load, V <sub>EN</sub> = 1.5 V, VFB = 0.9 V, FCCM version <sup>(1)</sup> |      | 350  |      | μΑ   |
| I <sub>INSDN</sub>        | VIN shutdown current            | V <sub>EN</sub> = 0 V                                                      |      | 7    |      | μΑ   |
| UVLO                      |                                 |                                                                            |      |      | '    |      |
| UVLO                      | VIN undervoltage lockout        | Wake up VIN voltage                                                        | 3.6  | 3.8  | 4    | V    |
| UVLO                      | VIN undervoltage lockout        | Shut down VIN voltage                                                      | 3.2  | 3.4  | 3.6  | V    |
| UVLO                      | VIN undervoltage lockout        | Hysteresis VIN voltage                                                     |      | 400  |      | mV   |
| FEEDBA                    | CK VOLTAGE                      |                                                                            |      |      | ,    |      |
| V <sub>FB</sub>           | FB voltage                      | T <sub>J</sub> = 25°C, Vin = 4.2 - 17 V                                    | 591  | 600  | 609  | mV   |
| V <sub>FB</sub>           | FB voltage                      | T <sub>J</sub> = -40°C to 125°C, Vin = 4.2 - 17 V                          | 588  | 600  | 612  | mV   |
| MOSFET                    |                                 |                                                                            |      |      |      |      |
| R <sub>DS</sub><br>(ON)HI | High-side MOSFET Rds(on)        | T <sub>J</sub> = 25°C                                                      |      | 100  |      | mΩ   |
| R <sub>DS</sub>           | Low-side MOSFET Rds(on)         | T <sub>J</sub> = 25°C                                                      |      | 55   |      | mΩ   |
| DUTY CY                   | CLE and FREQUENCY CONTROL       |                                                                            |      |      |      |      |
| F <sub>SW</sub>           | Switching frequency             | V <sub>OUT</sub> = 3.3 V                                                   |      | 1280 |      | kHz  |
| T <sub>OFF(MIN)</sub>     | Minimum off-time (1)            | V <sub>FB</sub> = 0.5 V                                                    |      | 100  |      | ns   |
| T <sub>ON(MIN)</sub>      | Minimum on-time (1)             |                                                                            |      | 55   |      | ns   |
| CURREN                    | T LIMIT                         |                                                                            |      |      |      |      |
| I <sub>OCL_LS</sub>       | Over current threshold          | Valley current set point                                                   | 1.2  | 2.8  | 3.6  | Α    |
| I <sub>NOCL</sub>         | Negative over current threshold | Valley current set point                                                   | 1    | 1.8  | 2.5  | Α    |
| LOGIC TI                  | HRESHOLD                        |                                                                            |      |      |      |      |
| V <sub>EN(ON)</sub>       | EN threshold high-level         |                                                                            | 1.15 | 1.2  | 1.28 | V    |
| V <sub>EN(OFF)</sub>      | EN threshold low-level          |                                                                            | 0.93 | 1    | 1.05 | V    |
| V <sub>ENHYS</sub>        | EN hystersis                    |                                                                            |      | 200  |      | mV   |
| OUTPUT                    | DISCHARGE and SOFT START        |                                                                            |      |      |      |      |

This  $R_{\theta JA}$  effective is tested on TPS562243EVM board (2 layer, copper thickness of top and bottom layer are 2oz) at TA = 25°C.

# **5.5 Electrical Characteristics (continued)**

Over operating  $T_J = -40^{\circ}\text{C}$  - 125°C,  $V_{IN} = 12 \text{ V}$  (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                          | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------|------------------------------------------|-----|-----|-----|------|
| I <sub>EN</sub>     | EN pulldown current                         | V <sub>EN</sub> = 1.5 V                  |     | 1   |     | uA   |
| t <sub>SS</sub>     | Internal soft start time                    | V <sub>OUT</sub> from 0 to target value. |     | 1.4 |     | ms   |
| OUTPUT              | UNDERVOLTAGE AND OVERVOLTAGE F              | PROTECTION                               |     |     |     |      |
| V <sub>UVP</sub>    | UVP trip threshold                          |                                          | 55  | 60  | 65  | %    |
| t <sub>UVPDLY</sub> | UVP prop deglitch                           |                                          |     | 256 |     | us   |
| t <sub>UVPON</sub>  | In continus hiccup mode, the switching time | Hard short, UVP detect                   |     | 1.5 |     | ms   |
| t <sub>UVPOFF</sub> | In continus hiccup mode, non switching time | Hard short, UVP detect                   |     | 13  |     | ms   |
| THERMA              | L PROTECTION                                |                                          |     |     |     |      |
| T <sub>OTP</sub>    | OTP trip threshold                          |                                          |     | 155 |     | °C   |
| T <sub>OTPHSY</sub> | OTP hysteresis                              |                                          |     | 20  |     | °C   |

<sup>(1)</sup> Specified by design



# **5.6 Typical Characteristics**

V<sub>IN</sub> = 12V (unless otherwise noted)





## 5.6 Typical Characteristics (continued)

V<sub>IN</sub> = 12V (unless otherwise noted)





# 6 Detailed Description

### 6.1 Overview

The TPS56124x is a 1A, integrated FETs, synchronous step-down buck converter that can operate from 4.2V to 17V input voltage and 0.6V to 7V output voltage. The device employs D-CAP3 control mode that provides an accurate feedback voltage and a fast transient response with no external compensation components. The proprietary D-CAP3 control mode enables low external component count, ease of design, and optimization of the power design for cost, size, and efficiency. The topology provides a seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition.

The Eco-mode version allows the TPS561243 to maintain high efficiency at light load. The FCCM mode version allows the TPS561246 to maintain a fixed switching frequency and lower output voltage ripple. The TPS56124x is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP and ultra-low ESR ceramic capacitors.

## 6.2 Functional Block Diagram



# **6.3 Feature Description**

#### 6.3.1 Adaptive On-Time Control and PWM Operation

The TPS56124x implements D-CAP3 control scheme that supports adaptive on-time pulse width modulation (PWM) control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration, with both low-ESR and ceramic output capacitors. The D-CAP3 control scheme is stable even with virtually no ripple at the output. The TPS56124x also includes an error amplifier that makes the output voltage very accurate.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after the internal one shot timer expires. This one shot duration is set proportional to the output voltage,  $V_O$ , and inversely

proportional to the converter input voltage,  $V_{IN}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP3 control scheme.

#### 6.3.2 Eco-mode Control

The TPS561243 is designed with advanced Eco-mode to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to a point that the ripple valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on-time is kept almost the same as in the continuous conduction mode so that discharging the output capacitor with smaller load current to the level of the reference voltage takes a longer time. This action makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. Use Equation 1 to calculate the transition point to the light load operation I<sub>OUT(LL)</sub> current.

$$I_{out(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
 (1)

#### 6.3.3 Soft Start and Prebiased Soft Start

The TPS56124x has an internal 1.4ms soft start. When the EN pin becomes high, the internal soft start function begins ramping up the reference voltage to the PWM comparator.

If the output capacitor is prebiased at start-up, the device initiates switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage  $V_{FB}$ . This scheme makes sure that the converters ramp up smoothly into the regulation point.

### 6.3.4 Large Duty Operation

The TPS56124x can support large duty operations up to 95% by smoothly dropping down the switching frequency. When input voltage  $V_{IN}$  < 7V and  $V_{FB}$  is lower than internal reference voltage, the switching frequency is allowed to smoothly drop to make  $T_{ON}$  extended to keep output voltage and improve the load transient performance. The minimum switching frequency is limited to about 400kHz.

## 6.3.5 Current Protection

The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low side FET drain to source voltage. This voltage is proportional to the switch current. To improve the accuracy, the voltage sensing is temperature compensated.

During the on time of the high side FET switch, the switch current increases with a linear rate determined by  $V_{IN}$ ,  $V_{OUT}$ , the on-time and the output inductor value. During the on time of the low side FET switch, this current decreases linearly. The average value of the switch current is the load current  $I_{out}$ . If the monitored current is above the OCL level, the converter maintains low side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner.

There are some important considerations for this type of overcurrent protection. The load current is higher than the overcurrent threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current can be higher than the current available from the converter. This event can even cause the output voltage to fall. When the FB voltage falls below the UVP threshold voltage, the UVP comparator detects the fall. Then, the device shuts down after the UVP delay time and re-starts after the hiccup time.

When the overcurrent condition is removed, the output voltage returns to the regulated value.

The TPS561246 is an FCCM mode part. In this mode, the device has negative inductor current at light load. The device has NOC (negative overcurrent) protection to avoid too large negative current. NOC protection detects the valley of inductor current. When the valley value of inductor current exceeds the NOC threshold, the IC turns off the low side then turns on the high side. When NOC protection is triggered eight times continuously, IC turns off both high side FET and low side FET. When the NOC condition is removed and output voltage returns to the target value, the device returns to normal switching.

Because the TPS561246 is an FCCM mode part, if the inductance is so small that the device triggers NOC, the output voltage becomes higher than the target value. The minimum inductance is identified as Equation 2.

$$L = \frac{V_{out} \times \left(1 - \frac{V_{out}}{V_{in}}\right)}{2 \times Frequency \times NOC_{min}}$$
 (2)

#### 6.3.6 Enable Circuit

The EN pin controls the turn-on and turn-off of the device. When the EN pin voltage is above the turn-on threshold, the device starts switching. When the EN pin voltage falls below the turn-off threshold, the device stops switching. The default status is low because there is a 1uA pulldown current in internal IC.

EN can be controlled by a typical resistor divider circuit from Vin or by a voltage of lower than 5.5V.

The TPS56124x also allows EN to connect to Vin with a pullup resistor only. TI suggests the value of the pullup resistor be 100kohm as EN voltage is clamped by a Zener diode and this Zener diode is not allowed to go through large current. The pullup resistor R1 is not allowed to be smaller than 80kohm, and TI suggests R1 also not be too large to avoid EN not being able to turn on. The recommended value range for the pullup resistor R1 is 80kohm to 3Mohm and 100kohm is the best recommended choice.



Figure 6-1. EN Block Circuit

#### 6.3.7 Undervoltage Lockout (UVLO) Protection

UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### 6.3.8 Thermal Shutdown

The device monitors the temperature of the device. If the temperature exceeds the threshold value (typically 155°C), the device is shut off. This protection is a non-latch protection.



#### 6.4 Device Functional Modes

#### 6.4.1 Eco-mode Operation

The TPS561243 operates in Eco-mode, which maintains high efficiency at light load. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on time is kept almost the same as in continuous conduction mode so that discharging the output capacitor with smaller load current to the level of the reference voltage takes longer. This fact makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high.

#### 6.4.2 FCCM Mode Operation

The TPS561246 operates in forced CCM (FCCM) mode, which keeps the converter operating in continuous current mode during light load condition and allows the inductor current to become negative. During FCCM mode, the switching frequency (F<sub>SW</sub>) is maintained at an almost constant level over the entire load range, which is designed for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

The TPS56124x device is a typical buck DC/DC converter to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 1A. The following design procedure can be used to select component values for TPS56124x. Alternately, the WEBENCH® software can be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

## 7.2 Typical Application

The TPS56124x application schematic in Figure 7-1 was developed to meet the requirements in Table 7-1. This section provides the design procedure.



Figure 7-1. TPS56124x 1.05V/1A Reference Design

#### 7.2.1 Design Requirements

Table 7-1 shows the design parameters for this application.

Table 7-1. Design Parameters

|                          | Parameter             | Conditions                               | MIN                    | TYP  | MAX | Unit |
|--------------------------|-----------------------|------------------------------------------|------------------------|------|-----|------|
| V <sub>OUT</sub>         | Output voltage        |                                          |                        | 1.05 |     | V    |
| I <sub>OUT</sub>         | Output current        |                                          |                        | 1    |     | Α    |
| ΔV <sub>OUT</sub>        | Transient response    | 0.1A – 0.9A load step, 0.8A/µs slew rate | ±2% × V <sub>OUT</sub> |      | V   |      |
| V <sub>IN</sub>          | Input voltage         |                                          | 4.2                    | 12   | 17  | V    |
| V <sub>OUT(ripple)</sub> | Output voltage ripple | CCM condition                            |                        | 8    |     | mV   |
| F <sub>SW</sub>          | Switching frequency   |                                          |                        | 1.28 |     | MHz  |
| T <sub>A</sub>           | Ambient temperature   |                                          |                        | 25   |     | °C   |

### 7.2.2 Detailed Design Procedure

#### 7.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS56124x device with the WEBENCH Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH...

#### 7.2.2.2 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the FB pin. TI recommends to use 1% tolerance or better divider resistors. Start by using Equation 3 to calculate  $V_{OLT}$ .

To improve the efficiency at very light loads, consider using larger value resistors. Too high of the resistance can make the circuit more susceptible to noise and voltage errors introduced from the FB input current are more noticeable.

$$V_{OUT} = 0.6 \times \left(1 + \frac{RFBT}{RFBB}\right) \tag{3}$$

#### 7.2.2.3 Output Filter Selection

The LC filter used as the output filter has a double pole at Equation 4. In this equation,  $C_{OUT}$  must use effective value after derating, not nominal value.

$$Frequency_{doublepole} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}} \tag{4}$$

For any control topology that is compensated internally, there is a range of the output filter that the control topology can support. At low frequency, the overall loop gain is set by the output set point resistor divider network and the internal gain of the device. The low frequency phase is 180°. At the output filter pole frequency, the gain rolls off with a rate of –40dB per decade and the phase has a 180 degree drop. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from –40dB to –20dB per

decade and leads to the 90 degree phase boost. The high frequency zero brought by the internal ripple injection circuit is about 160kHz. TI recommends the double pole frequency brought by the selected inductor and capacitor to be located at about 40kHz, so that the phase boost provided by this high frequency zero provides adequate phase margin for the stability requirement. For output voltage higher than 2V, TI suggests to add a  $C_{FF}$  capacitor to increase the bandwidth and the phase margin. The  $C_{FF}$  range suggested is from 10pF to 100pF. The crossover frequency of the overall system must usually be targeted to be less than one-third of the switching frequency.

**Table 7-2. Recommended Component Values** 

| OUTPUT<br>VOLTAGE (V) | L <sub>OUT</sub> (uH) | (uH) C <sub>OUT</sub> (uF) C <sub>OUT</sub> (uF) (1) Range |       | R <sub>FBT</sub> (kΩ) | R <sub>FBB</sub> (kΩ) | C <sub>FF</sub> (pF) |
|-----------------------|-----------------------|------------------------------------------------------------|-------|-----------------------|-----------------------|----------------------|
| 0.6                   | 1                     | 22 (10V Rated)                                             | 20-90 | 0                     | 10.0                  | -                    |
| 1.05                  | 1.2                   | 22 (10V Rated)                                             | 10-45 | 7.5                   | 10.0                  | -                    |
| 3.3                   | 3.3                   | 22 (25V Rated)                                             | 15-60 | 135.0                 | 30.0                  | 47                   |
| 5                     | 3.3                   | 22 (25V Rated)                                             | 15-60 | 220.0                 | 30.0                  | 47                   |
| 7                     | 3.3                   | 22x2 (25V Rated)                                           | 15-60 | 320.0                 | 30.0                  | 47                   |

(1) A ceramic capacitor is used in this table. All the C<sub>OUT</sub> values are after derating.

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 5, Equation 6, and Equation 7. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current.

$$I_{P-P} = \frac{V_{OUT}}{V_{IN}(Max)} \times \frac{V_{IN}(Max) - V_{OUT}}{L_{OUT} \times f_{SW}}$$
(5)

$$I_{PEAK} = I_0 + \frac{I_{P-P}}{2} \tag{6}$$

$$I_{LO(RMS)} = \sqrt{I_O^2 + \frac{1}{12} \times I_{P-P}^2} \tag{7}$$

For this design example, the calculated peak current is 1.32A and the calculated RMS current is 1.02A. The inductor used is WE 74438357012.

The capacitor value and ESR determines the amount of output voltage ripple. The TPS56124x is intended for use with ceramic or other low ESR capacitors. TI recommends to use  $1 \times 22 \mu F$  output cap. Use Equation 8 to determine the required RMS current rating for the output capacitor.

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_{OUT} \times f_{SW}}$$
(8)

For this design, one MuRata GRM21BR61A226ME44L 22 $\mu$ F output capacitor can be used. The typical ESR is 2m $\Omega$  each. The calculated RMS current is 0.2A and each output capacitor is rated for 4A.

#### 7.2.2.4 Input Capacitor Selection

The TPS56124x requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over  $10\mu\text{F}$  for the decoupling capacitor. An additional  $0.1\mu\text{F}$  capacitor  $C_{\text{HF}}$  from  $V_{\text{IN}}$  to ground is optional to provide additional high frequency filtering. The capacitor voltage rating must be greater than the maximum input voltage.

### 7.2.2.5 Bootstrap Capacitor Selection

A  $0.1\mu F$  ceramic capacitor must be connected between the BST to SW pin for proper operation. TI recommends to use a ceramic capacitor.



## 7.2.3 Application Curves









# 7.3 Power Supply Recommendations

The TPS56124x is designed to operate from input supply voltages in the range of 4.2V to 17V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum duty is 95%.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

- 1. Make V<sub>IN</sub> and GND traces as wide as possible to reduce trace impedance. The wide areas can also benefit for heat dissipation.
- Place the input capacitor and output capacitor as close to the device as possible to minimize trace impedance.
- 3. Provide sufficient vias for the input capacitor and output capacitor.
- 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. Connect a separate VOUT path to the upper feedback resistor.
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Place a voltage feedback loop away from the high voltage switching trace, and preferably with ground shield.
- 9. Make the trace of the FB node as small as possible to avoid noise coupling.
- 10. Make the GND trace between the output capacitor and the GND pin as wide as possible to minimize trace impedance.



# 7.4.2 Layout Example



Figure 7-18. TPS56124x Layout

# 8 Device and Documentation Support

# 8.1 Device Support

#### 8.1.1 Development Support

# 8.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS56124x device with the WEBENCH Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH...

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

D-CAP3<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision \* (April 2024) to Revision A (June 2024)

Page

Product Folder Links: TPS561243 TPS561246



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 2-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TPS561243DRLR    | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | 1243                 | Samples |
| TPS561246DRLR    | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | 1246                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 2-Jul-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS561243DRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |
| TPS561246DRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |



www.ti.com 25-Sep-2024



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS561243DRLR | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |
| TPS561246DRLR | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated