

# TPS62A0569x 2A, High-Efficiency, Synchronous Buck Converters in SOT-563 Package

#### 1 Features

- 2.5V to 5.5V input voltage range
- 2A Power Save Mode (PSM) and Forced Pulse Width Modulation (FPWM) version
- Pin-to-pin compatible with the TLV6256x DRL family
- 0.6V to V<sub>IN</sub> adjustable output voltage range
- $100m\Omega/70m\Omega$  low R<sub>DSON</sub> switches
- < 23µA quiescent current</li>
- 2% feedback accuracy including temperature effects
- 100% mode operation
- 2.4MHz switching frequency
- · Power-good output pin (optional)
- Short-circuit protection (HICCUP)
- Internal soft start-up
- Active fast output discharge (switch with current limit)
- · Thermal shutdown protection

# 2 Applications

- · Set top box, TV applications
- · IP network camera, Multi-function printer
- · Wireless router, solid state drive
- · Battery-powered applications
- · General purpose point-of-load supply



## **Typical Application**



## Efficiency vs Output Current at 5V<sub>IN</sub> (TPS62A0569)

# 3 Description

The TPS62A0569x family of devices are synchronous step-down buck DC/DC converters optimized for high efficiency and compact design size. The devices integrate switches capable of delivering an output current up to 2A. At medium to heavy loads, the devices operate in peak current mode pulse width modulation (PWM) with approximately 2.4MHz switching frequency. At light load, the devices automatically enter power save mode (PSM) to maintain high efficiency over the entire load current range. In shutdown, the current consumption is minimized for increased application shelf life. The TPS62A0569A variant of this device family operates in forced PWM across the whole load current range.

The TPS62A0569 devices provide an adjustable output voltage through an external resistor divider. An internal soft-start circuit limits the inrush current during start-up. Essential features like overcurrent protection, thermal shutdown protection, and power good (optional) are built-in. The devices are available in SOT563 package.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup>          | PACKAGE SIZE(2) |
|-------------|---------------------------------|-----------------|
| TPS62A0568x | DRL (SOT-563, 6) <sup>(3)</sup> | 1.60mm × 1.60mm |
|             | DDC (SOT-23, 5) <sup>(3)</sup>  | 2.90mm × 2.80mm |
| TPS62A0569x | DRL (SOT-563, 6)                | 1.60mm × 1.60mm |
| 1F302A0309X | DDC (SOT-23, 5) <sup>(3)</sup>  | 2.90mm × 2.80mm |

- (1) For more information, see Section 11.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.
- (3) Preview information (not Production Data).



# **Table of Contents**

| 1 Features1                           | 8.1 Application Information                          | 12 |
|---------------------------------------|------------------------------------------------------|----|
| 2 Applications1                       | 8.2 Typical Application                              |    |
| 3 Description                         | 8.3 Design Requirements                              |    |
| 4 Device Comparison Table3            | 8.4 Detailed Design Procedure                        | 13 |
| 5 Pin Configuration and Functions4    | 8.5 Application Curves                               |    |
| 6 Specifications5                     | 8.6 Power Supply Recommendations                     |    |
| 6.1 Absolute Maximum Ratings5         | 8.7 Layout                                           | 17 |
| 6.2 ESD Ratings5                      | 9 Device and Documentation Support                   | 18 |
| 6.3 Recommended Operating Conditions5 | 9.1 Device Support                                   | 18 |
| 6.4 Thermal Information6              | 9.2 Receiving Notification of Documentation Updates. | 18 |
| 6.5 Electrical Characteristics6       | 9.3 Support Resources                                | 18 |
| 6.6 Typical Characteristics8          | 9.4 Trademarks                                       | 18 |
| 7 Detailed Description9               | 9.5 Electrostatic Discharge Caution                  | 18 |
| 7.1 Overview9                         | 9.6 Glossary                                         | 18 |
| 7.2 Functional Block Diagram9         | 10 Revision History                                  | 18 |
| 7.3 Feature Description9              | 11 Mechanical, Packaging, and Orderable              |    |
| 7.4 Device Functional Modes10         | Information                                          | 18 |
| 8 Application and Implementation12    |                                                      |    |



# **4 Device Comparison Table**

| ORDERABLE PART NUMBER           | MODE | PIN 6             | OUTPUT CURRENT | NUMBER<br>OF PINS |
|---------------------------------|------|-------------------|----------------|-------------------|
| TPS62A0568DRLR <sup>(1)</sup>   | PSM  | NC <sup>(2)</sup> |                |                   |
| TPS62A0568ADRLR <sup>(1)</sup>  | FPWM | - INC(=/          | 1A             |                   |
| TPS62A0568PDRLR <sup>(1)</sup>  | PSM  | PG                | IA IA          |                   |
| TPS62A0568APDRLR <sup>(1)</sup> | FPWM | PG                |                | 6                 |
| TPS62A0569DRLR <sup>(1)</sup>   | PSM  | NC <sup>(2)</sup> |                | 0                 |
| TPS62A0569ADRLR                 | FPWM | INC(=/            | 0.4            |                   |
| TPS62A0569PDRLR                 | PSM  | DC                | 2A             |                   |
| TPS62A0569APDRLR <sup>(1)</sup> | FPWM | - PG              |                |                   |
| TPS62A0568DDC <sup>(1)</sup>    | PSM  |                   | 1A             |                   |
| TPS62A0568ADDC <sup>(1)</sup>   | FPWM | , NA              | 1A             | _                 |
| TPS62A0569DDC <sup>(1)</sup>    | PSM  | - NA              | 24             | 5                 |
| TPS62A0569ADDC <sup>(1)</sup>   | FPWM | 1                 | 2A             |                   |

<sup>(1)</sup> 

Preview information (not Production Data). NC can float, connect to GND or connect to VOUT.



# **5 Pin Configuration and Functions**



Figure 5-1. 6-Pin DRL SOT563 Package with PG (Top View)



Figure 5-2. 6-Pin DRL SOT563 Package compatible with OUT/VOS (Top View)



Figure 5-3. Preview of 5-Pin DDC SOT23 Package (Top View)

| Table 5-1. Pin Functions |
|--------------------------|
|--------------------------|

| Name                                  | Pin N  | umber | Type <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------|--------|-------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ivallie                               | SOT563 | SOT23 | Type                | Description                                                                                                                                                                                                                                                                                                                                           |
| EN                                    | 5      | 1     | I                   | Device enable logic input. Logic high enables the device. Logic low disables the device and turns the device into shutdown. Do not leave the pin floating.                                                                                                                                                                                            |
| FB                                    | 1      | 5     | I                   | Feedback pin for the internal control loop. Connect this pin to an external feedback divider.                                                                                                                                                                                                                                                         |
| GND                                   | 2      | 2     | G                   | Ground pin.                                                                                                                                                                                                                                                                                                                                           |
| PG <sup>(2)</sup> , NC <sup>(3)</sup> | 6      | n/a   | O/NC                | This pin is different for the TPS62A056x and TPS62A056x <b>P</b> . The P-version has the power-good open-drain output on this pin with a pullup resistor connected to any voltage less than 5.5V. Unused the pin must float or connect to GND. The non P-version can have this pin also connected to the positive connection of the output capacitor. |
| SW                                    | 4      | 3     | 0                   | Switch pin connected to the internal FET switches and inductor terminal. Connect the inductor of the output filter to this pin.                                                                                                                                                                                                                       |
| VIN                                   | 3      | 4     | I                   | Input voltage pin. Connect the input capacitor as close as possible between $V_{\text{IN}}$ and GND.                                                                                                                                                                                                                                                  |

- (1) I = Input, O = Output, G = Ground, NC = not connected.
- (2) TPS62A056xP (P-version), compatible with devices which have a power-good signal on this pin.
- (3) TPS62A056x (non P-version), compatible with devices which have this pin connected to the output voltage.



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                |                                                   | MIN  | MAX                   | UNIT |
|--------------------------------|---------------------------------------------------|------|-----------------------|------|
|                                | VIN, EN, PG                                       | -0.3 | 6.5                   | V    |
| Pin voltage <sup>(2)</sup>     | SW, DC                                            | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| Fill Voltage(=/                | SW, transient for less than 10 ns while switching | -3.0 | 10                    | V    |
|                                | FB                                                | -0.3 | 3                     | V    |
| Operating junction temperature | TJ                                                | -40  | 150                   | °C   |
| Storage temperature            | T <sub>stg</sub>                                  | -55  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values are with respect to the network ground terminal.

## 6.2 ESD Ratings

|                    |                          |                                                                   | VALUE | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discriarge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2)        | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

Over operating junction temperature range (unless otherwise noted)

|                  |                                     |            | MIN    | NOM | MAX                | UNIT |
|------------------|-------------------------------------|------------|--------|-----|--------------------|------|
| V <sub>IN</sub>  | Input supply voltage range          |            | 2.5    |     | 5.5                | V    |
| V <sub>OUT</sub> | Output voltage range                |            | 0.6    |     | V <sub>IN</sub>    | V    |
| I <sub>OUT</sub> | Output current range                | TPS62A0569 |        |     | 2                  | Α    |
| L                | Effective inductance                |            | 0.4    | 1.0 | 2.5                | μH   |
| C <sub>OUT</sub> | Effective output capacitance        |            | 10 (1) |     | 90                 | μF   |
| I <sub>PG</sub>  | Power Good input current capability |            | 0      |     | 1                  | mA   |
| TJ               | Operating junction temperature      |            | -40    |     | 125 <sup>(2)</sup> | °C   |

<sup>(1) 5</sup>µF minimum effective capacitance (capacitor value corrected by de-rating) are possible under conditions outlined in the section Output Filter Design.

(2) Lifetime is reduced when operating continuously at a junction temperature > 105°C.



## **6.4 Thermal Information**

|                        |                                              | TPS62A0569x |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRL         | UNIT |
|                        |                                              | 6 PINS      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 157.3       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 92.2        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 45.6        | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 4.0         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 45.0        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the S emiconductor and IC Package Thermal Metrics application note.

## 6.5 Electrical Characteristics

 $T_J = -40^{\circ}\text{C}$  to +125°C,  $V_{IN} = 2.5\text{V}$  to 5.5V. Typical values are at  $T_J = 25^{\circ}\text{C}$  and  $V_{IN} = 5\text{V}$  (unless otherwise noted)

|                       | PARAMETER                                             | TEST CONDITIONS                                                | MIN | TYP                 | MAX  | UNIT |
|-----------------------|-------------------------------------------------------|----------------------------------------------------------------|-----|---------------------|------|------|
| SUPPLY                |                                                       | ,                                                              |     |                     |      |      |
| I <sub>Q(VIN)</sub>   | VIN quiescent current                                 | Non-switching, V <sub>EN</sub> = High, V <sub>FB</sub> = 610mV |     | 23                  |      | μA   |
| I <sub>SD(VIN)</sub>  | VIN shutdown supply current                           | V <sub>EN</sub> = Low; MAX value at 125°C                      |     | 0.01                | 2    | μA   |
| V <sub>UVLO(R)</sub>  | VIN UVLO rising threshold                             | V <sub>IN</sub> rising                                         | 2.3 | 2.4                 | 2.5  | V    |
| V <sub>UVLO(H)</sub>  | VIN UVLO hysteresis                                   | V <sub>IN</sub> falling                                        |     | 0.12                |      | V    |
| ENABLE                |                                                       | ,                                                              |     |                     | '    |      |
| V <sub>EN(R)</sub>    | EN voltage rising threshold                           | EN rising, enable switching                                    | 0.9 |                     |      | V    |
| V <sub>EN(F)</sub>    | EN voltage falling threshold                          | EN falling, disable switching                                  |     |                     | 0.35 | V    |
| V <sub>EN(LKG)</sub>  | EN Input leakage current                              | V <sub>EN</sub> = 5V                                           |     | 0.1                 |      | nA   |
| REFERENCE V           | OLTAGE                                                |                                                                |     |                     | '    |      |
| V <sub>FB</sub>       | FB voltage                                            | PWM mode, 25°C                                                 | 588 | 600                 | 612  | mV   |
| I <sub>FB(LKG)</sub>  | FB input leakage current                              | V <sub>FB</sub> = 0.6V                                         |     | 0.13                |      | nA   |
| SWITCHING FF          | REQUENCY                                              |                                                                |     |                     | '    |      |
| f <sub>SW(FCCM)</sub> | Average switching frequency, PWM versions             | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 1.8V                  |     | 2400                |      | kHz  |
| f <sub>SW</sub>       | Average switching frequency, PSM versions             | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 1.8V                  | 0   | 2400 <sup>(1)</sup> |      | kHz  |
| STARTUP               |                                                       | ,                                                              |     |                     | '    |      |
|                       | Internal fixed soft-start time                        | From EN = High to V <sub>FB</sub> = 0.56V                      |     | 0.6                 |      | ms   |
| POWER STAGI           | E                                                     | ,                                                              |     |                     | '    |      |
| R <sub>DSON(HS)</sub> | High-side MOSFET on-resistance                        | V <sub>IN</sub> = 5V                                           |     | 100                 |      | mΩ   |
| R <sub>DSON(LS)</sub> | Low-side MOSFET on-resistance                         | V <sub>IN</sub> = 5V                                           |     | 70                  |      | mΩ   |
| OVERCURREN            | IT PROTECTION                                         | ,                                                              |     |                     | '    |      |
| I <sub>HS(OC)</sub>   | High-side peak current limit                          | TPS62A0569                                                     | 2.3 | 3.4                 |      | Α    |
| POWER GOOD            | )                                                     | ,                                                              |     |                     | '    |      |
| V <sub>PGTH</sub>     | Power-good (PG) threshold                             | PG low, FB falling                                             |     | 93.5                |      | %    |
| V <sub>PGTH</sub>     | PG threshold                                          | PG high, FB rising                                             |     | 96                  |      | %    |
| I <sub>PG(LKG)</sub>  | PG pin Leakage current when open drain output is high | V <sub>PG</sub> = 5V                                           |     |                     | 100  | nA   |
|                       | PG pin output low-level voltage                       | I <sub>PG</sub> = 1mA                                          |     |                     | 200  | mV   |
| OUTPUT DISCI          | HARGE                                                 | 1                                                              |     |                     |      |      |
|                       | Output discharge current on SW pin                    | V <sub>IN</sub> = 3V, V <sub>OUT</sub> = 2.0V                  |     | 68                  |      | mA   |
| THERMAL SHU           | JTDOWN                                                |                                                                |     |                     |      |      |
| T <sub>J(SD)</sub>    | Thermal shutdown threshold                            | Temperature rising                                             |     | 165                 |      | °C   |



 $T_J = -40$ °C to +125°C,  $V_{IN} = 2.5$ V to 5.5V. Typical values are at  $T_J = 25$ °C and  $V_{IN} = 5$ V (unless otherwise noted)

| PARAMETER    |                             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------|-----------------------------|-----------------|-----|-----|-----|------|
| $T_{J(HYS)}$ | Thermal shutdown hysteresis |                 |     | 20  |     | °C   |

(1) The frequency can be significantly higher and lower than the typical frequency. The frequency is determined by the conditions the device operates in. Maintaining V<sub>OUT</sub> has the highest priority and can influence switching frequency. In the range between power save mode and pulse width modulation mode there is no constant frequency but a spectral mix with components up to 5MHz.



## **6.6 Typical Characteristics**



Figure 6-1. Quiescent Current vs Input Voltage (PSM operation only)



Figure 6-2. Shutdown Current vs Junction Temperature

# 7 Detailed Description

#### 7.1 Overview

The TPS62A0569 is a high-efficiency synchronous step-down converter. The device operates with an adaptive off time with a peak current control scheme. The device operates typically at 2.4MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. Based on the  $V_{IN}/V_{OUT}$  ratio, a simple circuit sets the required off time for the low-side MOSFET, making the switching frequency relatively constant regardless of the variation of the input voltage, output voltage, and load current.

## 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Power Save Mode

The device automatically enters power save mode to improve efficiency at light load when the inductor current becomes discontinuous. In power save mode, the converter reduces the switching frequency and minimizes current consumption. In power save mode, the output voltage rises slightly above the nominal output voltage. This effect is minimized by increasing the output capacitor or adding a feedforward capacitor.



#### 7.3.2 100% Duty Cycle Low Dropout Operation

The device offers low input-to-output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. The minimum input voltage to maintain output regulation, depending on the load current and output voltage, is calculated as:

$$V_{IN(MIN)} = V_{OUT} + I_{OUT} \times (R_{DS(ON)} + R_L)$$
(1)

#### where

- R<sub>DS(ON)</sub> = High-side FET on-resistance
- R<sub>L</sub> = Inductor ohmic resistance (DCR)

#### 7.3.3 Soft Start

After enabling the device, internal soft-start circuitry ramps up the output voltage, which reaches the nominal output voltage during start-up time, avoiding excessive inrush current and creating a smooth voltage rise slope. Internal soft-start circuitry also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

The TPS62A0569 is able to start into a prebiased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to the nominal value.

## 7.3.4 Switch Current Limit and Short-Circuit Protection (HICCUP)

The switch current limit prevents the device from high inductor current and drawing excessive current from the battery or input rail. Due to internal propagation delay, the AC peak current can exceed the static current limit during that time. Excessive current can occur with a shorted or saturated inductor, an overload or shorted output circuit condition. If the inductor current reaches the threshold I<sub>LIM</sub>, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current with an adaptive off time.

When this switch current limit is triggered 32 times, the device stops switching to protect the output. The device then automatically starts a new start-up after a typical delay time of 100µs has passed. This is named HICCUP short-circuit protection. The device repeats this mode until the high load condition disappears. HICCUP protection is also enabled during the start-up.

#### 7.3.5 Undervoltage Lockout

To avoid misoperation of the device at low input voltages, an undervoltage lockout (UVLO) is implemented, which shuts down the device at voltages lower than  $V_{UVLO}$ . A blanking time of  $t_{UVLO}$  avoids inadvertently triggering UVLO from noise. If the undervoltage condition still persists after the blanking then UVLO becomes effective.

#### 7.3.6 Thermal Shutdown

The device goes into thermal shutdown and stops switching when the junction temperature exceeds  $T_{J(SD)}$ . When the device temperature falls below the threshold by  $T_{J(HYS)}$ , the device returns to normal operation automatically.

#### 7.4 Device Functional Modes

#### 7.4.1 Enable and Disable

The device is enabled by setting the EN input to a logic High. Accordingly, a logic Low disables the device. If the device is enabled, the internal power stage starts switching and regulates the output voltage to the set point voltage. The EN input must be terminated and not be left floating.

#### 7.4.2 Power Good

The TPS62A0569xP versions have a built-in power-good (PG) feature to indicate whether the output voltage has reached the target and the device is ready. The PG signal can be used for start-up sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor to any voltage up to the recommended



input voltage level. PG is low when the device is turned off due to EN, UVLO (undervoltage lockout), or thermal shutdown. VIN must remain present for the PG pin to stay low. If not used, the power-good can be tie to GND or left open. The PG indicator has a de-glitch to avoid the signal indicating glitches or transient responses from the loop. The TPS62A0569x without P have no power good pin. In these versions the pin is an NC which can be left floating, or be connected to GND or  $V_{OUT}$ .

**Table 7-1. Power-Good indicator Functional Table** 

|                       | Logic Signals |                  |                          |                |  |
|-----------------------|---------------|------------------|--------------------------|----------------|--|
| V <sub>I</sub>        | EN Pin        | Thermal Shutdown | v <sub>o</sub>           | PG Status      |  |
| V <sub>I</sub> > UVLO | HIGH          | NO               | V <sub>O</sub> on target | High Impedance |  |
|                       |               | NO               | V <sub>O</sub> < target  | LOW            |  |
| VIZUVLO               |               | YES              | х                        | LOW            |  |
|                       | LOW           | х                | х                        | LOW            |  |
| V <sub>I</sub> < 1.8V | Х             | Х                | X                        | Undefined      |  |



## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference.

## 8.2 Typical Application



Figure 8-1. TPS62A056x Typical Application Circuit

### 8.3 Design Requirements

For this design example, use the parameters listed in Table 8-1 as the input parameters

Table 8-1. Design Parameters

| Design Parameter                           | Example Value |
|--------------------------------------------|---------------|
| Input voltage (V <sub>IN</sub> )           | 2.5V to 5.5V  |
| Output voltage (V <sub>OUT</sub> )         | 1.8V          |
| Maximum output current (I <sub>OUT</sub> ) | 1.0A, 2.0A    |

Table 8-2 lists the components used for the example.

**Table 8-2. List of Components** 

| Reference        | Description                                                          | Manufacturer <sup>(1)</sup> |  |
|------------------|----------------------------------------------------------------------|-----------------------------|--|
| C <sub>IN</sub>  | 4.7μF, Ceramic Capacitor, 10V, X7R, size<br>0805, GRM21BR71A475KA73L | Murata                      |  |
| С <sub>ОИТ</sub> | 22μF, Ceramic Capacitor, 10V, X7R, size<br>0805, GRM21BZ71A226KE15L  | Murata                      |  |
| L1               | 1μH, Power Inductor, DFE252012F-1R0M<br>(1A) / XGL3520-102MEC (2A)   | Murata / Coilcraft          |  |
| R1, R2           | Chip resistor, 1%, size 0603                                         | Std.                        |  |
| C <sub>FF</sub>  | Optional, up to 120pF if needed                                      | Std.                        |  |

<sup>(1)</sup> See the Third-Party Products Disclaimer.

<sup>\*</sup>C<sub>FF</sub> is optional, PG is NC on some devices

## 8.4 Detailed Design Procedure

#### 8.4.1 Setting the Output Voltage

The output voltage is set by an external resistor divider according to Equation 2.

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FR}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.6 V} - 1\right) \tag{2}$$

R2 must not be higher than  $100k\Omega$  to provide acceptable noise sensitivity.

#### 8.4.2 Input and Output Capacitor Selection

The architecture of the TPS62A0569 allows use of tiny ceramic-type output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are thus recommended. To keep resistance up to high frequencies and to achieve narrow capacitance variation with temperature, TI recommends to use X7R or X6S dielectric.

The input capacitor is the low impedance energy source for the converter that helps provide stable operation. TI recommends a low-ESR multilayer ceramic capacitor for best filtering. For the values see table Recommended Operating Conditions.

The TPS62A0569 is designed to operate with a variety of output capacitor and inductor combinations which are outlined in Matrix of Output Voltage, Capacitor and Inductor Combinations With TPS62A0569x. The tolerated effective inductor and capacitor values are also outlined in table Recommended Operating Conditions. Other combinations are possible but then a Bode plot must be performed to verify phase reserve with the given inductor, output capacitor and feed forward capacitor for best stability. This also valid when components with derating different from the BOM in this datasheet are used.

The feedforward capacitor improves the load transient response and can have a positive impact on the phase reserve in combination with larger output capacitors. With smaller output capacitors phase reserve can be reduced. The optimum value is typically between 10pF and 120pF when using R2 =  $100k\Omega$ . With different value for R2 the C<sub>FF</sub> range needs to be recalculated. The application note Feedforward Capacitor to Improve Stability and Bandwidth discusses this topic in detail.

#### 8.4.3 Output Filter Design

The inductor and output capacitor together provide a low-pass filter. The following tables show possible output capacitor and inductor pair values per output voltage. Checked cells represent combinations that are proven for stability by simulation and lab test. Two plus signs (++) mean this combination of capacitor and inductor values works very stable for the listed  $V_{OUT}$  range and can be used without change in the target application. One plus sign (+) means this combination of capacitor and inductor values works stable on the reference board (TPS62A0569x Evaluation Module) but can require adaptation to the target application. Check this capacitor and inductor combination more thoroughly in combination with the application and provide layout or BOM options by adding an unpopulated spare  $C_{OUT}$  location. Other combinations can also be suitable for specific target applications and can be used once validated for stability including measuring a Bode plot.

Table 8-3. Matrix of Output Voltage, Capacitor and Inductor Combinations With TPS62A0569x

| V <sub>OUT</sub> [V]         | L [µH] <sup>(1)</sup> | С <sub>ОUТ</sub> [µF] <sup>(2)</sup> |    |        |        |  |  |
|------------------------------|-----------------------|--------------------------------------|----|--------|--------|--|--|
|                              |                       | 10                                   | 22 | 2 × 22 | 4 × 22 |  |  |
| 0.6 ≦ V <sub>OUT</sub> < 1.2 | 0.47                  | +                                    | ++ | ++     | ++     |  |  |
|                              | 1                     |                                      | ++ | ++     | ++     |  |  |
|                              | 2.2                   |                                      | ++ | ++     | ++     |  |  |
| 1.2 ≦ V <sub>OUT</sub> < 1.8 | 0.47                  | +                                    | ++ | ++     | +(3)   |  |  |
|                              | 1                     |                                      | ++ | ++     | +(3)   |  |  |
|                              | 2.2                   |                                      | ++ | ++     | +(3)   |  |  |



## Table 8-3. Matrix of Output Voltage, Capacitor and Inductor Combinations With TPS62A0569x (continued)

| V <sub>OUT</sub> [V]   | L [µH] <sup>(1)</sup> | C <sub>OUT</sub> [µF] <sup>(2)</sup> |       |        |        |  |
|------------------------|-----------------------|--------------------------------------|-------|--------|--------|--|
|                        | ∟ լµпյ…               | 10                                   | 22    | 2 × 22 | 4 × 22 |  |
| 1.8 ≦ V <sub>OUT</sub> | 0.47                  | + (C <sub>FF</sub> = 0)              | ++    | ++     | +(3)   |  |
|                        | 1                     | + (C <sub>FF</sub> = 0)              | ++(4) | +      | +(3)   |  |
|                        | 2.2                   |                                      | +     | +      | +(3)   |  |

- (1) Inductor tolerance and current de-rating comparable to the device families in the BOM are included in the recommendation.
- (2) Capacitance tolerance and bias voltage de-rating is included in this recommendation based on the device families from the BOM. Capacitors from different manufacturers or with different form factor can have more derating. Then larger values need to be considered.
- (3) Very stable operating condition with strong transient resilience. Voltage drop with large transients is minimized. One '+' is shown here because gain bandwidth is reduced with this setting so time required for V<sub>OUT</sub> to return to target after large transients is extended.
- (4) Evaluation module configuration.

## 8.5 Application Curves







## 8.6 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.5V to 5.5V. Make sure that the input power supply has a sufficient current rating for the application.

## 8.7 Layout

#### 8.7.1 Layout Guidelines

The printed-circuit-board (PCB) layout is an important step to maintain the high performance of the TPS62A056x device family.

- Place the input and output capacitors and the inductor as close as possible to the IC. This action keeps
  the power traces short. Routing these power traces direct and wide results in low trace resistance and low
  parasitic inductance.
- Connect the low side of the input and output capacitors properly to the GND pin to avoid a ground potential shift.
- The sense traces connected to FB is a signal trace. Take special care to avoid noise being induced. Keep these traces away from SW nodes.
- Use a common ground. GND layers can be used for shielding.

See Figure 8-14 for the recommended PCB layout.

#### 8.7.2 Layout Example



Figure 8-14. TPS62A0569 (SOT563) PCB Layout Recommendation



## 9 Device and Documentation Support

## 9.1 Device Support

#### 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |  |  |
|---------------|----------|-----------------|--|--|
| December 2025 | *        | Initial Release |  |  |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Dec-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS62A0569ADRLR       | Active     | Production    | SOT-5X3 (DRL)   6 | 4000   LARGE T&R      | -               | BARE COPPER                   | Level-1-260C-UNLIM         | -40 to 125   | 1XH              |
| TPS62A0569PDRLR       | Active     | Production    | SOT-5X3 (DRL)   6 | 4000   LARGE T&R      | -               | BARE COPPER                   | Level-1-260C-UNLIM         | -40 to 125   | 1ZK              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025